Home | History | Annotate | Line # | Download | only in dev
esp.c revision 1.55
      1  1.55   tsutsui /*	$NetBSD: esp.c,v 1.55 2008/04/13 04:55:52 tsutsui Exp $	*/
      2   1.1       dbj 
      3   1.1       dbj /*-
      4   1.5   mycroft  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5   1.1       dbj  * All rights reserved.
      6   1.1       dbj  *
      7   1.1       dbj  * This code is derived from software contributed to The NetBSD Foundation
      8   1.6   mycroft  * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
      9   1.6   mycroft  * Simulation Facility, NASA Ames Research Center.
     10   1.1       dbj  *
     11   1.1       dbj  * Redistribution and use in source and binary forms, with or without
     12   1.1       dbj  * modification, are permitted provided that the following conditions
     13   1.1       dbj  * are met:
     14   1.1       dbj  * 1. Redistributions of source code must retain the above copyright
     15   1.1       dbj  *    notice, this list of conditions and the following disclaimer.
     16   1.1       dbj  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1       dbj  *    notice, this list of conditions and the following disclaimer in the
     18   1.1       dbj  *    documentation and/or other materials provided with the distribution.
     19   1.1       dbj  * 3. All advertising materials mentioning features or use of this software
     20   1.1       dbj  *    must display the following acknowledgement:
     21   1.1       dbj  *	This product includes software developed by the NetBSD
     22   1.1       dbj  *	Foundation, Inc. and its contributors.
     23   1.1       dbj  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24   1.1       dbj  *    contributors may be used to endorse or promote products derived
     25   1.1       dbj  *    from this software without specific prior written permission.
     26   1.1       dbj  *
     27   1.1       dbj  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28   1.1       dbj  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29   1.1       dbj  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30   1.1       dbj  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31   1.1       dbj  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32   1.1       dbj  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33   1.1       dbj  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34   1.1       dbj  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35   1.1       dbj  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36   1.1       dbj  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37   1.1       dbj  * POSSIBILITY OF SUCH DAMAGE.
     38   1.1       dbj  */
     39   1.1       dbj 
     40   1.1       dbj /*
     41   1.1       dbj  * Copyright (c) 1994 Peter Galbavy
     42   1.1       dbj  * All rights reserved.
     43   1.1       dbj  *
     44   1.1       dbj  * Redistribution and use in source and binary forms, with or without
     45   1.1       dbj  * modification, are permitted provided that the following conditions
     46   1.1       dbj  * are met:
     47   1.1       dbj  * 1. Redistributions of source code must retain the above copyright
     48   1.1       dbj  *    notice, this list of conditions and the following disclaimer.
     49   1.1       dbj  * 2. Redistributions in binary form must reproduce the above copyright
     50   1.1       dbj  *    notice, this list of conditions and the following disclaimer in the
     51   1.1       dbj  *    documentation and/or other materials provided with the distribution.
     52   1.1       dbj  * 3. All advertising materials mentioning features or use of this software
     53   1.1       dbj  *    must display the following acknowledgement:
     54   1.1       dbj  *	This product includes software developed by Peter Galbavy
     55   1.1       dbj  * 4. The name of the author may not be used to endorse or promote products
     56   1.1       dbj  *    derived from this software without specific prior written permission.
     57   1.1       dbj  *
     58   1.1       dbj  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     59   1.1       dbj  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     60   1.1       dbj  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     61   1.1       dbj  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     62   1.1       dbj  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     63   1.1       dbj  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     64   1.1       dbj  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     65   1.1       dbj  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     66   1.1       dbj  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     67   1.1       dbj  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     68   1.1       dbj  * POSSIBILITY OF SUCH DAMAGE.
     69   1.1       dbj  */
     70   1.1       dbj 
     71   1.1       dbj /*
     72   1.1       dbj  * Based on aic6360 by Jarle Greipsland
     73   1.1       dbj  *
     74   1.1       dbj  * Acknowledgements: Many of the algorithms used in this driver are
     75   1.1       dbj  * inspired by the work of Julian Elischer (julian (at) tfs.com) and
     76   1.1       dbj  * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu).  Thanks a million!
     77   1.1       dbj  */
     78   1.1       dbj 
     79   1.1       dbj /*
     80   1.1       dbj  * Grabbed from the sparc port at revision 1.73 for the NeXT.
     81  1.47    keihan  * Darrin B. Jewell <dbj (at) NetBSD.org>  Sat Jul  4 15:41:32 1998
     82   1.1       dbj  */
     83  1.45     lukem 
     84  1.45     lukem #include <sys/cdefs.h>
     85  1.55   tsutsui __KERNEL_RCSID(0, "$NetBSD: esp.c,v 1.55 2008/04/13 04:55:52 tsutsui Exp $");
     86   1.1       dbj 
     87   1.1       dbj #include <sys/types.h>
     88   1.1       dbj #include <sys/param.h>
     89   1.1       dbj #include <sys/systm.h>
     90   1.1       dbj #include <sys/kernel.h>
     91   1.1       dbj #include <sys/errno.h>
     92   1.1       dbj #include <sys/ioctl.h>
     93   1.1       dbj #include <sys/device.h>
     94   1.1       dbj #include <sys/buf.h>
     95   1.1       dbj #include <sys/proc.h>
     96   1.1       dbj #include <sys/user.h>
     97   1.1       dbj #include <sys/queue.h>
     98   1.1       dbj 
     99  1.43   thorpej #include <uvm/uvm_extern.h>
    100  1.43   thorpej 
    101   1.1       dbj #include <dev/scsipi/scsi_all.h>
    102   1.1       dbj #include <dev/scsipi/scsipi_all.h>
    103   1.1       dbj #include <dev/scsipi/scsiconf.h>
    104   1.1       dbj #include <dev/scsipi/scsi_message.h>
    105   1.1       dbj 
    106   1.1       dbj #include <machine/bus.h>
    107   1.1       dbj #include <machine/autoconf.h>
    108   1.1       dbj #include <machine/cpu.h>
    109   1.1       dbj 
    110   1.1       dbj #include <dev/ic/ncr53c9xreg.h>
    111   1.1       dbj #include <dev/ic/ncr53c9xvar.h>
    112   1.1       dbj 
    113   1.1       dbj #include <next68k/next68k/isr.h>
    114   1.1       dbj 
    115  1.38   mycroft #include <next68k/dev/intiovar.h>
    116   1.1       dbj #include <next68k/dev/nextdmareg.h>
    117   1.1       dbj #include <next68k/dev/nextdmavar.h>
    118   1.1       dbj 
    119  1.38   mycroft #include <next68k/dev/espreg.h>
    120  1.38   mycroft #include <next68k/dev/espvar.h>
    121   1.1       dbj 
    122  1.20       dbj #ifdef DEBUG
    123  1.39   mycroft #undef ESP_DEBUG
    124   1.4       dbj #endif
    125   1.4       dbj 
    126   1.4       dbj #ifdef ESP_DEBUG
    127  1.10       dbj int esp_debug = 0;
    128  1.10       dbj #define DPRINTF(x) if (esp_debug) printf x;
    129  1.38   mycroft extern char *ndtracep;
    130  1.38   mycroft extern char ndtrace[];
    131  1.38   mycroft extern int ndtraceshow;
    132  1.38   mycroft #define NDTRACEIF(x) if (10 && ndtracep < (ndtrace + 8192)) do {x;} while (0)
    133   1.4       dbj #else
    134   1.4       dbj #define DPRINTF(x)
    135  1.38   mycroft #define NDTRACEIF(x)
    136   1.4       dbj #endif
    137  1.37  christos #define PRINTF(x) printf x;
    138   1.4       dbj 
    139   1.4       dbj 
    140  1.55   tsutsui int	espmatch_intio(device_t, cfdata_t, void *);
    141  1.55   tsutsui void	espattach_intio(device_t, device_t, void *);
    142   1.1       dbj 
    143   1.2       dbj /* DMA callbacks */
    144  1.49       chs bus_dmamap_t esp_dmacb_continue(void *);
    145  1.49       chs void esp_dmacb_completed(bus_dmamap_t, void *);
    146  1.49       chs void esp_dmacb_shutdown(void *);
    147   1.2       dbj 
    148  1.49       chs static void	findchannel_defer(struct device *);
    149  1.38   mycroft 
    150  1.20       dbj #ifdef ESP_DEBUG
    151  1.20       dbj char esp_dma_dump[5*1024] = "";
    152  1.20       dbj struct ncr53c9x_softc *esp_debug_sc = 0;
    153  1.49       chs void esp_dma_store(struct ncr53c9x_softc *);
    154  1.49       chs void esp_dma_print(struct ncr53c9x_softc *);
    155  1.22       dbj int esp_dma_nest = 0;
    156  1.20       dbj #endif
    157  1.20       dbj 
    158  1.20       dbj 
    159   1.1       dbj /* Linkup to the rest of the kernel */
    160  1.55   tsutsui CFATTACH_DECL_NEW(esp, sizeof(struct esp_softc),
    161  1.42   thorpej     espmatch_intio, espattach_intio, NULL, NULL);
    162   1.1       dbj 
    163  1.38   mycroft static int attached = 0;
    164  1.38   mycroft 
    165   1.1       dbj /*
    166   1.1       dbj  * Functions and the switch for the MI code.
    167   1.1       dbj  */
    168  1.55   tsutsui uint8_t	esp_read_reg(struct ncr53c9x_softc *, int);
    169  1.55   tsutsui void	esp_write_reg(struct ncr53c9x_softc *, int, uint8_t);
    170  1.49       chs int	esp_dma_isintr(struct ncr53c9x_softc *);
    171  1.49       chs void	esp_dma_reset(struct ncr53c9x_softc *);
    172  1.49       chs int	esp_dma_intr(struct ncr53c9x_softc *);
    173  1.55   tsutsui int	esp_dma_setup(struct ncr53c9x_softc *, uint8_t **, size_t *, int,
    174  1.49       chs 	    size_t *);
    175  1.49       chs void	esp_dma_go(struct ncr53c9x_softc *);
    176  1.49       chs void	esp_dma_stop(struct ncr53c9x_softc *);
    177  1.49       chs int	esp_dma_isactive(struct ncr53c9x_softc *);
    178   1.1       dbj 
    179   1.1       dbj struct ncr53c9x_glue esp_glue = {
    180   1.1       dbj 	esp_read_reg,
    181   1.1       dbj 	esp_write_reg,
    182   1.1       dbj 	esp_dma_isintr,
    183   1.1       dbj 	esp_dma_reset,
    184   1.1       dbj 	esp_dma_intr,
    185   1.1       dbj 	esp_dma_setup,
    186   1.1       dbj 	esp_dma_go,
    187   1.1       dbj 	esp_dma_stop,
    188   1.1       dbj 	esp_dma_isactive,
    189   1.1       dbj 	NULL,			/* gl_clear_latched_intr */
    190   1.1       dbj };
    191   1.1       dbj 
    192  1.11       dbj #ifdef ESP_DEBUG
    193  1.50  christos #define XCHR(x) hexdigits[(x) & 0xf]
    194  1.11       dbj static void
    195  1.11       dbj esp_hex_dump(unsigned char *pkt, size_t len)
    196  1.11       dbj {
    197  1.11       dbj 	size_t i, j;
    198  1.11       dbj 
    199  1.31       dbj 	printf("00000000  ");
    200  1.55   tsutsui 	for(i = 0; i < len; i++) {
    201  1.11       dbj 		printf("%c%c ", XCHR(pkt[i]>>4), XCHR(pkt[i]));
    202  1.55   tsutsui 		if ((i + 1) % 16 == 8) {
    203  1.24       dbj 			printf(" ");
    204  1.24       dbj 		}
    205  1.55   tsutsui 		if ((i + 1) % 16 == 0) {
    206  1.24       dbj 			printf(" %c", '|');
    207  1.55   tsutsui 			for(j = 0; j < 16; j++) {
    208  1.11       dbj 				printf("%c", pkt[i-15+j]>=32 && pkt[i-15+j]<127?pkt[i-15+j]:'.');
    209  1.24       dbj 			}
    210  1.24       dbj 			printf("%c\n%c%c%c%c%c%c%c%c  ", '|',
    211  1.24       dbj 					XCHR((i+1)>>28),XCHR((i+1)>>24),XCHR((i+1)>>20),XCHR((i+1)>>16),
    212  1.24       dbj 					XCHR((i+1)>>12), XCHR((i+1)>>8), XCHR((i+1)>>4), XCHR(i+1));
    213  1.11       dbj 		}
    214  1.11       dbj 	}
    215  1.11       dbj 	printf("\n");
    216  1.11       dbj }
    217  1.11       dbj #endif
    218  1.11       dbj 
    219   1.1       dbj int
    220  1.55   tsutsui espmatch_intio(device_t parent, cfdata_t cf, void *aux)
    221   1.1       dbj {
    222  1.55   tsutsui 	struct intio_attach_args *ia = aux;
    223  1.38   mycroft 
    224  1.38   mycroft 	if (attached)
    225  1.55   tsutsui 		return 0;
    226  1.38   mycroft 
    227  1.38   mycroft 	ia->ia_addr = (void *)NEXT_P_SCSI;
    228   1.1       dbj 
    229  1.55   tsutsui 	return 1;
    230   1.1       dbj }
    231   1.1       dbj 
    232  1.38   mycroft static void
    233  1.49       chs findchannel_defer(struct device *self)
    234  1.38   mycroft {
    235  1.55   tsutsui 	struct esp_softc *esc = device_private(self);
    236  1.38   mycroft 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    237  1.38   mycroft 	int error;
    238  1.38   mycroft 
    239  1.38   mycroft 	if (!esc->sc_dma) {
    240  1.55   tsutsui 		aprint_normal("%s", device_xname(sc->sc_dev));
    241  1.55   tsutsui 		esc->sc_dma = nextdma_findchannel("scsi");
    242  1.38   mycroft 		if (!esc->sc_dma)
    243  1.55   tsutsui 			panic("%s: can't find DMA channel",
    244  1.55   tsutsui 			       device_xname(sc->sc_dev));
    245  1.38   mycroft 	}
    246  1.38   mycroft 
    247  1.55   tsutsui 	nextdma_setconf(esc->sc_dma, shutdown_cb, &esp_dmacb_shutdown);
    248  1.55   tsutsui 	nextdma_setconf(esc->sc_dma, continue_cb, &esp_dmacb_continue);
    249  1.55   tsutsui 	nextdma_setconf(esc->sc_dma, completed_cb, &esp_dmacb_completed);
    250  1.55   tsutsui 	nextdma_setconf(esc->sc_dma, cb_arg, sc);
    251  1.38   mycroft 
    252  1.38   mycroft 	error = bus_dmamap_create(esc->sc_dma->sc_dmat,
    253  1.43   thorpej 				  sc->sc_maxxfer,
    254  1.55   tsutsui 				  sc->sc_maxxfer / PAGE_SIZE + 1,
    255  1.55   tsutsui 				  sc->sc_maxxfer,
    256  1.38   mycroft 				  0, BUS_DMA_ALLOCNOW, &esc->sc_main_dmamap);
    257  1.38   mycroft 	if (error) {
    258  1.38   mycroft 		panic("%s: can't create main i/o DMA map, error = %d",
    259  1.55   tsutsui 		      device_xname(sc->sc_dev), error);
    260  1.38   mycroft 	}
    261  1.38   mycroft 
    262  1.38   mycroft 	error = bus_dmamap_create(esc->sc_dma->sc_dmat,
    263  1.38   mycroft 				  ESP_DMA_TAILBUFSIZE, 1, ESP_DMA_TAILBUFSIZE,
    264  1.38   mycroft 				  0, BUS_DMA_ALLOCNOW, &esc->sc_tail_dmamap);
    265  1.38   mycroft 	if (error) {
    266  1.38   mycroft 		panic("%s: can't create tail i/o DMA map, error = %d",
    267  1.55   tsutsui 		      device_xname(sc->sc_dev), error);
    268  1.38   mycroft 	}
    269  1.38   mycroft 
    270  1.38   mycroft #if 0
    271  1.44       wiz 	/* Turn on target selection using the `DMA' method */
    272  1.38   mycroft 	sc->sc_features |= NCR_F_DMASELECT;
    273  1.38   mycroft #endif
    274  1.38   mycroft 
    275  1.38   mycroft 	/* Do the common parts of attachment. */
    276  1.38   mycroft 	sc->sc_adapter.adapt_minphys = minphys;
    277  1.38   mycroft 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    278  1.38   mycroft 	ncr53c9x_attach(sc);
    279  1.38   mycroft 
    280  1.38   mycroft 	/* Establish interrupt channel */
    281  1.38   mycroft 	isrlink_autovec(ncr53c9x_intr, sc, NEXT_I_IPL(NEXT_I_SCSI), 0, NULL);
    282  1.38   mycroft 	INTR_ENABLE(NEXT_I_SCSI);
    283  1.38   mycroft 
    284  1.38   mycroft 	/* register interrupt stats */
    285  1.38   mycroft 	evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
    286  1.55   tsutsui 			     device_xname(sc->sc_dev), "intr");
    287  1.38   mycroft 
    288  1.55   tsutsui 	aprint_normal_dev(sc->sc_dev, "using DMA channel %s\n",
    289  1.55   tsutsui 	    device_xname(&esc->sc_dma->sc_dev));
    290  1.38   mycroft }
    291  1.38   mycroft 
    292   1.1       dbj void
    293  1.55   tsutsui espattach_intio(device_t parent, device_t self, void *aux)
    294   1.1       dbj {
    295  1.55   tsutsui 	struct esp_softc *esc = device_private(self);
    296   1.1       dbj 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    297  1.55   tsutsui 	struct intio_attach_args *ia = aux;
    298  1.55   tsutsui 
    299  1.55   tsutsui 	sc->sc_dev = self;
    300   1.1       dbj 
    301  1.20       dbj #ifdef ESP_DEBUG
    302  1.20       dbj 	esp_debug_sc = sc;
    303  1.20       dbj #endif
    304  1.20       dbj 
    305  1.38   mycroft 	esc->sc_bst = ia->ia_bst;
    306   1.1       dbj 	if (bus_space_map(esc->sc_bst, NEXT_P_SCSI,
    307   1.1       dbj 			ESP_DEVICE_SIZE, 0, &esc->sc_bsh)) {
    308  1.55   tsutsui 		aprint_normal("\n");
    309  1.55   tsutsui 		panic("%s: can't map ncr53c90 registers",
    310  1.55   tsutsui 		      device_xname(self));
    311   1.1       dbj 	}
    312   1.1       dbj 
    313   1.1       dbj 	sc->sc_id = 7;
    314  1.52     lukem 	sc->sc_freq = 20;	/* MHz */
    315   1.1       dbj 
    316   1.1       dbj 	/*
    317   1.1       dbj 	 * Set up glue for MI code early; we use some of it here.
    318   1.1       dbj 	 */
    319   1.1       dbj 	sc->sc_glue = &esp_glue;
    320   1.1       dbj 
    321   1.1       dbj 	/*
    322   1.1       dbj 	 * XXX More of this should be in ncr53c9x_attach(), but
    323   1.1       dbj 	 * XXX should we really poke around the chip that much in
    324   1.1       dbj 	 * XXX the MI code?  Think about this more...
    325   1.1       dbj 	 */
    326   1.1       dbj 
    327   1.1       dbj 	/*
    328   1.1       dbj 	 * It is necessary to try to load the 2nd config register here,
    329   1.1       dbj 	 * to find out what rev the esp chip is, else the ncr53c9x_reset
    330   1.1       dbj 	 * will not set up the defaults correctly.
    331   1.1       dbj 	 */
    332   1.1       dbj 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    333   1.1       dbj 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
    334   1.1       dbj 	sc->sc_cfg3 = NCRCFG3_CDB;
    335   1.1       dbj 	NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    336   1.1       dbj 
    337   1.1       dbj 	if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
    338   1.1       dbj 	    (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
    339   1.1       dbj 		sc->sc_rev = NCR_VARIANT_ESP100;
    340   1.1       dbj 	} else {
    341   1.1       dbj 		sc->sc_cfg2 = NCRCFG2_SCSI2;
    342   1.1       dbj 		NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    343   1.1       dbj 		sc->sc_cfg3 = 0;
    344   1.1       dbj 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    345   1.1       dbj 		sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
    346   1.1       dbj 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    347   1.1       dbj 		if (NCR_READ_REG(sc, NCR_CFG3) !=
    348   1.1       dbj 		    (NCRCFG3_CDB | NCRCFG3_FCLK)) {
    349   1.1       dbj 			sc->sc_rev = NCR_VARIANT_ESP100A;
    350   1.1       dbj 		} else {
    351   1.1       dbj 			/* NCRCFG2_FE enables > 64K transfers */
    352   1.1       dbj 			sc->sc_cfg2 |= NCRCFG2_FE;
    353   1.1       dbj 			sc->sc_cfg3 = 0;
    354   1.1       dbj 			NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    355   1.1       dbj 			sc->sc_rev = NCR_VARIANT_ESP200;
    356   1.1       dbj 		}
    357   1.1       dbj 	}
    358   1.1       dbj 
    359   1.1       dbj 	/*
    360   1.1       dbj 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    361   1.1       dbj 	 * XXX but it appears to have some dependency on what sort
    362   1.1       dbj 	 * XXX of DMA we're hooked up to, etc.
    363   1.1       dbj 	 */
    364   1.1       dbj 
    365   1.1       dbj 	/*
    366   1.1       dbj 	 * This is the value used to start sync negotiations
    367   1.1       dbj 	 * Note that the NCR register "SYNCTP" is programmed
    368   1.1       dbj 	 * in "clocks per byte", and has a minimum value of 4.
    369   1.1       dbj 	 * The SCSI period used in negotiation is one-fourth
    370   1.1       dbj 	 * of the time (in nanoseconds) needed to transfer one byte.
    371   1.1       dbj 	 * Since the chip's clock is given in MHz, we have the following
    372   1.1       dbj 	 * formula: 4 * period = (1000 / freq) * 4
    373   1.1       dbj 	 */
    374  1.39   mycroft 	sc->sc_minsync = /* 1000 / sc->sc_freq */ 0;
    375   1.1       dbj 
    376   1.1       dbj 	/*
    377   1.1       dbj 	 * Alas, we must now modify the value a bit, because it's
    378   1.1       dbj 	 * only valid when can switch on FASTCLK and FASTSCSI bits
    379   1.1       dbj 	 * in config register 3...
    380   1.1       dbj 	 */
    381   1.1       dbj 	switch (sc->sc_rev) {
    382   1.1       dbj 	case NCR_VARIANT_ESP100:
    383   1.1       dbj 		sc->sc_maxxfer = 64 * 1024;
    384   1.1       dbj 		sc->sc_minsync = 0;	/* No synch on old chip? */
    385   1.1       dbj 		break;
    386   1.1       dbj 
    387   1.1       dbj 	case NCR_VARIANT_ESP100A:
    388   1.1       dbj 		sc->sc_maxxfer = 64 * 1024;
    389   1.1       dbj 		/* Min clocks/byte is 5 */
    390  1.39   mycroft 		sc->sc_minsync = /* ncr53c9x_cpb2stp(sc, 5) */ 0;
    391   1.1       dbj 		break;
    392   1.1       dbj 
    393   1.1       dbj 	case NCR_VARIANT_ESP200:
    394   1.1       dbj 		sc->sc_maxxfer = 16 * 1024 * 1024;
    395   1.1       dbj 		/* XXX - do actually set FAST* bits */
    396   1.1       dbj 		break;
    397   1.1       dbj 	}
    398   1.1       dbj 
    399   1.3       dbj 	/* @@@ Some ESP_DCTL bits probably need setting */
    400   1.3       dbj 	NCR_WRITE_REG(sc, ESP_DCTL,
    401  1.55   tsutsui 	    ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_RESET);
    402   1.3       dbj 	DELAY(10);
    403  1.22       dbj 	DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
    404  1.37  christos 	NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB);
    405   1.3       dbj 	DELAY(10);
    406  1.22       dbj 	DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
    407   1.3       dbj 
    408  1.38   mycroft 	esc->sc_dma = nextdma_findchannel ("scsi");
    409  1.38   mycroft 	if (esc->sc_dma) {
    410  1.55   tsutsui 		findchannel_defer(self);
    411  1.38   mycroft 	} else {
    412  1.55   tsutsui 		aprint_normal("\n");
    413  1.55   tsutsui 		config_defer(self, findchannel_defer);
    414   1.3       dbj 	}
    415   1.1       dbj 
    416  1.38   mycroft 	attached = 1;
    417   1.1       dbj }
    418   1.1       dbj 
    419   1.1       dbj /*
    420   1.1       dbj  * Glue functions.
    421   1.1       dbj  */
    422   1.1       dbj 
    423  1.55   tsutsui uint8_t
    424  1.49       chs esp_read_reg(struct ncr53c9x_softc *sc, int reg)
    425   1.1       dbj {
    426   1.1       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    427   1.1       dbj 
    428  1.55   tsutsui 	return bus_space_read_1(esc->sc_bst, esc->sc_bsh, reg);
    429   1.1       dbj }
    430   1.1       dbj 
    431   1.1       dbj void
    432  1.55   tsutsui esp_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val)
    433   1.1       dbj {
    434   1.1       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    435   1.1       dbj 
    436   1.1       dbj 	bus_space_write_1(esc->sc_bst, esc->sc_bsh, reg, val);
    437   1.1       dbj }
    438   1.1       dbj 
    439  1.55   tsutsui volatile uint32_t save1;
    440  1.37  christos 
    441  1.37  christos #define xADDR 0x0211a000
    442  1.49       chs int doze(volatile int);
    443  1.37  christos int
    444  1.49       chs doze(volatile int c)
    445  1.37  christos {
    446  1.37  christos /* 	static int tmp1; */
    447  1.55   tsutsui 	uint32_t tmp1;
    448  1.55   tsutsui 	volatile uint8_t tmp2;
    449  1.55   tsutsui 	volatile uint8_t *reg = (volatile uint8_t *)IIOV(xADDR);
    450  1.55   tsutsui 
    451  1.55   tsutsui 	if (c > 244)
    452  1.55   tsutsui 		return 0;
    453  1.55   tsutsui 	if (c == 0)
    454  1.55   tsutsui 		return 0;
    455  1.37  christos /* 		((*(volatile u_long *)IIOV(NEXT_P_INTRMASK))&=(~NEXT_I_BIT(x))) */
    456  1.37  christos 	(*reg) = 0;
    457  1.37  christos 	(*reg) = 0;
    458  1.37  christos 	do {
    459  1.37  christos 		save1 = (*reg);
    460  1.37  christos 		tmp2 = *(reg + 3);
    461  1.37  christos 		tmp1 = tmp2;
    462  1.37  christos 	} while (tmp1 <= c);
    463  1.55   tsutsui 	return 0;
    464  1.37  christos }
    465  1.37  christos 
    466   1.1       dbj int
    467  1.49       chs esp_dma_isintr(struct ncr53c9x_softc *sc)
    468   1.1       dbj {
    469   1.4       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    470  1.55   tsutsui 
    471  1.37  christos 	if (INTR_OCCURRED(NEXT_I_SCSI)) {
    472  1.38   mycroft 		NDTRACEIF (*ndtracep++ = 'i');
    473  1.55   tsutsui 		NCR_WRITE_REG(sc, ESP_DCTL,
    474  1.55   tsutsui 		    ESPDCTL_16MHZ | ESPDCTL_INTENB |
    475  1.55   tsutsui 		    (esc->sc_datain ? ESPDCTL_DMARD : 0));
    476  1.55   tsutsui 		return 1;
    477  1.37  christos 	} else {
    478  1.55   tsutsui 		return 0;
    479  1.37  christos 	}
    480  1.37  christos }
    481  1.37  christos 
    482  1.49       chs #define nd_bsr4(reg) \
    483  1.49       chs 	bus_space_read_4(nsc->sc_bst, nsc->sc_bsh, (reg))
    484  1.49       chs #define nd_bsw4(reg,val) \
    485  1.49       chs 	bus_space_write_4(nsc->sc_bst, nsc->sc_bsh, (reg), (val))
    486  1.49       chs 
    487  1.37  christos int
    488  1.49       chs esp_dma_intr(struct ncr53c9x_softc *sc)
    489  1.37  christos {
    490  1.37  christos 	struct esp_softc *esc = (struct esp_softc *)sc;
    491  1.38   mycroft 	struct nextdma_softc *nsc = esc->sc_dma;
    492  1.38   mycroft 	struct nextdma_status *stat = &nsc->sc_stat;
    493   1.4       dbj 	int r = (INTR_OCCURRED(NEXT_I_SCSI));
    494  1.37  christos 	int flushcount;
    495  1.55   tsutsui 
    496  1.37  christos 	r = 1;
    497   1.4       dbj 
    498  1.38   mycroft 	NDTRACEIF (*ndtracep++ = 'I');
    499   1.4       dbj 	if (r) {
    500  1.37  christos 		/* printf ("esp_dma_isintr start\n"); */
    501  1.20       dbj 		{
    502  1.37  christos 			int s = spldma();
    503  1.38   mycroft 			void *ndmap = stat->nd_map;
    504  1.38   mycroft 			int ndidx = stat->nd_idx;
    505  1.37  christos 			splx(s);
    506  1.20       dbj 
    507  1.23       dbj 			flushcount = 0;
    508  1.23       dbj 
    509  1.22       dbj #ifdef ESP_DEBUG
    510  1.37  christos /* 			esp_dma_nest++; */
    511  1.28        tv 
    512  1.28        tv 			if (esp_debug) {
    513  1.28        tv 				char sbuf[256];
    514  1.28        tv 
    515  1.28        tv 				bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),
    516  1.28        tv 						 NEXT_INTR_BITS, sbuf, sizeof(sbuf));
    517  1.28        tv 				printf("esp_dma_isintr = 0x%s\n", sbuf);
    518  1.28        tv 			}
    519  1.22       dbj #endif
    520  1.22       dbj 
    521  1.55   tsutsui 			while (!nextdma_finished(nsc)) {
    522  1.55   tsutsui 			/* esp_dma_isactive(sc)) { */
    523  1.38   mycroft 				NDTRACEIF (*ndtracep++ = 'w');
    524  1.38   mycroft 				NDTRACEIF (
    525  1.55   tsutsui 					sprintf(ndtracep, "f%dm%dl%dw",
    526  1.55   tsutsui 					    NCR_READ_REG(sc, NCR_FFLAG) &
    527  1.55   tsutsui 					    NCRFIFO_FF,
    528  1.55   tsutsui 					    NCR_READ_REG((sc), NCR_TCM),
    529  1.55   tsutsui 					    NCR_READ_REG((sc), NCR_TCL));
    530  1.55   tsutsui 					ndtracep += strlen(ndtracep);
    531  1.55   tsutsui 				);
    532  1.37  christos 				if (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)
    533  1.55   tsutsui 					flushcount = 5;
    534  1.55   tsutsui 				NCR_WRITE_REG(sc, ESP_DCTL,
    535  1.55   tsutsui 				    ESPDCTL_16MHZ | ESPDCTL_INTENB |
    536  1.55   tsutsui 				    ESPDCTL_DMAMOD |
    537  1.55   tsutsui 				    (esc->sc_datain ? ESPDCTL_DMARD : 0));
    538  1.37  christos 
    539  1.37  christos 				s = spldma();
    540  1.55   tsutsui 				while (ndmap == stat->nd_map &&
    541  1.55   tsutsui 				    ndidx == stat->nd_idx &&
    542  1.55   tsutsui 				    (nd_bsr4 (DD_CSR) & 0x08000000) == 0&&
    543  1.37  christos 				       ++flushcount < 5) {
    544  1.37  christos 					splx(s);
    545  1.38   mycroft 					NDTRACEIF (*ndtracep++ = 'F');
    546  1.55   tsutsui 					NCR_WRITE_REG(sc, ESP_DCTL,
    547  1.55   tsutsui 					    ESPDCTL_FLUSH | ESPDCTL_16MHZ |
    548  1.55   tsutsui 					    ESPDCTL_INTENB | ESPDCTL_DMAMOD |
    549  1.55   tsutsui 					    (esc->sc_datain ?
    550  1.55   tsutsui 					     ESPDCTL_DMARD : 0));
    551  1.37  christos 					doze(0x32);
    552  1.20       dbj 					NCR_WRITE_REG(sc, ESP_DCTL,
    553  1.55   tsutsui 					    ESPDCTL_16MHZ | ESPDCTL_INTENB |
    554  1.55   tsutsui 					    ESPDCTL_DMAMOD |
    555  1.55   tsutsui 					    (esc->sc_datain ?
    556  1.55   tsutsui 					     ESPDCTL_DMARD : 0));
    557  1.37  christos 					doze(0x32);
    558  1.37  christos 					s = spldma();
    559  1.37  christos 				}
    560  1.38   mycroft 				NDTRACEIF (*ndtracep++ = '0' + flushcount);
    561  1.37  christos 				if (flushcount > 4) {
    562  1.37  christos 					int next;
    563  1.37  christos 					int onext = 0;
    564  1.55   tsutsui 
    565  1.37  christos 					splx(s);
    566  1.55   tsutsui 					DPRINTF(("DMA reset\n"));
    567  1.38   mycroft 					while (((next = nd_bsr4 (DD_NEXT)) !=
    568  1.55   tsutsui 					    (nd_bsr4(DD_LIMIT) & 0x7FFFFFFF)) &&
    569  1.55   tsutsui 					     onext != next) {
    570  1.37  christos 						onext = next;
    571  1.37  christos 						DELAY(50);
    572  1.37  christos 					}
    573  1.38   mycroft 					NDTRACEIF (*ndtracep++ = 'R');
    574  1.55   tsutsui 					NCR_WRITE_REG(sc, ESP_DCTL,
    575  1.55   tsutsui 					    ESPDCTL_16MHZ | ESPDCTL_INTENB);
    576  1.38   mycroft 					NDTRACEIF (
    577  1.55   tsutsui 						sprintf(ndtracep,
    578  1.55   tsutsui 						    "ff:%d tcm:%d tcl:%d ",
    579  1.55   tsutsui 						    NCR_READ_REG(sc, NCR_FFLAG)
    580  1.55   tsutsui 						    & NCRFIFO_FF,
    581  1.55   tsutsui 						    NCR_READ_REG((sc), NCR_TCM),
    582  1.55   tsutsui 						    NCR_READ_REG((sc),
    583  1.55   tsutsui 						    NCR_TCL));
    584  1.38   mycroft 						ndtracep += strlen (ndtracep);
    585  1.38   mycroft 						);
    586  1.37  christos 					s = spldma();
    587  1.38   mycroft 					nextdma_reset (nsc);
    588  1.37  christos 					splx(s);
    589  1.37  christos 					goto out;
    590  1.20       dbj 				}
    591  1.37  christos 				splx(s);
    592  1.20       dbj 
    593  1.23       dbj #ifdef DIAGNOSTIC
    594  1.37  christos 				if (flushcount > 4) {
    595  1.38   mycroft 					NDTRACEIF (*ndtracep++ = '+');
    596  1.55   tsutsui 					printf("%s: unexpected flushcount"
    597  1.55   tsutsui 					    " %d on %s\n",
    598  1.55   tsutsui 					    device_xname(sc->sc_dev),
    599  1.55   tsutsui 					    flushcount,
    600  1.55   tsutsui 					    esc->sc_datain ? "read" : "write");
    601  1.37  christos 				}
    602  1.23       dbj #endif
    603  1.23       dbj 
    604  1.55   tsutsui 				if (!nextdma_finished(nsc)) {
    605  1.55   tsutsui 				/* esp_dma_isactive(sc)) { */
    606  1.38   mycroft 					NDTRACEIF (*ndtracep++ = '1');
    607  1.16       dbj 				}
    608  1.37  christos 				flushcount = 0;
    609  1.37  christos 				s = spldma();
    610  1.38   mycroft 				ndmap = stat->nd_map;
    611  1.38   mycroft 				ndidx = stat->nd_idx;
    612  1.37  christos 				splx(s);
    613  1.37  christos 
    614  1.16       dbj 			}
    615  1.55   tsutsui 		out:
    616  1.55   tsutsui 			;
    617  1.20       dbj 
    618  1.22       dbj #ifdef ESP_DEBUG
    619  1.37  christos /* 			esp_dma_nest--; */
    620  1.22       dbj #endif
    621  1.22       dbj 
    622  1.13       dbj 		}
    623  1.13       dbj 
    624  1.55   tsutsui 		doze(0x32);
    625  1.55   tsutsui 		NCR_WRITE_REG(sc, ESP_DCTL,
    626  1.55   tsutsui 		    ESPDCTL_16MHZ | ESPDCTL_INTENB |
    627  1.55   tsutsui 		    (esc->sc_datain ? ESPDCTL_DMARD : 0));
    628  1.38   mycroft 		NDTRACEIF (*ndtracep++ = 'b');
    629  1.37  christos 
    630  1.55   tsutsui 		while (esc->sc_datain != -1)
    631  1.55   tsutsui 			DELAY(50);
    632  1.37  christos 
    633  1.37  christos 		if (esc->sc_dmaaddr) {
    634  1.37  christos 			bus_size_t xfer_len = 0;
    635  1.37  christos 			int resid;
    636  1.37  christos 
    637  1.55   tsutsui 			NCR_WRITE_REG(sc, ESP_DCTL,
    638  1.55   tsutsui 			    ESPDCTL_16MHZ | ESPDCTL_INTENB);
    639  1.38   mycroft 			if (stat->nd_exception == 0) {
    640  1.55   tsutsui 				resid = NCR_READ_REG((sc), NCR_TCL) +
    641  1.55   tsutsui 				    (NCR_READ_REG((sc), NCR_TCM) << 8);
    642  1.37  christos 				if (resid) {
    643  1.55   tsutsui 					resid += (NCR_READ_REG(sc, NCR_FFLAG) &
    644  1.55   tsutsui 					    NCRFIFO_FF);
    645  1.38   mycroft #ifdef ESP_DEBUG
    646  1.55   tsutsui 					if (NCR_READ_REG(sc, NCR_FFLAG) &
    647  1.55   tsutsui 					    NCRFIFO_FF)
    648  1.55   tsutsui 						if ((NCR_READ_REG(sc,
    649  1.55   tsutsui 						    NCR_FFLAG) & NCRFIFO_FF) !=
    650  1.55   tsutsui 						    16 ||
    651  1.55   tsutsui 						    NCR_READ_REG((sc),
    652  1.55   tsutsui 						    NCR_TCL) != 240)
    653  1.38   mycroft 							ndtraceshow++;
    654  1.38   mycroft #endif
    655  1.37  christos 				}
    656  1.37  christos 				xfer_len = esc->sc_dmasize - resid;
    657  1.37  christos 			} else {
    658  1.55   tsutsui extern void	ncr53c9x_abort(struct ncr53c9x_softc *, struct ncr53c9x_ecb *);
    659  1.37  christos #define ncr53c9x_sched_msgout(m) \
    660  1.37  christos 	do {							\
    661  1.37  christos 		NCR_MISC(("ncr53c9x_sched_msgout %x %d", m, __LINE__));	\
    662  1.37  christos 		NCRCMD(sc, NCRCMD_SETATN);			\
    663  1.37  christos 		sc->sc_flags |= NCR_ATN;			\
    664  1.37  christos 		sc->sc_msgpriq |= (m);				\
    665  1.37  christos 	} while (0)
    666  1.37  christos 				int i;
    667  1.55   tsutsui 
    668  1.38   mycroft 				xfer_len = 0;
    669  1.38   mycroft 				if (esc->sc_begin)
    670  1.38   mycroft 					xfer_len += esc->sc_begin_size;
    671  1.38   mycroft 				if (esc->sc_main_dmamap)
    672  1.55   tsutsui 					xfer_len +=
    673  1.55   tsutsui 					    esc->sc_main_dmamap->dm_xfer_len;
    674  1.38   mycroft 				if (esc->sc_tail_dmamap)
    675  1.55   tsutsui 					xfer_len +=
    676  1.55   tsutsui 					    esc->sc_tail_dmamap->dm_xfer_len;
    677  1.37  christos 				resid = 0;
    678  1.37  christos 				printf ("X\n");
    679  1.37  christos 				for (i = 0; i < 16; i++) {
    680  1.55   tsutsui 					NCR_WRITE_REG(sc, ESP_DCTL,
    681  1.55   tsutsui 					    ESPDCTL_FLUSH | ESPDCTL_16MHZ |
    682  1.55   tsutsui 					    ESPDCTL_INTENB |
    683  1.55   tsutsui 					    (esc->sc_datain ?
    684  1.55   tsutsui 					     ESPDCTL_DMARD : 0));
    685  1.37  christos 					NCR_WRITE_REG(sc, ESP_DCTL,
    686  1.55   tsutsui 					    ESPDCTL_16MHZ | ESPDCTL_INTENB |
    687  1.55   tsutsui 					    (esc->sc_datain ?
    688  1.55   tsutsui 					     ESPDCTL_DMARD : 0));
    689  1.37  christos 				}
    690  1.37  christos #if 0
    691  1.55   tsutsui 				printf ("ff:%02x tcm:%d tcl:%d esp_dstat:%02x"
    692  1.55   tsutsui 				    " stat:%02x step: %02x intr:%02x"
    693  1.55   tsutsui 				    " new stat:%02X\n",
    694  1.55   tsutsui 				    NCR_READ_REG(sc, NCR_FFLAG),
    695  1.55   tsutsui 				    NCR_READ_REG((sc), NCR_TCM),
    696  1.55   tsutsui 				    NCR_READ_REG((sc), NCR_TCL),
    697  1.55   tsutsui 				    NCR_READ_REG(sc, ESP_DSTAT),
    698  1.55   tsutsui 				    sc->sc_espstat, sc->sc_espstep,
    699  1.55   tsutsui 				    sc->sc_espintr,
    700  1.55   tsutsui 				    NCR_READ_REG(sc, NCR_STAT));
    701  1.55   tsutsui 				printf("sc->sc_state: %x sc->sc_phase: %x"
    702  1.55   tsutsui 				    " sc->sc_espstep:%x sc->sc_prevphase:%x"
    703  1.55   tsutsui 				    " sc->sc_flags:%x\n",
    704  1.55   tsutsui 				    sc->sc_state, sc->sc_phase, sc->sc_espstep,
    705  1.55   tsutsui 				    sc->sc_prevphase, sc->sc_flags);
    706  1.37  christos #endif
    707  1.37  christos 				/* sc->sc_flags &= ~NCR_ICCS; */
    708  1.37  christos 				sc->sc_nexus->flags |= ECB_ABORT;
    709  1.37  christos 				if (sc->sc_phase == MESSAGE_IN_PHASE) {
    710  1.37  christos 					/* ncr53c9x_sched_msgout(SEND_ABORT); */
    711  1.37  christos 					ncr53c9x_abort(sc, sc->sc_nexus);
    712  1.37  christos 				} else if (sc->sc_phase != STATUS_PHASE) {
    713  1.55   tsutsui 					printf("ATTENTION!!!  "
    714  1.55   tsutsui 					    "not message/status phase: %d\n",
    715  1.55   tsutsui 					    sc->sc_phase);
    716  1.37  christos 				}
    717  1.37  christos 			}
    718  1.37  christos 
    719  1.55   tsutsui 			NDTRACEIF(
    720  1.55   tsutsui 				sprintf(ndtracep, "f%dm%dl%ds%dx%dr%dS",
    721  1.55   tsutsui 				    NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF,
    722  1.55   tsutsui 				    NCR_READ_REG((sc), NCR_TCM),
    723  1.55   tsutsui 				    NCR_READ_REG((sc), NCR_TCL),
    724  1.55   tsutsui 				    esc->sc_dmasize, (int)xfer_len, resid);
    725  1.55   tsutsui 				ndtracep += strlen(ndtracep);
    726  1.55   tsutsui 			);
    727  1.20       dbj 
    728  1.55   tsutsui 			*esc->sc_dmaaddr += xfer_len;
    729  1.54   tsutsui 			*esc->sc_dmalen -= xfer_len;
    730  1.37  christos 			esc->sc_dmaaddr = 0;
    731  1.37  christos 			esc->sc_dmalen  = 0;
    732  1.37  christos 			esc->sc_dmasize = 0;
    733  1.13       dbj 		}
    734  1.37  christos 
    735  1.38   mycroft 		NDTRACEIF (*ndtracep++ = 'B');
    736  1.55   tsutsui 		sc->sc_espstat = NCR_READ_REG(sc, NCR_STAT) |
    737  1.55   tsutsui 		    (sc->sc_espstat & NCRSTAT_INT);
    738  1.37  christos 
    739  1.55   tsutsui 		DPRINTF(("esp dctl is 0x%02x\n", NCR_READ_REG(sc, ESP_DCTL)));
    740  1.37  christos 		/* printf ("esp_dma_isintr DONE\n"); */
    741  1.13       dbj 
    742   1.4       dbj 	}
    743   1.4       dbj 
    744  1.55   tsutsui 	return r;
    745   1.1       dbj }
    746   1.1       dbj 
    747   1.1       dbj void
    748  1.49       chs esp_dma_reset(struct ncr53c9x_softc *sc)
    749   1.1       dbj {
    750   1.1       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    751   1.3       dbj 
    752  1.44       wiz 	DPRINTF(("esp DMA reset\n"));
    753  1.13       dbj 
    754  1.13       dbj #ifdef ESP_DEBUG
    755  1.13       dbj 	if (esp_debug) {
    756  1.28        tv 		char sbuf[256];
    757  1.28        tv 
    758  1.28        tv 		bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),
    759  1.55   tsutsui 		    NEXT_INTR_BITS, sbuf, sizeof(sbuf));
    760  1.28        tv 		printf("  *intrstat = 0x%s\n", sbuf);
    761  1.28        tv 
    762  1.28        tv 		bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRMASK)),
    763  1.55   tsutsui 		    NEXT_INTR_BITS, sbuf, sizeof(sbuf));
    764  1.28        tv 		printf("  *intrmask = 0x%s\n", sbuf);
    765  1.13       dbj 	}
    766  1.13       dbj #endif
    767  1.13       dbj 
    768  1.38   mycroft #if 0
    769  1.13       dbj 	/* Clear the DMAMOD bit in the DCTL register: */
    770  1.55   tsutsui 	NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB);
    771  1.22       dbj 	DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
    772  1.38   mycroft #endif
    773  1.13       dbj 
    774  1.38   mycroft 	nextdma_reset(esc->sc_dma);
    775  1.38   mycroft 	nextdma_init(esc->sc_dma);
    776   1.4       dbj 
    777  1.18       dbj 	esc->sc_datain = -1;
    778  1.18       dbj 	esc->sc_dmaaddr = 0;
    779  1.18       dbj 	esc->sc_dmalen  = 0;
    780  1.20       dbj 	esc->sc_dmasize = 0;
    781  1.18       dbj 
    782  1.18       dbj 	esc->sc_loaded = 0;
    783  1.18       dbj 
    784  1.18       dbj 	esc->sc_begin = 0;
    785  1.18       dbj 	esc->sc_begin_size = 0;
    786  1.13       dbj 
    787  1.18       dbj 	if (esc->sc_main_dmamap->dm_mapsize) {
    788  1.38   mycroft 		bus_dmamap_unload(esc->sc_dma->sc_dmat, esc->sc_main_dmamap);
    789  1.13       dbj 	}
    790  1.18       dbj 	esc->sc_main = 0;
    791  1.18       dbj 	esc->sc_main_size = 0;
    792  1.13       dbj 
    793  1.18       dbj 	if (esc->sc_tail_dmamap->dm_mapsize) {
    794  1.38   mycroft 		bus_dmamap_unload(esc->sc_dma->sc_dmat, esc->sc_tail_dmamap);
    795  1.18       dbj 	}
    796  1.18       dbj 	esc->sc_tail = 0;
    797  1.18       dbj 	esc->sc_tail_size = 0;
    798   1.1       dbj }
    799   1.1       dbj 
    800  1.19       dbj /* it appears that:
    801  1.19       dbj  * addr and len arguments to this need to be kept up to date
    802  1.19       dbj  * with the status of the transfter.
    803  1.19       dbj  * the dmasize of this is the actual length of the transfer
    804  1.19       dbj  * request, which is guaranteed to be less than maxxfer.
    805  1.19       dbj  * (len may be > maxxfer)
    806  1.19       dbj  */
    807  1.19       dbj 
    808   1.1       dbj int
    809  1.55   tsutsui esp_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len,
    810  1.55   tsutsui     int datain, size_t *dmasize)
    811   1.1       dbj {
    812   1.1       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    813   1.2       dbj 
    814  1.38   mycroft 	NDTRACEIF (*ndtracep++ = 'h');
    815  1.11       dbj #ifdef DIAGNOSTIC
    816  1.20       dbj #ifdef ESP_DEBUG
    817  1.11       dbj 	/* if this is a read DMA, pre-fill the buffer with 0xdeadbeef
    818  1.11       dbj 	 * to identify bogus reads
    819  1.11       dbj 	 */
    820  1.11       dbj 	if (datain) {
    821  1.14       dbj 		int *v = (int *)(*addr);
    822  1.11       dbj 		int i;
    823  1.55   tsutsui 		for (i = 0; i < ((*len) / 4); i++)
    824  1.55   tsutsui 			v[i] = 0xdeadbeef;
    825  1.18       dbj 		v = (int *)(&(esc->sc_tailbuf[0]));
    826  1.55   tsutsui 		for (i = 0; i < ((sizeof(esc->sc_tailbuf) / 4)); i++)
    827  1.55   tsutsui 			v[i] = 0xdeafbeef;
    828  1.23       dbj 	} else {
    829  1.23       dbj 		int *v;
    830  1.23       dbj 		int i;
    831  1.23       dbj 		v = (int *)(&(esc->sc_tailbuf[0]));
    832  1.55   tsutsui 		for (i = 0; i < ((sizeof(esc->sc_tailbuf) / 4)); i++)
    833  1.55   tsutsui 			v[i] = 0xfeeb1eed;
    834  1.11       dbj 	}
    835  1.20       dbj #endif
    836  1.11       dbj #endif
    837  1.11       dbj 
    838  1.55   tsutsui 	DPRINTF(("esp_dma_setup(%p,0x%08x,0x%08x)\n", *addr, *len, *dmasize));
    839  1.11       dbj 
    840  1.24       dbj #if 0
    841  1.12       dbj #ifdef DIAGNOSTIC /* @@@ this is ok sometimes. verify that we handle it ok
    842  1.37  christos 		   * and then remove this check
    843  1.37  christos 		   */
    844  1.14       dbj 	if (*len != *dmasize) {
    845  1.55   tsutsui 		panic("esp dmalen 0x%lx != size 0x%lx", *len, *dmasize);
    846  1.11       dbj 	}
    847  1.11       dbj #endif
    848  1.24       dbj #endif
    849   1.4       dbj 
    850   1.2       dbj #ifdef DIAGNOSTIC
    851   1.3       dbj 	if ((esc->sc_datain != -1) ||
    852  1.55   tsutsui 	    (esc->sc_main_dmamap->dm_mapsize != 0) ||
    853  1.55   tsutsui 	    (esc->sc_tail_dmamap->dm_mapsize != 0) ||
    854  1.55   tsutsui 	    (esc->sc_dmasize != 0)) {
    855  1.40    provos 		panic("%s: map already loaded in esp_dma_setup"
    856  1.55   tsutsui 		    "\tdatain = %d\n\tmain_mapsize=%ld\n"
    857  1.55   tsutsui 		    "\tail_mapsize=%ld\n\tdmasize = %d",
    858  1.55   tsutsui 		    device_xname(sc->sc_dev), esc->sc_datain,
    859  1.55   tsutsui 		    esc->sc_main_dmamap->dm_mapsize,
    860  1.55   tsutsui 		    esc->sc_tail_dmamap->dm_mapsize,
    861  1.55   tsutsui 		    esc->sc_dmasize);
    862   1.2       dbj 	}
    863   1.2       dbj #endif
    864   1.2       dbj 
    865  1.44       wiz 	/* we are sometimes asked to DMA zero  bytes, that's easy */
    866  1.24       dbj 	if (*dmasize <= 0) {
    867  1.55   tsutsui 		return 0;
    868  1.20       dbj 	}
    869  1.20       dbj 
    870  1.37  christos 	if (*dmasize > ESP_MAX_DMASIZE)
    871  1.37  christos 		*dmasize = ESP_MAX_DMASIZE;
    872  1.37  christos 
    873  1.14       dbj 	/* Save these in case we have to abort DMA */
    874  1.14       dbj 	esc->sc_datain   = datain;
    875  1.14       dbj 	esc->sc_dmaaddr  = addr;
    876  1.14       dbj 	esc->sc_dmalen   = len;
    877  1.14       dbj 	esc->sc_dmasize  = *dmasize;
    878  1.14       dbj 
    879  1.18       dbj 	esc->sc_loaded = 0;
    880  1.18       dbj 
    881  1.23       dbj #define DMA_SCSI_ALIGNMENT 16
    882  1.23       dbj #define DMA_SCSI_ALIGN(type, addr)	\
    883  1.55   tsutsui 	((type)(((unsigned int)(addr) + DMA_SCSI_ALIGNMENT - 1) \
    884  1.23       dbj 		&~(DMA_SCSI_ALIGNMENT-1)))
    885  1.23       dbj #define DMA_SCSI_ALIGNED(addr) \
    886  1.55   tsutsui 	(((unsigned int)(addr) & (DMA_SCSI_ALIGNMENT - 1))==0)
    887  1.23       dbj 
    888   1.2       dbj 	{
    889  1.18       dbj 		size_t slop_bgn_size; /* # bytes to be fifo'd at beginning */
    890  1.18       dbj 		size_t slop_end_size; /* # bytes to be transferred in tail buffer */
    891  1.18       dbj 
    892   1.3       dbj 		{
    893  1.13       dbj 			u_long bgn = (u_long)(*esc->sc_dmaaddr);
    894  1.54   tsutsui 			u_long end = bgn + esc->sc_dmasize;
    895   1.3       dbj 
    896  1.55   tsutsui 			slop_bgn_size =
    897  1.55   tsutsui 			    DMA_SCSI_ALIGNMENT - (bgn % DMA_SCSI_ALIGNMENT);
    898  1.55   tsutsui 			if (slop_bgn_size == DMA_SCSI_ALIGNMENT)
    899  1.55   tsutsui 				slop_bgn_size = 0;
    900  1.55   tsutsui 			slop_end_size = end % DMA_ENDALIGNMENT;
    901   1.3       dbj 		}
    902   1.3       dbj 
    903  1.23       dbj 		/* Force a minimum slop end size. This ensures that write
    904  1.55   tsutsui 		 * requests will overrun, as required to get completion
    905  1.55   tsutsui 		 * interrupts.
    906  1.23       dbj 		 * In addition, since the tail buffer is guaranteed to be mapped
    907  1.44       wiz 		 * in a single DMA segment, the overrun won't accidentally
    908  1.23       dbj 		 * end up in its own segment.
    909  1.23       dbj 		 */
    910  1.23       dbj 		if (!esc->sc_datain) {
    911  1.24       dbj #if 0
    912  1.23       dbj 			slop_end_size += ESP_DMA_MAXTAIL;
    913  1.24       dbj #else
    914  1.24       dbj 			slop_end_size += 0x10;
    915  1.24       dbj #endif
    916  1.23       dbj 		}
    917  1.23       dbj 
    918  1.10       dbj 		/* Check to make sure we haven't counted extra slop
    919  1.44       wiz 		 * as would happen for a very short DMA buffer, also
    920  1.14       dbj 		 * for short buffers, just stuff the entire thing in the tail
    921  1.14       dbj 		 */
    922  1.18       dbj 		if ((slop_bgn_size+slop_end_size >= esc->sc_dmasize)
    923  1.20       dbj #if 0
    924  1.55   tsutsui 		    || (esc->sc_dmasize <= ESP_DMA_MAXTAIL)
    925  1.18       dbj #endif
    926  1.55   tsutsui 		    ) {
    927  1.14       dbj  			slop_bgn_size = 0;
    928  1.14       dbj 			slop_end_size = esc->sc_dmasize;
    929  1.18       dbj 		}
    930  1.14       dbj 
    931  1.18       dbj 		/* initialize the fifo buffer */
    932  1.18       dbj 		if (slop_bgn_size) {
    933  1.18       dbj 			esc->sc_begin = *esc->sc_dmaaddr;
    934  1.18       dbj 			esc->sc_begin_size = slop_bgn_size;
    935  1.18       dbj 		} else {
    936  1.18       dbj 			esc->sc_begin = 0;
    937  1.18       dbj 			esc->sc_begin_size = 0;
    938  1.18       dbj 		}
    939  1.18       dbj 
    940  1.37  christos #if 01
    941  1.18       dbj 		/* Load the normal DMA map */
    942  1.18       dbj 		{
    943  1.55   tsutsui 			esc->sc_main = *esc->sc_dmaaddr;
    944  1.55   tsutsui 			esc->sc_main += slop_bgn_size;
    945  1.55   tsutsui 			esc->sc_main_size =
    946  1.55   tsutsui 			    (esc->sc_dmasize) - (slop_end_size+slop_bgn_size);
    947  1.18       dbj 
    948  1.18       dbj 			if (esc->sc_main_size) {
    949  1.18       dbj 				int error;
    950  1.37  christos 
    951  1.55   tsutsui 				if (!esc->sc_datain ||
    952  1.55   tsutsui 				    DMA_ENDALIGNED(esc->sc_main_size +
    953  1.55   tsutsui 				    slop_end_size)) {
    954  1.55   tsutsui 					KASSERT(DMA_SCSI_ALIGNMENT ==
    955  1.55   tsutsui 					    DMA_ENDALIGNMENT);
    956  1.55   tsutsui 					KASSERT(DMA_BEGINALIGNMENT ==
    957  1.55   tsutsui 					    DMA_ENDALIGNMENT);
    958  1.37  christos 					esc->sc_main_size += slop_end_size;
    959  1.37  christos 					slop_end_size = 0;
    960  1.37  christos 					if (!esc->sc_datain) {
    961  1.55   tsutsui 						esc->sc_main_size =
    962  1.55   tsutsui 						    DMA_ENDALIGN(uint8_t *,
    963  1.55   tsutsui 						    esc->sc_main +
    964  1.55   tsutsui 						    esc->sc_main_size) -
    965  1.55   tsutsui 						    esc->sc_main;
    966  1.37  christos 					}
    967  1.37  christos 				}
    968  1.37  christos 
    969  1.38   mycroft 				error = bus_dmamap_load(esc->sc_dma->sc_dmat,
    970  1.55   tsutsui 				    esc->sc_main_dmamap,
    971  1.55   tsutsui 				    esc->sc_main, esc->sc_main_size,
    972  1.55   tsutsui 				    NULL, BUS_DMA_NOWAIT);
    973  1.18       dbj 				if (error) {
    974  1.34       dbj #ifdef ESP_DEBUG
    975  1.55   tsutsui 					printf("%s: esc->sc_main_dmamap->"
    976  1.55   tsutsui 					    "_dm_size = %ld\n",
    977  1.55   tsutsui 					    device_xname(sc->sc_dev),
    978  1.55   tsutsui 					    esc->sc_main_dmamap->_dm_size);
    979  1.55   tsutsui 					printf("%s: esc->sc_main_dmamap->"
    980  1.55   tsutsui 					    "_dm_segcnt = %d\n",
    981  1.55   tsutsui 					    device_xname(sc->sc_dev),
    982  1.55   tsutsui 					    esc->sc_main_dmamap->_dm_segcnt);
    983  1.55   tsutsui 					printf("%s: esc->sc_main_dmamap->"
    984  1.55   tsutsui 					    "_dm_maxsegsz = %ld\n",
    985  1.55   tsutsui 					    device_xname(sc->sc_dev),
    986  1.55   tsutsui 					    esc->sc_main_dmamap->_dm_maxsegsz);
    987  1.55   tsutsui 					printf("%s: esc->sc_main_dmamap->"
    988  1.55   tsutsui 					    "_dm_boundary = %ld\n",
    989  1.55   tsutsui 					    device_xname(sc->sc_dev),
    990  1.55   tsutsui 					    esc->sc_main_dmamap->_dm_boundary);
    991  1.34       dbj 					esp_dma_print(sc);
    992  1.34       dbj #endif
    993  1.55   tsutsui 					panic("%s: can't load main DMA map."
    994  1.55   tsutsui 					    " error = %d, addr=%p, size=0x%08x",
    995  1.55   tsutsui 					    device_xname(sc->sc_dev),
    996  1.55   tsutsui 					    error, esc->sc_main,
    997  1.55   tsutsui 					    esc->sc_main_size);
    998  1.18       dbj 				}
    999  1.55   tsutsui 				if (!esc->sc_datain) {
   1000  1.55   tsutsui 					/*
   1001  1.55   tsutsui 					 * patch the DMA map for write overrun
   1002  1.55   tsutsui 					*/
   1003  1.55   tsutsui 					esc->sc_main_dmamap->dm_mapsize +=
   1004  1.55   tsutsui 					    ESP_DMA_OVERRUN;
   1005  1.55   tsutsui 					esc->sc_main_dmamap->dm_segs[
   1006  1.55   tsutsui 					    esc->sc_main_dmamap->dm_nsegs -
   1007  1.55   tsutsui 					    1].ds_len +=
   1008  1.37  christos 						ESP_DMA_OVERRUN;
   1009  1.37  christos 				}
   1010  1.23       dbj #if 0
   1011  1.55   tsutsui 				bus_dmamap_sync(esc->sc_dma->sc_dmat,
   1012  1.55   tsutsui 				    esc->sc_main_dmamap,
   1013  1.55   tsutsui 				    0, esc->sc_main_dmamap->dm_mapsize,
   1014  1.55   tsutsui 				    (esc->sc_datain ?  BUS_DMASYNC_PREREAD :
   1015  1.55   tsutsui 				     BUS_DMASYNC_PREWRITE));
   1016  1.34       dbj 				esc->sc_main_dmamap->dm_xfer_len = 0;
   1017  1.23       dbj #endif
   1018  1.18       dbj 			} else {
   1019  1.18       dbj 				esc->sc_main = 0;
   1020  1.18       dbj 			}
   1021  1.14       dbj 		}
   1022   1.3       dbj 
   1023  1.18       dbj 		/* Load the tail DMA map */
   1024  1.18       dbj 		if (slop_end_size) {
   1025  1.55   tsutsui 			esc->sc_tail = DMA_ENDALIGN(uint8_t *,
   1026  1.55   tsutsui 			    esc->sc_tailbuf + slop_end_size) - slop_end_size;
   1027  1.55   tsutsui 			/*
   1028  1.55   tsutsui 			 * If the beginning of the tail is not correctly
   1029  1.55   tsutsui 			 * aligned, we have no choice but to align the start,
   1030  1.55   tsutsui 			 * which might then unalign the end.
   1031  1.55   tsutsui 			 */
   1032  1.55   tsutsui 			esc->sc_tail = DMA_SCSI_ALIGN(uint8_t *, esc->sc_tail);
   1033  1.55   tsutsui 			/*
   1034  1.55   tsutsui 			 * So therefore, we change the tail size to be
   1035  1.55   tsutsui 			 * end aligned again.
   1036  1.18       dbj 			 */
   1037  1.55   tsutsui 			esc->sc_tail_size = DMA_ENDALIGN(uint8_t *,
   1038  1.55   tsutsui 			    esc->sc_tail + slop_end_size) - esc->sc_tail;
   1039  1.19       dbj 
   1040  1.44       wiz 			/* @@@ next DMA overrun lossage */
   1041  1.20       dbj 			if (!esc->sc_datain) {
   1042  1.21       dbj 				esc->sc_tail_size += ESP_DMA_OVERRUN;
   1043  1.20       dbj 			}
   1044  1.20       dbj 
   1045  1.18       dbj 			{
   1046  1.18       dbj 				int error;
   1047  1.38   mycroft 				error = bus_dmamap_load(esc->sc_dma->sc_dmat,
   1048  1.55   tsutsui 				    esc->sc_tail_dmamap,
   1049  1.55   tsutsui 			 	    esc->sc_tail, esc->sc_tail_size,
   1050  1.55   tsutsui 				    NULL, BUS_DMA_NOWAIT);
   1051  1.18       dbj 				if (error) {
   1052  1.55   tsutsui 					panic("%s: can't load tail DMA map."
   1053  1.55   tsutsui 					    " error = %d, addr=%p, size=0x%08x",
   1054  1.55   tsutsui 					    device_xname(sc->sc_dev), error,
   1055  1.55   tsutsui 					    esc->sc_tail,esc->sc_tail_size);
   1056  1.18       dbj 				}
   1057  1.23       dbj #if 0
   1058  1.55   tsutsui 				bus_dmamap_sync(esc->sc_dma->sc_dmat,
   1059  1.55   tsutsui 				    esc->sc_tail_dmamap, 0,
   1060  1.55   tsutsui 				    esc->sc_tail_dmamap->dm_mapsize,
   1061  1.55   tsutsui 				    (esc->sc_datain ? BUS_DMASYNC_PREREAD :
   1062  1.55   tsutsui 				     BUS_DMASYNC_PREWRITE));
   1063  1.34       dbj 				esc->sc_tail_dmamap->dm_xfer_len = 0;
   1064  1.23       dbj #endif
   1065   1.3       dbj 			}
   1066   1.3       dbj 		}
   1067  1.37  christos #else
   1068  1.37  christos 
   1069  1.37  christos 		esc->sc_begin = *esc->sc_dmaaddr;
   1070  1.55   tsutsui 		slop_bgn_size = DMA_SCSI_ALIGNMENT -
   1071  1.55   tsutsui 		    ((u_long)esc->sc_begin % DMA_SCSI_ALIGNMENT);
   1072  1.55   tsutsui 		if (slop_bgn_size == DMA_SCSI_ALIGNMENT)
   1073  1.55   tsutsui 			slop_bgn_size = 0;
   1074  1.37  christos 		slop_end_size = esc->sc_dmasize - slop_bgn_size;
   1075  1.37  christos 
   1076  1.37  christos 		if (slop_bgn_size < esc->sc_dmasize) {
   1077  1.37  christos 			int error;
   1078  1.37  christos 
   1079  1.37  christos 			esc->sc_tail = 0;
   1080  1.37  christos 			esc->sc_tail_size = 0;
   1081  1.37  christos 
   1082  1.37  christos 			esc->sc_begin_size = slop_bgn_size;
   1083  1.54   tsutsui 			esc->sc_main = *esc->sc_dmaaddr;
   1084  1.54   tsutsui 			esc->sc_main += slop_bgn_size;
   1085  1.55   tsutsui 			esc->sc_main_size = DMA_ENDALIGN(uint8_t *,
   1086  1.55   tsutsui 			    esc->sc_main + esc->sc_dmasize - slop_bgn_size) -
   1087  1.55   tsutsui 			    esc->sc_main;
   1088  1.37  christos 
   1089  1.37  christos 			if (!esc->sc_datain) {
   1090  1.37  christos 				esc->sc_main_size += ESP_DMA_OVERRUN;
   1091  1.37  christos 			}
   1092  1.38   mycroft 			error = bus_dmamap_load(esc->sc_dma->sc_dmat,
   1093  1.55   tsutsui 			    esc->sc_main_dmamap,
   1094  1.55   tsutsui 			    esc->sc_main, esc->sc_main_size,
   1095  1.55   tsutsui 			    NULL, BUS_DMA_NOWAIT);
   1096  1.37  christos 			if (error) {
   1097  1.55   tsutsui 				panic("%s: can't load main DMA map."
   1098  1.55   tsutsui 				    " error = %d, addr=%p, size=0x%08x",
   1099  1.55   tsutsui 				    device_xname(sc->sc_dev), error,
   1100  1.55   tsutsui 				    esc->sc_main,esc->sc_main_size);
   1101  1.37  christos 			}
   1102  1.37  christos 		} else {
   1103  1.37  christos 			esc->sc_begin = 0;
   1104  1.37  christos 			esc->sc_begin_size = 0;
   1105  1.37  christos 			esc->sc_main = 0;
   1106  1.37  christos 			esc->sc_main_size = 0;
   1107  1.37  christos 
   1108  1.37  christos #if 0
   1109  1.55   tsutsui 			esc->sc_tail = DMA_ENDALIGN(uint8_t *,
   1110  1.55   tsutsui 			    esc->sc_tailbuf + slop_bgn_size) - slop_bgn_size;
   1111  1.55   tsutsui 			/*
   1112  1.55   tsutsui 			 * If the beginning of the tail is not correctly
   1113  1.55   tsutsui 			 * aligned, we have no choice but to align the start,
   1114  1.55   tsutsui 			 * which might then unalign the end.
   1115  1.37  christos 			 */
   1116  1.37  christos #endif
   1117  1.55   tsutsui 			esc->sc_tail = DMA_SCSI_ALIGN(void *, esc->sc_tailbuf);
   1118  1.55   tsutsui 			/*
   1119  1.55   tsutsui 			 * So therefore, we change the tail size to be
   1120  1.55   tsutsui 			 * end aligned again.
   1121  1.55   tsutsui 			 */
   1122  1.55   tsutsui 			esc->sc_tail_size = DMA_ENDALIGN(uint8_t *,
   1123  1.55   tsutsui 			    esc->sc_tail + esc->sc_dmasize) - esc->sc_tail;
   1124  1.37  christos 
   1125  1.44       wiz 			/* @@@ next DMA overrun lossage */
   1126  1.37  christos 			if (!esc->sc_datain) {
   1127  1.37  christos 				esc->sc_tail_size += ESP_DMA_OVERRUN;
   1128  1.37  christos 			}
   1129  1.37  christos 
   1130  1.37  christos 			{
   1131  1.37  christos 				int error;
   1132  1.38   mycroft 				error = bus_dmamap_load(esc->sc_dma->sc_dmat,
   1133  1.55   tsutsui 				    esc->sc_tail_dmamap,
   1134  1.55   tsutsui 				    esc->sc_tail, esc->sc_tail_size,
   1135  1.55   tsutsui 				    NULL, BUS_DMA_NOWAIT);
   1136  1.37  christos 				if (error) {
   1137  1.55   tsutsui 					panic("%s: can't load tail DMA map."
   1138  1.55   tsutsui 					    " error = %d, addr=%p, size=0x%08x",
   1139  1.55   tsutsui 					    device_xname(sc->sc_dev), error,
   1140  1.55   tsutsui 					    esc->sc_tail, esc->sc_tail_size);
   1141  1.37  christos 				}
   1142  1.37  christos 			}
   1143  1.37  christos 		}
   1144  1.37  christos #endif
   1145  1.37  christos 
   1146  1.55   tsutsui 		DPRINTF(("%s: setup: %8p %d %8p %d %8p %d %8p %d\n",
   1147  1.55   tsutsui 		    device_xname(sc->sc_dev),
   1148  1.55   tsutsui 		    *esc->sc_dmaaddr, esc->sc_dmasize,
   1149  1.55   tsutsui 		    esc->sc_begin, esc->sc_begin_size,
   1150  1.55   tsutsui 		    esc->sc_main, esc->sc_main_size,
   1151  1.55   tsutsui 		    esc->sc_tail, esc->sc_tail_size));
   1152   1.2       dbj 	}
   1153   1.2       dbj 
   1154  1.55   tsutsui 	return 0;
   1155   1.1       dbj }
   1156   1.1       dbj 
   1157  1.20       dbj #ifdef ESP_DEBUG
   1158  1.20       dbj /* For debugging */
   1159   1.1       dbj void
   1160  1.49       chs esp_dma_store(struct ncr53c9x_softc *sc)
   1161   1.1       dbj {
   1162   1.1       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1163  1.20       dbj 	char *p = &esp_dma_dump[0];
   1164  1.20       dbj 
   1165  1.55   tsutsui 	p += sprintf(p, "%s: sc_datain=%d\n",
   1166  1.55   tsutsui 	    device_xname(sc->sc_dev), esc->sc_datain);
   1167  1.55   tsutsui 	p += sprintf(p, "%s: sc_loaded=0x%08x\n",
   1168  1.55   tsutsui 	    device_xname(sc->sc_dev), esc->sc_loaded);
   1169   1.3       dbj 
   1170  1.20       dbj 	if (esc->sc_dmaaddr) {
   1171  1.55   tsutsui 		p += sprintf(p, "%s: sc_dmaaddr=%p\n",
   1172  1.55   tsutsui 		    device_xname(sc->sc_dev), *esc->sc_dmaaddr);
   1173  1.20       dbj 	} else {
   1174  1.55   tsutsui 		p += sprintf(p, "%s: sc_dmaaddr=NULL\n",
   1175  1.55   tsutsui 		    device_xname(sc->sc_dev));
   1176  1.20       dbj 	}
   1177  1.20       dbj 	if (esc->sc_dmalen) {
   1178  1.55   tsutsui 		p += sprintf(p, "%s: sc_dmalen=0x%08x\n",
   1179  1.55   tsutsui 		    device_xname(sc->sc_dev), *esc->sc_dmalen);
   1180  1.20       dbj 	} else {
   1181  1.55   tsutsui 		p += sprintf(p, "%s: sc_dmalen=NULL\n",
   1182  1.55   tsutsui 		    device_xname(sc->sc_dev));
   1183  1.20       dbj 	}
   1184  1.55   tsutsui 	p += sprintf(p, "%s: sc_dmasize=0x%08x\n",
   1185  1.55   tsutsui 	    device_xname(sc->sc_dev), esc->sc_dmasize);
   1186  1.19       dbj 
   1187  1.55   tsutsui 	p += sprintf(p, "%s: sc_begin = %p, sc_begin_size = 0x%08x\n",
   1188  1.55   tsutsui 	    device_xname(sc->sc_dev), esc->sc_begin, esc->sc_begin_size);
   1189  1.55   tsutsui 	p += sprintf(p, "%s: sc_main = %p, sc_main_size = 0x%08x\n",
   1190  1.55   tsutsui 	    device_xname(sc->sc_dev), esc->sc_main, esc->sc_main_size);
   1191  1.37  christos 	/* if (esc->sc_main) */ {
   1192  1.19       dbj 		int i;
   1193  1.19       dbj 		bus_dmamap_t map = esc->sc_main_dmamap;
   1194  1.55   tsutsui 		p += sprintf(p, "%s: sc_main_dmamap."
   1195  1.55   tsutsui 		    " mapsize = 0x%08lx, nsegs = %d\n",
   1196  1.55   tsutsui 		    device_xname(sc->sc_dev), map->dm_mapsize, map->dm_nsegs);
   1197  1.55   tsutsui 		for(i = 0; i < map->dm_nsegs; i++) {
   1198  1.55   tsutsui 			p += sprintf(p, "%s:"
   1199  1.55   tsutsui 			    " map->dm_segs[%d].ds_addr = 0x%08lx,"
   1200  1.55   tsutsui 			    " len = 0x%08lx\n",
   1201  1.55   tsutsui 			    device_xname(sc->sc_dev),
   1202  1.55   tsutsui 			    i, map->dm_segs[i].ds_addr,
   1203  1.55   tsutsui 			    map->dm_segs[i].ds_len);
   1204  1.19       dbj 		}
   1205  1.19       dbj 	}
   1206  1.55   tsutsui 	p += sprintf(p, "%s: sc_tail = %p, sc_tail_size = 0x%08x\n",
   1207  1.55   tsutsui 	    device_xname(sc->sc_dev), esc->sc_tail, esc->sc_tail_size);
   1208  1.37  christos 	/* if (esc->sc_tail) */ {
   1209  1.19       dbj 		int i;
   1210  1.19       dbj 		bus_dmamap_t map = esc->sc_tail_dmamap;
   1211  1.55   tsutsui 		p += sprintf(p, "%s: sc_tail_dmamap."
   1212  1.55   tsutsui 		    " mapsize = 0x%08lx, nsegs = %d\n",
   1213  1.55   tsutsui 		    device_xname(sc->sc_dev), map->dm_mapsize, map->dm_nsegs);
   1214  1.55   tsutsui 		for (i = 0; i < map->dm_nsegs; i++) {
   1215  1.55   tsutsui 			p += sprintf(p, "%s:"
   1216  1.55   tsutsui 			    " map->dm_segs[%d].ds_addr = 0x%08lx,"
   1217  1.55   tsutsui 			    " len = 0x%08lx\n",
   1218  1.55   tsutsui 			    device_xname(sc->sc_dev),
   1219  1.55   tsutsui 			    i, map->dm_segs[i].ds_addr,
   1220  1.55   tsutsui 			     map->dm_segs[i].ds_len);
   1221  1.19       dbj 		}
   1222  1.19       dbj 	}
   1223  1.20       dbj }
   1224  1.20       dbj 
   1225  1.20       dbj void
   1226  1.49       chs esp_dma_print(struct ncr53c9x_softc *sc)
   1227  1.20       dbj {
   1228  1.55   tsutsui 
   1229  1.20       dbj 	esp_dma_store(sc);
   1230  1.55   tsutsui 	printf("%s", esp_dma_dump);
   1231  1.20       dbj }
   1232  1.20       dbj #endif
   1233  1.20       dbj 
   1234  1.20       dbj void
   1235  1.49       chs esp_dma_go(struct ncr53c9x_softc *sc)
   1236  1.20       dbj {
   1237  1.20       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1238  1.38   mycroft 	struct nextdma_softc *nsc = esc->sc_dma;
   1239  1.38   mycroft 	struct nextdma_status *stat = &nsc->sc_stat;
   1240  1.37  christos /* 	int s = spldma(); */
   1241  1.37  christos 
   1242  1.38   mycroft #ifdef ESP_DEBUG
   1243  1.38   mycroft 	if (ndtracep != ndtrace) {
   1244  1.38   mycroft 		if (ndtraceshow) {
   1245  1.38   mycroft 			*ndtracep = '\0';
   1246  1.55   tsutsui 			printf("esp ndtrace: %s\n", ndtrace);
   1247  1.38   mycroft 			ndtraceshow = 0;
   1248  1.37  christos 		} else {
   1249  1.55   tsutsui 			DPRINTF(("X"));
   1250  1.37  christos 		}
   1251  1.38   mycroft 		ndtracep = ndtrace;
   1252  1.37  christos 	}
   1253  1.38   mycroft #endif
   1254  1.20       dbj 
   1255  1.20       dbj 	DPRINTF(("%s: esp_dma_go(datain = %d)\n",
   1256  1.55   tsutsui 	    device_xname(sc->sc_dev), esc->sc_datain));
   1257  1.20       dbj 
   1258  1.20       dbj #ifdef ESP_DEBUG
   1259  1.55   tsutsui 	if (esp_debug)
   1260  1.55   tsutsui 		esp_dma_print(sc);
   1261  1.55   tsutsui 	else
   1262  1.55   tsutsui 		esp_dma_store(sc);
   1263  1.19       dbj #endif
   1264   1.4       dbj 
   1265  1.20       dbj #ifdef ESP_DEBUG
   1266  1.11       dbj 	{
   1267  1.11       dbj 		int n = NCR_READ_REG(sc, NCR_FFLAG);
   1268  1.20       dbj 		DPRINTF(("%s: fifo size = %d, seq = 0x%x\n",
   1269  1.55   tsutsui 		    device_xname(sc->sc_dev),
   1270  1.55   tsutsui 		    n & NCRFIFO_FF, (n & NCRFIFO_SS) >> 5));
   1271   1.4       dbj 	}
   1272  1.11       dbj #endif
   1273   1.4       dbj 
   1274  1.44       wiz 	/* zero length DMA transfers are boring */
   1275  1.20       dbj 	if (esc->sc_dmasize == 0) {
   1276  1.37  christos /* 		splx(s); */
   1277  1.20       dbj 		return;
   1278  1.20       dbj 	}
   1279  1.20       dbj 
   1280  1.18       dbj #if defined(DIAGNOSTIC)
   1281  1.55   tsutsui 	if ((esc->sc_begin_size == 0) &&
   1282  1.55   tsutsui 	    (esc->sc_main_dmamap->dm_mapsize == 0) &&
   1283  1.55   tsutsui 	    (esc->sc_tail_dmamap->dm_mapsize == 0)) {
   1284  1.38   mycroft #ifdef ESP_DEBUG
   1285  1.20       dbj 		esp_dma_print(sc);
   1286  1.38   mycroft #endif
   1287  1.55   tsutsui 		panic("%s: No DMA requested!", device_xname(sc->sc_dev));
   1288  1.18       dbj 	}
   1289  1.18       dbj #endif
   1290  1.18       dbj 
   1291  1.18       dbj 	/* Stuff the fifo with the begin buffer */
   1292  1.18       dbj 	if (esc->sc_datain) {
   1293   1.4       dbj 		int i;
   1294  1.23       dbj 		DPRINTF(("%s: FIFO read of %d bytes:",
   1295  1.55   tsutsui 		    device_xname(sc->sc_dev), esc->sc_begin_size));
   1296  1.55   tsutsui 		for (i = 0; i < esc->sc_begin_size; i++) {
   1297  1.55   tsutsui 			esc->sc_begin[i] = NCR_READ_REG(sc, NCR_FIFO);
   1298  1.55   tsutsui 			DPRINTF((" %02x", esc->sc_begin[i] & 0xff));
   1299   1.4       dbj 		}
   1300  1.23       dbj 		DPRINTF(("\n"));
   1301   1.4       dbj 	} else {
   1302   1.4       dbj 		int i;
   1303  1.23       dbj 		DPRINTF(("%s: FIFO write of %d bytes:",
   1304  1.55   tsutsui 		    device_xname(sc->sc_dev), esc->sc_begin_size));
   1305  1.55   tsutsui 		for (i = 0; i < esc->sc_begin_size; i++) {
   1306  1.18       dbj 			NCR_WRITE_REG(sc, NCR_FIFO, esc->sc_begin[i]);
   1307  1.55   tsutsui 			DPRINTF((" %02x",esc->sc_begin[i] & 0xff));
   1308   1.4       dbj 		}
   1309  1.23       dbj 		DPRINTF(("\n"));
   1310  1.11       dbj 	}
   1311   1.4       dbj 
   1312  1.23       dbj 	if (esc->sc_main_dmamap->dm_mapsize) {
   1313  1.38   mycroft 		bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_main_dmamap,
   1314  1.55   tsutsui 		    0, esc->sc_main_dmamap->dm_mapsize,
   1315  1.55   tsutsui 		    (esc->sc_datain ?
   1316  1.55   tsutsui 		     BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
   1317  1.34       dbj 		esc->sc_main_dmamap->dm_xfer_len = 0;
   1318  1.23       dbj 	}
   1319  1.23       dbj 
   1320  1.23       dbj 	if (esc->sc_tail_dmamap->dm_mapsize) {
   1321  1.44       wiz 		/* if we are a DMA write cycle, copy the end slop */
   1322  1.37  christos 		if (!esc->sc_datain) {
   1323  1.55   tsutsui 			memcpy(esc->sc_tail, *esc->sc_dmaaddr +
   1324  1.55   tsutsui 			    esc->sc_begin_size+esc->sc_main_size,
   1325  1.55   tsutsui 			    esc->sc_dmasize -
   1326  1.55   tsutsui 			    (esc->sc_begin_size + esc->sc_main_size));
   1327  1.37  christos 		}
   1328  1.38   mycroft 		bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_tail_dmamap,
   1329  1.55   tsutsui 		    0, esc->sc_tail_dmamap->dm_mapsize,
   1330  1.55   tsutsui 		    (esc->sc_datain ?
   1331  1.55   tsutsui 		     BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
   1332  1.34       dbj 		esc->sc_tail_dmamap->dm_xfer_len = 0;
   1333  1.23       dbj 	}
   1334  1.23       dbj 
   1335  1.38   mycroft 	stat->nd_exception = 0;
   1336  1.38   mycroft 	nextdma_start(nsc, (esc->sc_datain ? DMACSR_SETREAD : DMACSR_SETWRITE));
   1337  1.12       dbj 
   1338  1.14       dbj 	if (esc->sc_datain) {
   1339  1.14       dbj 		NCR_WRITE_REG(sc, ESP_DCTL,
   1340  1.55   tsutsui 		    ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD |
   1341  1.55   tsutsui 		    ESPDCTL_DMARD);
   1342   1.3       dbj 	} else {
   1343  1.14       dbj 		NCR_WRITE_REG(sc, ESP_DCTL,
   1344  1.55   tsutsui 		    ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD);
   1345   1.3       dbj 	}
   1346  1.22       dbj 	DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
   1347  1.37  christos 
   1348  1.55   tsutsui 	NDTRACEIF(
   1349  1.55   tsutsui 		if (esc->sc_begin_size) {
   1350  1.55   tsutsui 			*ndtracep++ = '1';
   1351  1.55   tsutsui 			*ndtracep++ = 'A' + esc->sc_begin_size;
   1352  1.55   tsutsui 		}
   1353  1.55   tsutsui 	);
   1354  1.55   tsutsui 	NDTRACEIF(
   1355  1.55   tsutsui 		if (esc->sc_main_size) {
   1356  1.55   tsutsui 			*ndtracep++ = '2';
   1357  1.55   tsutsui 			*ndtracep++ = '0' + esc->sc_main_dmamap->dm_nsegs;
   1358  1.55   tsutsui 		}
   1359  1.55   tsutsui 	);
   1360  1.55   tsutsui 	NDTRACEIF(
   1361  1.55   tsutsui 		if (esc->sc_tail_size) {
   1362  1.55   tsutsui 			*ndtracep++ = '3';
   1363  1.55   tsutsui 			*ndtracep++ = 'A' + esc->sc_tail_size;
   1364  1.55   tsutsui 		}
   1365  1.55   tsutsui 	);
   1366  1.37  christos 
   1367  1.37  christos /* 	splx(s); */
   1368   1.1       dbj }
   1369   1.1       dbj 
   1370   1.1       dbj void
   1371  1.49       chs esp_dma_stop(struct ncr53c9x_softc *sc)
   1372   1.1       dbj {
   1373  1.34       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1374  1.55   tsutsui 
   1375  1.38   mycroft 	nextdma_print(esc->sc_dma);
   1376  1.38   mycroft #ifdef ESP_DEBUG
   1377  1.34       dbj 	esp_dma_print(sc);
   1378  1.38   mycroft #endif
   1379  1.37  christos #if 1
   1380  1.55   tsutsui 	panic("%s: stop not yet implemented", device_xname(sc->sc_dev));
   1381  1.37  christos #endif
   1382   1.1       dbj }
   1383   1.1       dbj 
   1384   1.1       dbj int
   1385  1.49       chs esp_dma_isactive(struct ncr53c9x_softc *sc)
   1386   1.1       dbj {
   1387   1.1       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1388  1.55   tsutsui 	int r;
   1389  1.55   tsutsui 
   1390  1.55   tsutsui 	r = (esc->sc_dmaaddr != NULL);   /* !nextdma_finished(esc->sc_dma); */
   1391  1.11       dbj 	DPRINTF(("esp_dma_isactive = %d\n",r));
   1392  1.55   tsutsui 	return r;
   1393   1.2       dbj }
   1394   1.2       dbj 
   1395   1.2       dbj /****************************************************************/
   1396   1.2       dbj 
   1397  1.49       chs int esp_dma_int(void *);
   1398  1.49       chs int esp_dma_int(void *arg)
   1399  1.37  christos {
   1400  1.49       chs 	void nextdma_rotate(struct nextdma_softc *);
   1401  1.49       chs 	void nextdma_setup_curr_regs(struct nextdma_softc *);
   1402  1.49       chs 	void nextdma_setup_cont_regs(struct nextdma_softc *);
   1403  1.37  christos 
   1404  1.37  christos 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
   1405  1.37  christos 	struct esp_softc *esc = (struct esp_softc *)sc;
   1406  1.38   mycroft 	struct nextdma_softc *nsc = esc->sc_dma;
   1407  1.38   mycroft 	struct nextdma_status *stat = &nsc->sc_stat;
   1408  1.37  christos 	unsigned int state;
   1409  1.37  christos 
   1410  1.38   mycroft 	NDTRACEIF (*ndtracep++ = 'E');
   1411  1.37  christos 
   1412  1.38   mycroft 	state = nd_bsr4 (DD_CSR);
   1413  1.37  christos 
   1414  1.37  christos #if 1
   1415  1.38   mycroft 	NDTRACEIF (
   1416  1.55   tsutsui 		if (state & DMACSR_COMPLETE)
   1417  1.55   tsutsui 			*ndtracep++ = 'c';
   1418  1.55   tsutsui 		if (state & DMACSR_ENABLE)
   1419  1.55   tsutsui 			*ndtracep++ = 'e';
   1420  1.55   tsutsui 		if (state & DMACSR_BUSEXC)
   1421  1.55   tsutsui 			*ndtracep++ = 'b';
   1422  1.55   tsutsui 		if (state & DMACSR_READ)
   1423  1.55   tsutsui 			*ndtracep++ = 'r';
   1424  1.55   tsutsui 		if (state & DMACSR_SUPDATE)
   1425  1.55   tsutsui 			*ndtracep++ = 's';
   1426  1.38   mycroft 		);
   1427  1.37  christos 
   1428  1.38   mycroft 	NDTRACEIF (*ndtracep++ = 'E');
   1429  1.37  christos 
   1430  1.38   mycroft #ifdef ESP_DEBUG
   1431  1.55   tsutsui 	if (0)
   1432  1.55   tsutsui 		if ((state & DMACSR_BUSEXC) && (state & DMACSR_ENABLE))
   1433  1.55   tsutsui 			ndtraceshow++;
   1434  1.55   tsutsui 	if (0)
   1435  1.55   tsutsui 		if ((state & DMACSR_SUPDATE))
   1436  1.55   tsutsui 			ndtraceshow++;
   1437  1.38   mycroft #endif
   1438  1.37  christos #endif
   1439  1.37  christos 
   1440  1.55   tsutsui 	if ((stat->nd_exception == 0) &&
   1441  1.55   tsutsui 	    (state & DMACSR_COMPLETE) &&
   1442  1.55   tsutsui 	    (state & DMACSR_ENABLE)) {
   1443  1.55   tsutsui 		stat->nd_map->dm_xfer_len +=
   1444  1.55   tsutsui 		    stat->nd_map->dm_segs[stat->nd_idx].ds_len;
   1445  1.38   mycroft 	}
   1446  1.37  christos 
   1447  1.55   tsutsui 	if ((stat->nd_idx + 1) == stat->nd_map->dm_nsegs) {
   1448  1.38   mycroft 		if (nsc->sc_conf.nd_completed_cb)
   1449  1.55   tsutsui 			(*nsc->sc_conf.nd_completed_cb)(stat->nd_map,
   1450  1.55   tsutsui 			    nsc->sc_conf.nd_cb_arg);
   1451  1.37  christos 	}
   1452  1.38   mycroft 	nextdma_rotate(nsc);
   1453  1.37  christos 
   1454  1.37  christos 	if ((state & DMACSR_COMPLETE) && (state & DMACSR_ENABLE)) {
   1455  1.37  christos #if 0
   1456  1.38   mycroft 		int l = nd_bsr4 (DD_LIMIT) & 0x7FFFFFFF;
   1457  1.38   mycroft 		int s = nd_bsr4 (DD_STOP);
   1458  1.37  christos #endif
   1459  1.38   mycroft /* 		nextdma_setup_cont_regs(nsc); */
   1460  1.38   mycroft 		if (stat->nd_map_cont) {
   1461  1.55   tsutsui 			nd_bsw4(DD_START, stat->nd_map_cont->dm_segs[
   1462  1.55   tsutsui 			    stat->nd_idx_cont].ds_addr);
   1463  1.55   tsutsui 			nd_bsw4(DD_STOP, (stat->nd_map_cont->dm_segs[
   1464  1.55   tsutsui 			    stat->nd_idx_cont].ds_addr +
   1465  1.55   tsutsui 			    stat->nd_map_cont->dm_segs[
   1466  1.55   tsutsui 			    stat->nd_idx_cont].ds_len));
   1467  1.37  christos 		}
   1468  1.37  christos 
   1469  1.55   tsutsui 		nd_bsw4 (DD_CSR, DMACSR_CLRCOMPLETE |
   1470  1.55   tsutsui 		    (state & DMACSR_READ ? DMACSR_SETREAD : DMACSR_SETWRITE) |
   1471  1.55   tsutsui 		     (stat->nd_map_cont ? DMACSR_SETSUPDATE : 0));
   1472  1.37  christos 
   1473  1.37  christos #if 0
   1474  1.38   mycroft #ifdef ESP_DEBUG
   1475  1.37  christos 		if (state & DMACSR_BUSEXC) {
   1476  1.55   tsutsui 			sprintf(ndtracep, "CE/BUSEXC: %08lX %08X %08X\n",
   1477  1.55   tsutsui 			    (stat->nd_map->dm_segs[stat->nd_idx].ds_addr +
   1478  1.55   tsutsui 			     stat->nd_map->dm_segs[stat->nd_idx].ds_len),
   1479  1.55   tsutsui 			    l, s);
   1480  1.55   tsutsui 			ndtracep += strlen(ndtracep);
   1481  1.37  christos 		}
   1482  1.37  christos #endif
   1483  1.38   mycroft #endif
   1484  1.37  christos 	} else {
   1485  1.37  christos #if 0
   1486  1.37  christos 		if (state & DMACSR_BUSEXC) {
   1487  1.55   tsutsui 			while (nd_bsr4(DD_NEXT) !=
   1488  1.55   tsutsui 			       (nd_bsr4(DD_LIMIT) & 0x7FFFFFFF))
   1489  1.55   tsutsui 				printf("Y"); /* DELAY(50); */
   1490  1.55   tsutsui 			state = nd_bsr4(DD_CSR);
   1491  1.37  christos 		}
   1492  1.37  christos #endif
   1493  1.37  christos 
   1494  1.37  christos 		if (!(state & DMACSR_SUPDATE)) {
   1495  1.38   mycroft 			nextdma_rotate(nsc);
   1496  1.37  christos 		} else {
   1497  1.55   tsutsui 			nd_bsw4(DD_CSR, DMACSR_CLRCOMPLETE |
   1498  1.55   tsutsui 			    DMACSR_INITBUF | DMACSR_RESET |
   1499  1.55   tsutsui 			    (state & DMACSR_READ ?
   1500  1.55   tsutsui 			     DMACSR_SETREAD : DMACSR_SETWRITE));
   1501  1.55   tsutsui 
   1502  1.55   tsutsui 			nd_bsw4(DD_NEXT,
   1503  1.55   tsutsui 			    stat->nd_map->dm_segs[stat->nd_idx].ds_addr);
   1504  1.55   tsutsui 			nd_bsw4(DD_LIMIT,
   1505  1.55   tsutsui 			    (stat->nd_map->dm_segs[stat->nd_idx].ds_addr +
   1506  1.55   tsutsui 			    stat->nd_map->dm_segs[stat->nd_idx].ds_len) |
   1507  1.55   tsutsui 			    0/* x80000000 */);
   1508  1.38   mycroft 			if (stat->nd_map_cont) {
   1509  1.55   tsutsui 				nd_bsw4(DD_START,
   1510  1.55   tsutsui 				    stat->nd_map_cont->dm_segs[
   1511  1.55   tsutsui 				    stat->nd_idx_cont].ds_addr);
   1512  1.55   tsutsui 				nd_bsw4(DD_STOP,
   1513  1.55   tsutsui 				    (stat->nd_map_cont->dm_segs[
   1514  1.55   tsutsui 				     stat->nd_idx_cont].ds_addr +
   1515  1.55   tsutsui 				     stat->nd_map_cont->dm_segs[
   1516  1.55   tsutsui 				     stat->nd_idx_cont].ds_len) |
   1517  1.55   tsutsui 				     0/* x80000000 */);
   1518  1.37  christos 			}
   1519  1.55   tsutsui 			nd_bsw4(DD_CSR, DMACSR_SETENABLE | DMACSR_CLRCOMPLETE |
   1520  1.55   tsutsui 			    (state & DMACSR_READ ?
   1521  1.55   tsutsui 			     DMACSR_SETREAD : DMACSR_SETWRITE) |
   1522  1.55   tsutsui 			    (stat->nd_map_cont ? DMACSR_SETSUPDATE : 0));
   1523  1.37  christos #if 1
   1524  1.38   mycroft #ifdef ESP_DEBUG
   1525  1.55   tsutsui 				sprintf(ndtracep, "supdate ");
   1526  1.55   tsutsui 				ndtracep += strlen(ndtracep);
   1527  1.55   tsutsui 				sprintf(ndtracep, "%08X %08X %08X %08X ",
   1528  1.55   tsutsui 				    nd_bsr4(DD_NEXT),
   1529  1.55   tsutsui 				    nd_bsr4(DD_LIMIT) & 0x7FFFFFFF,
   1530  1.55   tsutsui 				    nd_bsr4 (DD_START),
   1531  1.55   tsutsui 				    nd_bsr4 (DD_STOP) & 0x7FFFFFFF);
   1532  1.55   tsutsui 				ndtracep += strlen(ndtracep);
   1533  1.38   mycroft #endif
   1534  1.37  christos #endif
   1535  1.38   mycroft 			stat->nd_exception++;
   1536  1.55   tsutsui 			return 1;
   1537  1.37  christos 			/* NCR_WRITE_REG(sc, ESP_DCTL, ctl); */
   1538  1.37  christos 			goto restart;
   1539  1.37  christos 		}
   1540  1.37  christos 
   1541  1.38   mycroft 		if (stat->nd_map) {
   1542  1.37  christos #if 1
   1543  1.38   mycroft #ifdef ESP_DEBUG
   1544  1.55   tsutsui 			sprintf(ndtracep, "%08X %08X %08X %08X ",
   1545  1.55   tsutsui 			    nd_bsr4 (DD_NEXT),
   1546  1.55   tsutsui 			    nd_bsr4 (DD_LIMIT) & 0x7FFFFFFF,
   1547  1.55   tsutsui 			    nd_bsr4 (DD_START),
   1548  1.55   tsutsui 			    nd_bsr4 (DD_STOP) & 0x7FFFFFFF);
   1549  1.55   tsutsui 			ndtracep += strlen(ndtracep);
   1550  1.38   mycroft #endif
   1551  1.37  christos #endif
   1552  1.37  christos 
   1553  1.37  christos #if 0
   1554  1.55   tsutsui 			nd_bsw4(DD_CSR, DMACSR_CLRCOMPLETE | DMACSR_RESET);
   1555  1.37  christos 
   1556  1.55   tsutsui 			nd_bsw4(DD_CSR, 0);
   1557  1.37  christos #endif
   1558  1.37  christos #if 1
   1559  1.37  christos  /* 6/2 */
   1560  1.55   tsutsui 			nd_bsw4(DD_CSR, DMACSR_CLRCOMPLETE |
   1561  1.55   tsutsui 			    DMACSR_INITBUF | DMACSR_RESET |
   1562  1.55   tsutsui 			    (state & DMACSR_READ ?
   1563  1.55   tsutsui 			     DMACSR_SETREAD : DMACSR_SETWRITE));
   1564  1.37  christos 
   1565  1.55   tsutsui 			/* nextdma_setup_curr_regs(nsc); */
   1566  1.55   tsutsui 			nd_bsw4(DD_NEXT,
   1567  1.55   tsutsui 			    stat->nd_map->dm_segs[stat->nd_idx].ds_addr);
   1568  1.55   tsutsui 			nd_bsw4(DD_LIMIT,
   1569  1.55   tsutsui 			    (stat->nd_map->dm_segs[stat->nd_idx].ds_addr +
   1570  1.55   tsutsui 			    stat->nd_map->dm_segs[stat->nd_idx].ds_len) |
   1571  1.55   tsutsui 			    0/* x80000000 */);
   1572  1.55   tsutsui 			/* nextdma_setup_cont_regs(nsc); */
   1573  1.38   mycroft 			if (stat->nd_map_cont) {
   1574  1.55   tsutsui 				nd_bsw4(DD_START,
   1575  1.55   tsutsui 				    stat->nd_map_cont->dm_segs[
   1576  1.55   tsutsui 				    stat->nd_idx_cont].ds_addr);
   1577  1.55   tsutsui 				nd_bsw4(DD_STOP,
   1578  1.55   tsutsui 				    (stat->nd_map_cont->dm_segs[
   1579  1.55   tsutsui 				    stat->nd_idx_cont].ds_addr +
   1580  1.55   tsutsui 				    stat->nd_map_cont->dm_segs[
   1581  1.55   tsutsui 				    stat->nd_idx_cont].ds_len) |
   1582  1.55   tsutsui 				    0/* x80000000 */);
   1583  1.37  christos 			}
   1584  1.37  christos 
   1585  1.55   tsutsui 			nd_bsw4(DD_CSR, DMACSR_SETENABLE |
   1586  1.55   tsutsui 			    (stat->nd_map_cont ? DMACSR_SETSUPDATE : 0) |
   1587  1.55   tsutsui 			    (state & DMACSR_READ ?
   1588  1.55   tsutsui 			     DMACSR_SETREAD : DMACSR_SETWRITE));
   1589  1.38   mycroft #ifdef ESP_DEBUG
   1590  1.38   mycroft 			/* ndtraceshow++; */
   1591  1.38   mycroft #endif
   1592  1.38   mycroft 			stat->nd_exception++;
   1593  1.55   tsutsui 			return 1;
   1594  1.37  christos #endif
   1595  1.37  christos 			/* NCR_WRITE_REG(sc, ESP_DCTL, ctl); */
   1596  1.37  christos 			goto restart;
   1597  1.37  christos 		restart:
   1598  1.37  christos #if 1
   1599  1.38   mycroft #ifdef ESP_DEBUG
   1600  1.55   tsutsui 			sprintf(ndtracep, "restart %08lX %08lX\n",
   1601  1.55   tsutsui 			    stat->nd_map->dm_segs[stat->nd_idx].ds_addr,
   1602  1.55   tsutsui 			    stat->nd_map->dm_segs[stat->nd_idx].ds_addr +
   1603  1.55   tsutsui 			    stat->nd_map->dm_segs[stat->nd_idx].ds_len);
   1604  1.38   mycroft 			if (stat->nd_map_cont) {
   1605  1.55   tsutsui 				sprintf(ndtracep + strlen(ndtracep) - 1,
   1606  1.55   tsutsui 				    " %08lX %08lX\n",
   1607  1.55   tsutsui 				    stat->nd_map_cont->dm_segs[
   1608  1.55   tsutsui 				    stat->nd_idx_cont].ds_addr,
   1609  1.55   tsutsui 				    stat->nd_map_cont->dm_segs[
   1610  1.55   tsutsui 				    stat->nd_idx_cont].ds_addr +
   1611  1.55   tsutsui 				    stat->nd_map_cont->dm_segs[
   1612  1.55   tsutsui 				    stat->nd_idx_cont].ds_len);
   1613  1.37  christos 			}
   1614  1.55   tsutsui 			ndtracep += strlen(ndtracep);
   1615  1.38   mycroft #endif
   1616  1.37  christos #endif
   1617  1.38   mycroft 			nextdma_print(nsc);
   1618  1.55   tsutsui 			NCR_WRITE_REG(sc, ESP_DCTL,
   1619  1.55   tsutsui 			    ESPDCTL_16MHZ | ESPDCTL_INTENB);
   1620  1.55   tsutsui 			printf("ff:%02x tcm:%d tcl:%d esp_dstat:%02x"
   1621  1.55   tsutsui 			    " state:%02x step: %02x intr:%02x state:%08X\n",
   1622  1.55   tsutsui 			    NCR_READ_REG(sc, NCR_FFLAG),
   1623  1.55   tsutsui 			    NCR_READ_REG((sc), NCR_TCM),
   1624  1.55   tsutsui 			    NCR_READ_REG((sc), NCR_TCL),
   1625  1.55   tsutsui 			    NCR_READ_REG(sc, ESP_DSTAT),
   1626  1.55   tsutsui 			    NCR_READ_REG(sc, NCR_STAT),
   1627  1.55   tsutsui 			    NCR_READ_REG(sc, NCR_STEP),
   1628  1.55   tsutsui 			    NCR_READ_REG(sc, NCR_INTR), state);
   1629  1.38   mycroft #ifdef ESP_DEBUG
   1630  1.38   mycroft 			*ndtracep = '\0';
   1631  1.55   tsutsui 			printf("ndtrace: %s\n", ndtrace);
   1632  1.38   mycroft #endif
   1633  1.55   tsutsui 			panic("%s: busexc/supdate occurred."
   1634  1.55   tsutsui 			    "  Please email this output to chris (at) pin.lu.",
   1635  1.55   tsutsui 			    device_xname(sc->sc_dev));
   1636  1.38   mycroft #ifdef ESP_DEBUG
   1637  1.38   mycroft 			ndtraceshow++;
   1638  1.38   mycroft #endif
   1639  1.37  christos 		} else {
   1640  1.55   tsutsui 			nd_bsw4(DD_CSR, DMACSR_CLRCOMPLETE | DMACSR_RESET);
   1641  1.38   mycroft 			if (nsc->sc_conf.nd_shutdown_cb)
   1642  1.38   mycroft 				(*nsc->sc_conf.nd_shutdown_cb)(nsc->sc_conf.nd_cb_arg);
   1643  1.37  christos 		}
   1644  1.37  christos 	}
   1645  1.55   tsutsui 	return 1;
   1646  1.37  christos }
   1647  1.37  christos 
   1648  1.44       wiz /* Internal DMA callback routines */
   1649   1.2       dbj bus_dmamap_t
   1650  1.49       chs esp_dmacb_continue(void *arg)
   1651   1.2       dbj {
   1652  1.55   tsutsui 	struct ncr53c9x_softc *sc = arg;
   1653   1.2       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1654   1.2       dbj 
   1655  1.38   mycroft 	NDTRACEIF (*ndtracep++ = 'x');
   1656  1.44       wiz 	DPRINTF(("%s: DMA continue\n",sc->sc_dev.dv_xname));
   1657   1.4       dbj 
   1658   1.2       dbj #ifdef DIAGNOSTIC
   1659   1.2       dbj 	if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
   1660  1.55   tsutsui 		panic("%s: map not loaded in DMA continue callback,"
   1661  1.55   tsutsui 		    " datain = %d",
   1662  1.55   tsutsui 		    device_xname(sc->sc_dev), esc->sc_datain);
   1663   1.2       dbj 	}
   1664   1.2       dbj #endif
   1665  1.18       dbj 
   1666  1.55   tsutsui 	if (((esc->sc_loaded & ESP_LOADED_MAIN) == 0) &&
   1667  1.55   tsutsui 	    (esc->sc_main_dmamap->dm_mapsize)) {
   1668  1.55   tsutsui 		DPRINTF(("%s: Loading main map\n", device_xname(sc->sc_dev)));
   1669  1.19       dbj #if 0
   1670  1.55   tsutsui 		bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_main_dmamap,
   1671  1.55   tsutsui 		    0, esc->sc_main_dmamap->dm_mapsize,
   1672  1.55   tsutsui 		    (esc->sc_datain ?
   1673  1.55   tsutsui 		     BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
   1674  1.55   tsutsui 		    esc->sc_main_dmamap->dm_xfer_len = 0;
   1675  1.55   tsutsui #endif
   1676  1.55   tsutsui 		esc->sc_loaded |= ESP_LOADED_MAIN;
   1677  1.55   tsutsui 		return esc->sc_main_dmamap;
   1678  1.18       dbj 	}
   1679  1.18       dbj 
   1680  1.55   tsutsui 	if (((esc->sc_loaded & ESP_LOADED_TAIL) == 0) &&
   1681  1.55   tsutsui 	    (esc->sc_tail_dmamap->dm_mapsize)) {
   1682  1.55   tsutsui 		DPRINTF(("%s: Loading tail map\n", device_xname(sc->sc_dev)));
   1683  1.19       dbj #if 0
   1684  1.55   tsutsui 		bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_tail_dmamap,
   1685  1.55   tsutsui 		    0, esc->sc_tail_dmamap->dm_mapsize,
   1686  1.55   tsutsui 		    (esc->sc_datain ?
   1687  1.55   tsutsui 		     BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
   1688  1.55   tsutsui 		esc->sc_tail_dmamap->dm_xfer_len = 0;
   1689  1.19       dbj #endif
   1690  1.55   tsutsui 		esc->sc_loaded |= ESP_LOADED_TAIL;
   1691  1.55   tsutsui 		return esc->sc_tail_dmamap;
   1692  1.10       dbj 	}
   1693  1.18       dbj 
   1694  1.55   tsutsui 	DPRINTF(("%s: not loading map\n", device_xname(sc->sc_dev)));
   1695  1.55   tsutsui 	return 0;
   1696   1.2       dbj }
   1697   1.2       dbj 
   1698  1.14       dbj 
   1699   1.2       dbj void
   1700  1.49       chs esp_dmacb_completed(bus_dmamap_t map, void *arg)
   1701   1.2       dbj {
   1702   1.2       dbj 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
   1703   1.2       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1704   1.2       dbj 
   1705  1.38   mycroft 	NDTRACEIF (*ndtracep++ = 'X');
   1706  1.55   tsutsui 	DPRINTF(("%s: DMA completed\n", device_xname(sc->sc_dev)));
   1707   1.4       dbj 
   1708   1.2       dbj #ifdef DIAGNOSTIC
   1709  1.14       dbj 	if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
   1710  1.55   tsutsui 		panic("%s: invalid DMA direction in completed callback,"
   1711  1.55   tsutsui 		    " datain = %d",
   1712  1.55   tsutsui 		    device_xname(sc->sc_dev), esc->sc_datain);
   1713  1.32       dbj 	}
   1714  1.32       dbj #endif
   1715  1.32       dbj 
   1716  1.34       dbj #if defined(DIAGNOSTIC) && 0
   1717  1.32       dbj 	{
   1718  1.32       dbj 		int i;
   1719  1.55   tsutsui 		for(i = 0; i < map->dm_nsegs; i++) {
   1720  1.33       dbj 			if (map->dm_xfer_len != map->dm_mapsize) {
   1721  1.55   tsutsui 				printf("%s: map->dm_mapsize = %d\n",
   1722  1.55   tsutsui 				    device_xname(sc->sc_dev), map->dm_mapsize);
   1723  1.55   tsutsui 				printf("%s: map->dm_nsegs = %d\n",
   1724  1.55   tsutsui 				    device_xname(sc->sc_dev), map->dm_nsegs);
   1725  1.55   tsutsui 				printf("%s: map->dm_xfer_len = %d\n",
   1726  1.55   tsutsui 				    device_xname(sc->sc_dev), map->dm_xfer_len);
   1727  1.55   tsutsui 				for(i = 0; i < map->dm_nsegs; i++) {
   1728  1.55   tsutsui 					printf("%s: map->dm_segs[%d].ds_addr ="
   1729  1.55   tsutsui 					    " 0x%08lx\n",
   1730  1.55   tsutsui 					    device_xname(sc->sc_dev), i,
   1731  1.55   tsutsui 					    map->dm_segs[i].ds_addr);
   1732  1.55   tsutsui 					printf("%s: map->dm_segs[%d].ds_len ="
   1733  1.55   tsutsui 					    " %d\n",
   1734  1.55   tsutsui 					    device_xname(sc->sc_dev), i,
   1735  1.55   tsutsui 					    map->dm_segs[i].ds_len);
   1736  1.32       dbj 				}
   1737  1.55   tsutsui 				panic("%s: incomplete DMA transfer",
   1738  1.55   tsutsui 				    device_xname(sc->sc_dev));
   1739  1.32       dbj 			}
   1740  1.32       dbj 		}
   1741   1.2       dbj 	}
   1742  1.23       dbj #endif
   1743  1.23       dbj 
   1744  1.23       dbj 	if (map == esc->sc_main_dmamap) {
   1745  1.23       dbj #ifdef DIAGNOSTIC
   1746  1.23       dbj 		if ((esc->sc_loaded & ESP_UNLOADED_MAIN) ||
   1747  1.55   tsutsui 		    (esc->sc_loaded & ESP_LOADED_MAIN) == 0) {
   1748  1.55   tsutsui 			panic("%s: unexpected completed call for main map",
   1749  1.55   tsutsui 			    device_xname(sc->sc_dev));
   1750  1.23       dbj 		}
   1751  1.23       dbj #endif
   1752  1.23       dbj 		esc->sc_loaded |= ESP_UNLOADED_MAIN;
   1753  1.23       dbj 	} else if (map == esc->sc_tail_dmamap) {
   1754  1.23       dbj #ifdef DIAGNOSTIC
   1755  1.23       dbj 		if ((esc->sc_loaded & ESP_UNLOADED_TAIL) ||
   1756  1.55   tsutsui 		    (esc->sc_loaded & ESP_LOADED_TAIL) == 0) {
   1757  1.55   tsutsui 			panic("%s: unexpected completed call for tail map",
   1758  1.55   tsutsui 			    device_xname(sc->sc_dev));
   1759  1.23       dbj 		}
   1760  1.23       dbj #endif
   1761  1.23       dbj 		esc->sc_loaded |= ESP_UNLOADED_TAIL;
   1762  1.23       dbj 	}
   1763  1.23       dbj #ifdef DIAGNOSTIC
   1764  1.23       dbj 	 else {
   1765  1.55   tsutsui 		panic("%s: unexpected completed map", device_xname(sc->sc_dev));
   1766   1.2       dbj 	}
   1767   1.2       dbj #endif
   1768   1.2       dbj 
   1769  1.23       dbj #ifdef ESP_DEBUG
   1770  1.23       dbj 	if (esp_debug) {
   1771  1.23       dbj 		if (map == esc->sc_main_dmamap) {
   1772  1.55   tsutsui 			printf("%s: completed main map\n",
   1773  1.55   tsutsui 			    device_xname(sc->sc_dev));
   1774  1.23       dbj 		} else if (map == esc->sc_tail_dmamap) {
   1775  1.55   tsutsui 			printf("%s: completed tail map\n",
   1776  1.55   tsutsui 			    device_xname(sc->sc_dev));
   1777  1.23       dbj 		}
   1778  1.23       dbj 	}
   1779  1.23       dbj #endif
   1780  1.22       dbj 
   1781  1.22       dbj #if 0
   1782  1.22       dbj 	if ((map == esc->sc_tail_dmamap) ||
   1783  1.55   tsutsui 	    ((esc->sc_tail_size == 0) && (map == esc->sc_main_dmamap))) {
   1784  1.22       dbj 
   1785  1.55   tsutsui 		/*
   1786  1.55   tsutsui 		 * Clear the DMAMOD bit in the DCTL register to give control
   1787  1.22       dbj 		 * back to the scsi chip.
   1788  1.22       dbj 		 */
   1789  1.22       dbj 		if (esc->sc_datain) {
   1790  1.22       dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
   1791  1.55   tsutsui 			    ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
   1792  1.22       dbj 		} else {
   1793  1.22       dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
   1794  1.55   tsutsui 			    ESPDCTL_16MHZ | ESPDCTL_INTENB);
   1795  1.22       dbj 		}
   1796  1.55   tsutsui 		DPRINTF(("esp dctl is 0x%02x\n", NCR_READ_REG(sc, ESP_DCTL)));
   1797  1.22       dbj 	}
   1798  1.22       dbj #endif
   1799  1.22       dbj 
   1800  1.22       dbj 
   1801  1.19       dbj #if 0
   1802  1.38   mycroft 	bus_dmamap_sync(esc->sc_dma->sc_dmat, map,
   1803  1.55   tsutsui 	    0, map->dm_mapsize,
   1804  1.55   tsutsui 	    (esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
   1805  1.19       dbj #endif
   1806  1.13       dbj 
   1807   1.2       dbj }
   1808   1.2       dbj 
   1809   1.2       dbj void
   1810  1.49       chs esp_dmacb_shutdown(void *arg)
   1811   1.2       dbj {
   1812   1.2       dbj 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
   1813   1.2       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1814   1.2       dbj 
   1815  1.38   mycroft 	NDTRACEIF (*ndtracep++ = 'S');
   1816  1.55   tsutsui 	DPRINTF(("%s: DMA shutdown\n", device_xname(sc->sc_dev)));
   1817   1.4       dbj 
   1818  1.37  christos 	if (esc->sc_loaded == 0)
   1819  1.37  christos 		return;
   1820  1.37  christos 
   1821  1.22       dbj #if 0
   1822  1.22       dbj 	{
   1823  1.22       dbj 		/* Clear the DMAMOD bit in the DCTL register to give control
   1824  1.22       dbj 		 * back to the scsi chip.
   1825  1.22       dbj 		 */
   1826  1.22       dbj 		if (esc->sc_datain) {
   1827  1.22       dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
   1828  1.55   tsutsui 			    ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
   1829  1.22       dbj 		} else {
   1830  1.22       dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
   1831  1.55   tsutsui 			    ESPDCTL_16MHZ | ESPDCTL_INTENB);
   1832  1.22       dbj 		}
   1833  1.55   tsutsui 		DPRINTF(("esp dctl is 0x%02x\n", NCR_READ_REG(sc, ESP_DCTL)));
   1834  1.22       dbj 	}
   1835  1.22       dbj #endif
   1836  1.22       dbj 
   1837  1.55   tsutsui 	DPRINTF(("%s: esp_dma_nest == %d\n",
   1838  1.55   tsutsui 	    device_xname(sc->sc_dev), esp_dma_nest));
   1839  1.22       dbj 
   1840  1.13       dbj 	/* Stuff the end slop into fifo */
   1841   1.3       dbj 
   1842  1.14       dbj #ifdef ESP_DEBUG
   1843  1.14       dbj 	if (esp_debug) {
   1844  1.13       dbj 		int n = NCR_READ_REG(sc, NCR_FFLAG);
   1845  1.55   tsutsui 
   1846  1.20       dbj 		DPRINTF(("%s: fifo size = %d, seq = 0x%x\n",
   1847  1.55   tsutsui 		    device_xname(sc->sc_dev), n & NCRFIFO_FF,
   1848  1.55   tsutsui 		    (n & NCRFIFO_SS) >> 5));
   1849  1.13       dbj 	}
   1850  1.13       dbj #endif
   1851  1.12       dbj 
   1852  1.22       dbj 	if (esc->sc_main_dmamap->dm_mapsize) {
   1853  1.55   tsutsui 		if (!esc->sc_datain) {
   1854  1.55   tsutsui 			/* unpatch the DMA map for write overrun */
   1855  1.37  christos 			esc->sc_main_dmamap->dm_mapsize -= ESP_DMA_OVERRUN;
   1856  1.55   tsutsui 			esc->sc_main_dmamap->dm_segs[
   1857  1.55   tsutsui 			    esc->sc_main_dmamap->dm_nsegs - 1].ds_len -=
   1858  1.55   tsutsui 			    ESP_DMA_OVERRUN;
   1859  1.37  christos 		}
   1860  1.38   mycroft 		bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_main_dmamap,
   1861  1.55   tsutsui 		    0, esc->sc_main_dmamap->dm_mapsize,
   1862  1.55   tsutsui 		    (esc->sc_datain ?
   1863  1.55   tsutsui 		     BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
   1864  1.38   mycroft 		bus_dmamap_unload(esc->sc_dma->sc_dmat, esc->sc_main_dmamap);
   1865  1.38   mycroft 		NDTRACEIF (
   1866  1.55   tsutsui 			sprintf(ndtracep, "m%ld",
   1867  1.55   tsutsui 			    esc->sc_main_dmamap->dm_xfer_len);
   1868  1.55   tsutsui 			ndtracep += strlen(ndtracep);
   1869  1.55   tsutsui 		);
   1870  1.22       dbj 	}
   1871  1.22       dbj 
   1872  1.22       dbj 	if (esc->sc_tail_dmamap->dm_mapsize) {
   1873  1.38   mycroft 		bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_tail_dmamap,
   1874  1.55   tsutsui 		    0, esc->sc_tail_dmamap->dm_mapsize,
   1875  1.55   tsutsui 		    (esc->sc_datain ?
   1876  1.55   tsutsui 		     BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
   1877  1.38   mycroft 		bus_dmamap_unload(esc->sc_dma->sc_dmat, esc->sc_tail_dmamap);
   1878  1.44       wiz 		/* copy the tail DMA buffer data for read transfers */
   1879  1.37  christos 		if (esc->sc_datain) {
   1880  1.55   tsutsui 			memcpy(*esc->sc_dmaaddr + esc->sc_begin_size +
   1881  1.55   tsutsui 			    esc->sc_main_size, esc->sc_tail,
   1882  1.55   tsutsui 			    esc->sc_dmasize -
   1883  1.55   tsutsui 			    (esc->sc_begin_size + esc->sc_main_size));
   1884  1.37  christos 		}
   1885  1.38   mycroft 		NDTRACEIF (
   1886  1.55   tsutsui 			sprintf(ndtracep, "t%ld",
   1887  1.55   tsutsui 			    esc->sc_tail_dmamap->dm_xfer_len);
   1888  1.55   tsutsui 			ndtracep += strlen(ndtracep);
   1889  1.55   tsutsui 		);
   1890   1.4       dbj 	}
   1891  1.13       dbj 
   1892  1.18       dbj #ifdef ESP_DEBUG
   1893  1.18       dbj 	if (esp_debug) {
   1894  1.35       chs 		printf("%s: dma_shutdown: addr=%p,len=0x%08x,size=0x%08x\n",
   1895  1.55   tsutsui 		    device_xname(sc->sc_dev),
   1896  1.55   tsutsui 		    *esc->sc_dmaaddr, *esc->sc_dmalen, esc->sc_dmasize);
   1897  1.24       dbj 		if (esp_debug > 10) {
   1898  1.55   tsutsui 			esp_hex_dump(*(esc->sc_dmaaddr), esc->sc_dmasize);
   1899  1.35       chs 			printf("%s: tail=%p,tailbuf=%p,tail_size=0x%08x\n",
   1900  1.55   tsutsui 			    device_xname(sc->sc_dev),
   1901  1.55   tsutsui 			    esc->sc_tail, &(esc->sc_tailbuf[0]),
   1902  1.55   tsutsui 			    esc->sc_tail_size);
   1903  1.55   tsutsui 			esp_hex_dump(&(esc->sc_tailbuf[0]),
   1904  1.55   tsutsui 			    sizeof(esc->sc_tailbuf));
   1905  1.24       dbj 		}
   1906  1.13       dbj 	}
   1907  1.11       dbj #endif
   1908   1.3       dbj 
   1909  1.18       dbj 	esc->sc_main = 0;
   1910  1.18       dbj 	esc->sc_main_size = 0;
   1911  1.14       dbj 	esc->sc_tail = 0;
   1912  1.14       dbj 	esc->sc_tail_size = 0;
   1913  1.19       dbj 
   1914  1.19       dbj 	esc->sc_datain = -1;
   1915  1.37  christos /* 	esc->sc_dmaaddr = 0; */
   1916  1.37  christos /* 	esc->sc_dmalen  = 0; */
   1917  1.37  christos /* 	esc->sc_dmasize = 0; */
   1918  1.19       dbj 
   1919  1.19       dbj 	esc->sc_loaded = 0;
   1920  1.19       dbj 
   1921  1.19       dbj 	esc->sc_begin = 0;
   1922  1.19       dbj 	esc->sc_begin_size = 0;
   1923  1.20       dbj 
   1924  1.20       dbj #ifdef ESP_DEBUG
   1925  1.20       dbj 	if (esp_debug) {
   1926  1.28        tv 		char sbuf[256];
   1927  1.28        tv 
   1928  1.28        tv 		bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),
   1929  1.55   tsutsui 		    NEXT_INTR_BITS, sbuf, sizeof(sbuf));
   1930  1.28        tv 		printf("  *intrstat = 0x%s\n", sbuf);
   1931  1.28        tv 
   1932  1.28        tv 		bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRMASK)),
   1933  1.55   tsutsui 		    NEXT_INTR_BITS, sbuf, sizeof(sbuf));
   1934  1.28        tv 		printf("  *intrmask = 0x%s\n", sbuf);
   1935  1.20       dbj 	}
   1936  1.20       dbj #endif
   1937   1.1       dbj }
   1938