Home | History | Annotate | Line # | Download | only in dev
esp.c revision 1.17
      1 /*	$NetBSD: esp.c,v 1.17 1999/02/02 14:04:53 dbj Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
      9  * Simulation Facility, NASA Ames Research Center.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  * 3. All advertising materials mentioning features or use of this software
     20  *    must display the following acknowledgement:
     21  *	This product includes software developed by the NetBSD
     22  *	Foundation, Inc. and its contributors.
     23  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  *    contributors may be used to endorse or promote products derived
     25  *    from this software without specific prior written permission.
     26  *
     27  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  * POSSIBILITY OF SUCH DAMAGE.
     38  */
     39 
     40 /*
     41  * Copyright (c) 1994 Peter Galbavy
     42  * All rights reserved.
     43  *
     44  * Redistribution and use in source and binary forms, with or without
     45  * modification, are permitted provided that the following conditions
     46  * are met:
     47  * 1. Redistributions of source code must retain the above copyright
     48  *    notice, this list of conditions and the following disclaimer.
     49  * 2. Redistributions in binary form must reproduce the above copyright
     50  *    notice, this list of conditions and the following disclaimer in the
     51  *    documentation and/or other materials provided with the distribution.
     52  * 3. All advertising materials mentioning features or use of this software
     53  *    must display the following acknowledgement:
     54  *	This product includes software developed by Peter Galbavy
     55  * 4. The name of the author may not be used to endorse or promote products
     56  *    derived from this software without specific prior written permission.
     57  *
     58  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     59  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     60  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     61  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     62  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     63  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     64  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     65  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     66  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     67  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     68  * POSSIBILITY OF SUCH DAMAGE.
     69  */
     70 
     71 /*
     72  * Based on aic6360 by Jarle Greipsland
     73  *
     74  * Acknowledgements: Many of the algorithms used in this driver are
     75  * inspired by the work of Julian Elischer (julian (at) tfs.com) and
     76  * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu).  Thanks a million!
     77  */
     78 
     79 /*
     80  * Grabbed from the sparc port at revision 1.73 for the NeXT.
     81  * Darrin B. Jewell <dbj (at) netbsd.org>  Sat Jul  4 15:41:32 1998
     82  */
     83 
     84 #include <sys/types.h>
     85 #include <sys/param.h>
     86 #include <sys/systm.h>
     87 #include <sys/kernel.h>
     88 #include <sys/errno.h>
     89 #include <sys/ioctl.h>
     90 #include <sys/device.h>
     91 #include <sys/buf.h>
     92 #include <sys/proc.h>
     93 #include <sys/user.h>
     94 #include <sys/queue.h>
     95 
     96 #include <dev/scsipi/scsi_all.h>
     97 #include <dev/scsipi/scsipi_all.h>
     98 #include <dev/scsipi/scsiconf.h>
     99 #include <dev/scsipi/scsi_message.h>
    100 
    101 #include <machine/bus.h>
    102 #include <machine/autoconf.h>
    103 #include <machine/cpu.h>
    104 
    105 #include <dev/ic/ncr53c9xreg.h>
    106 #include <dev/ic/ncr53c9xvar.h>
    107 
    108 #include <next68k/next68k/isr.h>
    109 
    110 #include <next68k/dev/nextdmareg.h>
    111 #include <next68k/dev/nextdmavar.h>
    112 
    113 #include "espreg.h"
    114 #include "espvar.h"
    115 
    116 #if 1
    117 #define ESP_DEBUG
    118 #endif
    119 
    120 #ifdef ESP_DEBUG
    121 int esp_debug = 0;
    122 #define DPRINTF(x) if (esp_debug) printf x;
    123 #else
    124 #define DPRINTF(x)
    125 #endif
    126 
    127 
    128 void	espattach_intio	__P((struct device *, struct device *, void *));
    129 int	espmatch_intio	__P((struct device *, struct cfdata *, void *));
    130 
    131 /* DMA callbacks */
    132 bus_dmamap_t esp_dmacb_continue __P((void *arg));
    133 void esp_dmacb_completed __P((bus_dmamap_t map, void *arg));
    134 void esp_dmacb_shutdown __P((void *arg));
    135 
    136 /* Linkup to the rest of the kernel */
    137 struct cfattach esp_ca = {
    138 	sizeof(struct esp_softc), espmatch_intio, espattach_intio
    139 };
    140 
    141 struct scsipi_device esp_dev = {
    142 	NULL,			/* Use default error handler */
    143 	NULL,			/* have a queue, served by this */
    144 	NULL,			/* have no async handler */
    145 	NULL,			/* Use default 'done' routine */
    146 };
    147 
    148 /*
    149  * Functions and the switch for the MI code.
    150  */
    151 u_char	esp_read_reg __P((struct ncr53c9x_softc *, int));
    152 void	esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
    153 int	esp_dma_isintr __P((struct ncr53c9x_softc *));
    154 void	esp_dma_reset __P((struct ncr53c9x_softc *));
    155 int	esp_dma_intr __P((struct ncr53c9x_softc *));
    156 int	esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
    157 	    size_t *, int, size_t *));
    158 void	esp_dma_go __P((struct ncr53c9x_softc *));
    159 void	esp_dma_stop __P((struct ncr53c9x_softc *));
    160 int	esp_dma_isactive __P((struct ncr53c9x_softc *));
    161 
    162 struct ncr53c9x_glue esp_glue = {
    163 	esp_read_reg,
    164 	esp_write_reg,
    165 	esp_dma_isintr,
    166 	esp_dma_reset,
    167 	esp_dma_intr,
    168 	esp_dma_setup,
    169 	esp_dma_go,
    170 	esp_dma_stop,
    171 	esp_dma_isactive,
    172 	NULL,			/* gl_clear_latched_intr */
    173 };
    174 
    175 #ifdef ESP_DEBUG
    176 #define XCHR(x) "0123456789abcdef"[(x) & 0xf]
    177 static void
    178 esp_hex_dump(unsigned char *pkt, size_t len)
    179 {
    180 	size_t i, j;
    181 
    182 	printf("0000: ");
    183 	for(i=0; i<len; i++) {
    184 		printf("%c%c ", XCHR(pkt[i]>>4), XCHR(pkt[i]));
    185 		if ((i+1) % 16 == 0) {
    186 			printf("  %c", '"');
    187 			for(j=0; j<16; j++)
    188 				printf("%c", pkt[i-15+j]>=32 && pkt[i-15+j]<127?pkt[i-15+j]:'.');
    189 			printf("%c\n%c%c%c%c: ", '"', XCHR((i+1)>>12),
    190 				XCHR((i+1)>>8), XCHR((i+1)>>4), XCHR(i+1));
    191 		}
    192 	}
    193 	printf("\n");
    194 }
    195 #endif
    196 
    197 int
    198 espmatch_intio(parent, cf, aux)
    199 	struct device *parent;
    200 	struct cfdata *cf;
    201 	void *aux;
    202 {
    203   /* should probably probe here */
    204   /* Should also probably set up data from config */
    205 
    206 	return(1);
    207 }
    208 
    209 void
    210 espattach_intio(parent, self, aux)
    211 	struct device *parent, *self;
    212 	void *aux;
    213 {
    214 	struct esp_softc *esc = (void *)self;
    215 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    216 
    217 	esc->sc_bst = NEXT68K_INTIO_BUS_SPACE;
    218 	if (bus_space_map(esc->sc_bst, NEXT_P_SCSI,
    219 			ESP_DEVICE_SIZE, 0, &esc->sc_bsh)) {
    220     panic("\n%s: can't map ncr53c90 registers",
    221 				sc->sc_dev.dv_xname);
    222 	}
    223 
    224 	sc->sc_id = 7;
    225 	sc->sc_freq = 20;							/* Mhz */
    226 
    227 	/*
    228 	 * Set up glue for MI code early; we use some of it here.
    229 	 */
    230 	sc->sc_glue = &esp_glue;
    231 
    232 	/*
    233 	 * XXX More of this should be in ncr53c9x_attach(), but
    234 	 * XXX should we really poke around the chip that much in
    235 	 * XXX the MI code?  Think about this more...
    236 	 */
    237 
    238 	/*
    239 	 * It is necessary to try to load the 2nd config register here,
    240 	 * to find out what rev the esp chip is, else the ncr53c9x_reset
    241 	 * will not set up the defaults correctly.
    242 	 */
    243 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    244 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
    245 	sc->sc_cfg3 = NCRCFG3_CDB;
    246 	NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    247 
    248 	if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
    249 	    (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
    250 		sc->sc_rev = NCR_VARIANT_ESP100;
    251 	} else {
    252 		sc->sc_cfg2 = NCRCFG2_SCSI2;
    253 		NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    254 		sc->sc_cfg3 = 0;
    255 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    256 		sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
    257 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    258 		if (NCR_READ_REG(sc, NCR_CFG3) !=
    259 		    (NCRCFG3_CDB | NCRCFG3_FCLK)) {
    260 			sc->sc_rev = NCR_VARIANT_ESP100A;
    261 		} else {
    262 			/* NCRCFG2_FE enables > 64K transfers */
    263 			sc->sc_cfg2 |= NCRCFG2_FE;
    264 			sc->sc_cfg3 = 0;
    265 			NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    266 			sc->sc_rev = NCR_VARIANT_ESP200;
    267 		}
    268 	}
    269 
    270 	/*
    271 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    272 	 * XXX but it appears to have some dependency on what sort
    273 	 * XXX of DMA we're hooked up to, etc.
    274 	 */
    275 
    276 	/*
    277 	 * This is the value used to start sync negotiations
    278 	 * Note that the NCR register "SYNCTP" is programmed
    279 	 * in "clocks per byte", and has a minimum value of 4.
    280 	 * The SCSI period used in negotiation is one-fourth
    281 	 * of the time (in nanoseconds) needed to transfer one byte.
    282 	 * Since the chip's clock is given in MHz, we have the following
    283 	 * formula: 4 * period = (1000 / freq) * 4
    284 	 */
    285 	sc->sc_minsync = 1000 / sc->sc_freq;
    286 
    287 	/*
    288 	 * Alas, we must now modify the value a bit, because it's
    289 	 * only valid when can switch on FASTCLK and FASTSCSI bits
    290 	 * in config register 3...
    291 	 */
    292 	switch (sc->sc_rev) {
    293 	case NCR_VARIANT_ESP100:
    294 		sc->sc_maxxfer = 64 * 1024;
    295 		sc->sc_minsync = 0;	/* No synch on old chip? */
    296 		break;
    297 
    298 	case NCR_VARIANT_ESP100A:
    299 		sc->sc_maxxfer = 64 * 1024;
    300 		/* Min clocks/byte is 5 */
    301 		sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
    302 		break;
    303 
    304 	case NCR_VARIANT_ESP200:
    305 		sc->sc_maxxfer = 16 * 1024 * 1024;
    306 		/* XXX - do actually set FAST* bits */
    307 		break;
    308 	}
    309 
    310 	/* @@@ Some ESP_DCTL bits probably need setting */
    311 	NCR_WRITE_REG(sc, ESP_DCTL,
    312 			ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_RESET);
    313 	DELAY(10);
    314 	NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_20MHZ | ESPDCTL_INTENB);
    315 	DELAY(10);
    316 
    317 	/* Set up SCSI DMA */
    318 	{
    319 		esc->sc_scsi_dma.nd_bst = NEXT68K_INTIO_BUS_SPACE;
    320 
    321 		if (bus_space_map(esc->sc_scsi_dma.nd_bst, NEXT_P_SCSI_CSR,
    322 				sizeof(struct dma_dev),0, &esc->sc_scsi_dma.nd_bsh)) {
    323 			panic("\n%s: can't map scsi DMA registers",
    324 					sc->sc_dev.dv_xname);
    325 		}
    326 
    327 		esc->sc_scsi_dma.nd_intr = NEXT_I_SCSI_DMA;
    328 		esc->sc_scsi_dma.nd_shutdown_cb  = &esp_dmacb_shutdown;
    329 		esc->sc_scsi_dma.nd_continue_cb  = &esp_dmacb_continue;
    330 		esc->sc_scsi_dma.nd_completed_cb = &esp_dmacb_completed;
    331 		esc->sc_scsi_dma.nd_cb_arg       = sc;
    332 		nextdma_config(&esc->sc_scsi_dma);
    333 		nextdma_init(&esc->sc_scsi_dma);
    334 
    335 		{
    336 			int error;
    337 			if ((error = bus_dmamap_create(esc->sc_scsi_dma.nd_dmat,
    338 					sc->sc_maxxfer, 1, sc->sc_maxxfer,
    339 					0, BUS_DMA_ALLOCNOW, &esc->sc_dmamap)) != 0) {
    340 				panic("%s: can't create i/o DMA map, error = %d",
    341 						sc->sc_dev.dv_xname,error);
    342 			}
    343 		}
    344 
    345 		{
    346 			int error;
    347 			if ((error = bus_dmamap_create(esc->sc_scsi_dma.nd_dmat,
    348 					ESP_DMA_MAXTAIL, 1, ESP_DMA_MAXTAIL,
    349 					0, BUS_DMA_ALLOCNOW, &esc->sc_tail_dmamap)) != 0) {
    350 				panic("%s: can't create tail i/o DMA map, error = %d",
    351 						sc->sc_dev.dv_xname,error);
    352 			}
    353 		}
    354 	}
    355 
    356 #if 0
    357 	/* Turn on target selection using the `dma' method */
    358 	ncr53c9x_dmaselect = 1;
    359 #else
    360 	ncr53c9x_dmaselect = 0;
    361 #endif
    362 
    363 	esc->sc_datain = -1;
    364 	esc->sc_slop_bgn_addr = 0;
    365 	esc->sc_slop_bgn_size = 0;
    366 	esc->sc_slop_end_addr = 0;
    367 	esc->sc_slop_end_size = 0;
    368 	esc->sc_dmamap_loaded = 0;
    369 	esc->sc_tail = 0;
    370 	esc->sc_tail_size = 0;
    371 
    372 	/* Establish interrupt channel */
    373 	isrlink_autovec((int(*)__P((void*)))ncr53c9x_intr, sc,
    374 			NEXT_I_IPL(NEXT_I_SCSI), 0);
    375 	INTR_ENABLE(NEXT_I_SCSI);
    376 
    377 	/* register interrupt stats */
    378 	evcnt_attach(&sc->sc_dev, "intr", &sc->sc_intrcnt);
    379 
    380 	/* Do the common parts of attachment. */
    381 	sc->sc_adapter.scsipi_cmd = ncr53c9x_scsi_cmd;
    382 	sc->sc_adapter.scsipi_minphys = minphys;
    383 	ncr53c9x_attach(sc, &esp_dev);
    384 }
    385 
    386 /*
    387  * Glue functions.
    388  */
    389 
    390 u_char
    391 esp_read_reg(sc, reg)
    392 	struct ncr53c9x_softc *sc;
    393 	int reg;
    394 {
    395 	struct esp_softc *esc = (struct esp_softc *)sc;
    396 
    397 	return(bus_space_read_1(esc->sc_bst, esc->sc_bsh, reg));
    398 }
    399 
    400 void
    401 esp_write_reg(sc, reg, val)
    402 	struct ncr53c9x_softc *sc;
    403 	int reg;
    404 	u_char val;
    405 {
    406 	struct esp_softc *esc = (struct esp_softc *)sc;
    407 
    408 	bus_space_write_1(esc->sc_bst, esc->sc_bsh, reg, val);
    409 }
    410 
    411 int
    412 esp_dma_isintr(sc)
    413 	struct ncr53c9x_softc *sc;
    414 {
    415 	struct esp_softc *esc = (struct esp_softc *)sc;
    416 
    417 	int r = (INTR_OCCURRED(NEXT_I_SCSI));
    418 
    419 	if (r) {
    420 		DPRINTF(("esp_dma_isintr = 0x%b\n",
    421 				(*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),NEXT_INTR_BITS));
    422 
    423 		while (esp_dma_isactive(sc)) {
    424 
    425 #ifdef DIAGNOSTIC
    426 			r = (INTR_OCCURRED(NEXT_I_SCSI));
    427 			if (!r) panic("esp dma enabled but failed to flush");
    428 #endif
    429 
    430 			if (esc->sc_datain) {
    431 				NCR_WRITE_REG(sc, ESP_DCTL,
    432 						ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD | ESPDCTL_FLUSH);
    433 				NCR_WRITE_REG(sc, ESP_DCTL,
    434 						ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD);
    435 			} else {
    436 				NCR_WRITE_REG(sc, ESP_DCTL,
    437 						ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_FLUSH);
    438 				NCR_WRITE_REG(sc, ESP_DCTL,
    439 						ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD);
    440 			}
    441 			{
    442 				int nr;
    443 				nr = nextdma_intr(&esc->sc_scsi_dma);
    444 				if (nr) {
    445 					DPRINTF(("nextma_intr = %d\n",nr));
    446 				}
    447 			}
    448 		}
    449 
    450 		/* Clear the DMAMOD bit in the DCTL register, since if this
    451 		 * routine returns true, then the ncr53c9x_intr handler will
    452 		 * be called and needs access to the scsi registers.
    453 		 */
    454 		if (esc->sc_datain) {
    455 			NCR_WRITE_REG(sc, ESP_DCTL,
    456 					ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
    457 		} else {
    458 			NCR_WRITE_REG(sc, ESP_DCTL,
    459 					ESPDCTL_20MHZ | ESPDCTL_INTENB);
    460 		}
    461 
    462 	}
    463 
    464 	return (r);
    465 }
    466 
    467 void
    468 esp_dma_reset(sc)
    469 	struct ncr53c9x_softc *sc;
    470 {
    471 	struct esp_softc *esc = (struct esp_softc *)sc;
    472 
    473 	DPRINTF(("esp dma reset\n"));
    474 
    475 #ifdef ESP_DEBUG
    476 	if (esp_debug) {
    477 		printf("  *intrstat = 0x%b\n",
    478 				(*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),NEXT_INTR_BITS);
    479 		printf("  *intrmask = 0x%b\n",
    480 				(*(volatile u_long *)IIOV(NEXT_P_INTRMASK)),NEXT_INTR_BITS);
    481 	}
    482 #endif
    483 
    484 
    485 	/* Clear the DMAMOD bit in the DCTL register: */
    486 	if (esc->sc_datain) {
    487 		NCR_WRITE_REG(sc, ESP_DCTL,
    488 				ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
    489 	} else {
    490 		NCR_WRITE_REG(sc, ESP_DCTL,
    491 				ESPDCTL_20MHZ | ESPDCTL_INTENB);
    492 	}
    493 
    494 	nextdma_reset(&esc->sc_scsi_dma);
    495 
    496 	if (esc->sc_dmamap_loaded) {
    497 		/* fixing this is slightly complicated since multiple maps may be loaded,
    498 		 * and the esc->sc_dmamap_loaded variable only indicates the most recent one.
    499 		 */
    500 		panic("invoking completed callbacks upon esp_dma_reset is not yet implemented");
    501 
    502 		esp_dmacb_completed(esc->sc_dmamap,sc);
    503 		esp_dmacb_completed(esc->sc_tail_dmamap,sc);
    504 	}
    505 
    506 	esp_dmacb_shutdown(sc);				/* this will clean up */
    507 }
    508 
    509 int
    510 esp_dma_intr(sc)
    511 	struct ncr53c9x_softc *sc;
    512 {
    513 	int trans;
    514 	int resid;
    515 	int datain;
    516 	struct esp_softc *esc = (struct esp_softc *)sc;
    517 
    518 	datain = esc->sc_datain;
    519 
    520 	panic("esp_dma_intr resetting dma\n");
    521 
    522 	DPRINTF(("esp_dma_intr resetting dma\n"));
    523 
    524 	/* If the dma hasn't finished when we are in a scsi
    525 	 * interrupt. Then, "Houston, we have a problem."
    526 	 * Stop DMA and figure out how many bytes were transferred
    527 	 */
    528 	esp_dma_reset(sc);
    529 
    530 	resid = 0;
    531 
    532 	/*
    533 	 * If a transfer onto the SCSI bus gets interrupted by the device
    534 	 * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
    535 	 * as residual since the ESP counter registers get decremented as
    536 	 * bytes are clocked into the FIFO.
    537 	 */
    538 
    539 	if (! datain) {
    540 		resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF);
    541 		if (resid) {
    542 			NCR_DMA(("dmaintr: empty esp FIFO of %d ", resid));
    543 			NCRCMD(sc, NCRCMD_FLUSH);
    544 			DELAY(1);
    545 		}
    546 	}
    547 
    548 	if ((sc->sc_espstat & NCRSTAT_TC) == 0) {
    549 		/*
    550 		 * `Terminal count' is off, so read the residue
    551 		 * out of the ESP counter registers.
    552 		 */
    553 		resid += (NCR_READ_REG(sc, NCR_TCL) |
    554 			  (NCR_READ_REG(sc, NCR_TCM) << 8) |
    555 			   ((sc->sc_cfg2 & NCRCFG2_FE)
    556 				? (NCR_READ_REG(sc, NCR_TCH) << 16)
    557 				: 0));
    558 
    559 		if (resid == 0 && esc->sc_dmasize == 65536 &&
    560 		    (sc->sc_cfg2 & NCRCFG2_FE) == 0)
    561 			/* A transfer of 64K is encoded as `TCL=TCM=0' */
    562 			resid = 65536;
    563 	}
    564 
    565 	trans = esc->sc_dmasize - resid;
    566 	if (trans < 0) {			/* transferred < 0 ? */
    567 #if 0
    568 		/*
    569 		 * This situation can happen in perfectly normal operation
    570 		 * if the ESP is reselected while using DMA to select
    571 		 * another target.  As such, don't print the warning.
    572 		 */
    573 		printf("%s: xfer (%d) > req (%d)\n",
    574 		    esc->sc_dev.dv_xname, trans, esc->sc_dmasize);
    575 #endif
    576 		trans = esc->sc_dmasize;
    577 	}
    578 
    579 	NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
    580 		NCR_READ_REG(sc, NCR_TCL),
    581 		NCR_READ_REG(sc, NCR_TCM),
    582 		(sc->sc_cfg2 & NCRCFG2_FE)
    583 			? NCR_READ_REG(sc, NCR_TCH) : 0,
    584 		trans, resid));
    585 
    586 #ifdef ESP_DEBUG
    587 	if (esp_debug) esp_hex_dump(*(esc->sc_dmaaddr),esc->sc_dmasize);
    588 #endif
    589 
    590 	*esc->sc_dmalen -= trans;
    591 	*esc->sc_dmaaddr += trans;
    592 
    593 	return 0;
    594 }
    595 
    596 int
    597 esp_dma_setup(sc, addr, len, datain, dmasize)
    598 	struct ncr53c9x_softc *sc;
    599 	caddr_t *addr;
    600 	size_t *len;
    601 	int datain;
    602 	size_t *dmasize;
    603 {
    604 	struct esp_softc *esc = (struct esp_softc *)sc;
    605 
    606 #ifdef DIAGNOSTIC
    607 	/* if this is a read DMA, pre-fill the buffer with 0xdeadbeef
    608 	 * to identify bogus reads
    609 	 */
    610 	if (datain) {
    611 		int *v = (int *)(*addr);
    612 		int i;
    613 		for(i=0;i<((*len)/4);i++) v[i] = 0xdeadbeef;
    614 	}
    615 #endif
    616 
    617 	DPRINTF(("esp_dma_setup(0x%08lx,0x%08lx,0x%08lx)\n",*addr,*len,*dmasize));
    618 
    619 #ifdef DIAGNOSTIC /* @@@ this is ok sometimes. verify that we handle it ok
    620 									 * and then remove this check
    621 									 */
    622 	if (*len != *dmasize) {
    623 		panic("esp dmalen != size");
    624 	}
    625 #endif
    626 
    627 #ifdef DIAGNOSTIC
    628 	if ((esc->sc_datain != -1) ||
    629 			(esc->sc_dmamap->dm_mapsize != 0) ||
    630 			(esc->sc_dmamap_loaded != 0)) {
    631 		panic("%s: map already loaded in esp_dma_setup\n"
    632 				"\tdatain = %d\n\tmapsize=%d\n\tloaed = %d",
    633 				sc->sc_dev.dv_xname,esc->sc_datain,esc->sc_dmamap->dm_mapsize,
    634 				esc->sc_dmamap_loaded);
    635 	}
    636 #endif
    637 
    638 	/* Save these in case we have to abort DMA */
    639 	esc->sc_datain   = datain;
    640 	esc->sc_dmaaddr  = addr;
    641 	esc->sc_dmalen   = len;
    642 	esc->sc_dmasize  = *dmasize;
    643 
    644 	/* Deal with DMA alignment issues, by stuffing the FIFO.
    645 	 * This assumes that if bus_dmamap_load is given an aligned
    646 	 * buffer, then it will generate aligned hardware addresses
    647 	 * to give to the device.  Perhaps that is not a good assumption,
    648 	 * but it is probably true. [dbj (at) netbsd.org:19980719.0135EDT]
    649 	 */
    650 	{
    651 		int slop_bgn_size; /* # bytes to be fifo'd at beginning */
    652 		int slop_end_size; /* # bytes to be fifo'd at end */
    653 
    654 		{
    655 			u_long bgn = (u_long)(*esc->sc_dmaaddr);
    656 			u_long end = (u_long)(*esc->sc_dmaaddr+esc->sc_dmasize);
    657 
    658 			slop_bgn_size = DMA_BEGINALIGNMENT-(bgn % DMA_BEGINALIGNMENT);
    659 			if (slop_bgn_size == DMA_BEGINALIGNMENT) slop_bgn_size = 0;
    660 			slop_end_size = end % DMA_ENDALIGNMENT;
    661 		}
    662 
    663 		/* Check to make sure we haven't counted extra slop
    664 		 * as would happen for a very short dma buffer, also
    665 		 * for short buffers, just stuff the entire thing in the tail
    666 		 */
    667 		if ((slop_bgn_size+slop_end_size >= esc->sc_dmasize) ||
    668 				(esc->sc_dmasize <= ESP_DMA_MAXTAIL)) {
    669  			slop_bgn_size = 0;
    670 			slop_end_size = esc->sc_dmasize;
    671 		}
    672 
    673 		esc->sc_slop_bgn_addr = *esc->sc_dmaaddr;
    674 		esc->sc_slop_bgn_size = slop_bgn_size;
    675 		esc->sc_slop_end_addr = (*esc->sc_dmaaddr+esc->sc_dmasize)-slop_end_size;
    676 		esc->sc_slop_end_size = slop_end_size;
    677 	}
    678 
    679 	/* Load the normal DMA map */
    680 	if (esc->sc_dmasize-(esc->sc_slop_bgn_size+esc->sc_slop_end_size)) {
    681 		int error;
    682 		error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
    683 				esc->sc_dmamap,
    684 				*esc->sc_dmaaddr+esc->sc_slop_bgn_size,
    685 				esc->sc_dmasize-(esc->sc_slop_bgn_size+esc->sc_slop_end_size),
    686 				NULL, BUS_DMA_NOWAIT);
    687 		if (error) {
    688 			panic("%s: can't load dma map. error = %d",
    689 					sc->sc_dev.dv_xname, error);
    690 		}
    691 	}
    692 
    693 	/* Now set up the tail dma buffer, including alignment. */
    694 	if (esc->sc_slop_end_size) {
    695 		esc->sc_tail = DMA_ENDALIGN(caddr_t,esc->sc_tailbuf+esc->sc_slop_end_size)-esc->sc_slop_end_size;
    696 		/* If the beginning of the tail is not correctly aligned,
    697 		 * we have no choice but to align the start, which might then unalign the end.
    698 		 */
    699 		esc->sc_tail = DMA_ALIGN(caddr_t,esc->sc_tail);
    700 		/* So therefore, we change the tail size to be end aligned again. */
    701 		esc->sc_tail_size = DMA_ENDALIGN(caddr_t,esc->sc_tail+esc->sc_slop_end_size)-esc->sc_tail;
    702 
    703 		{
    704 			int error;
    705 			error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
    706 					esc->sc_tail_dmamap,
    707 					esc->sc_tail, esc->sc_tail_size,
    708 					NULL, BUS_DMA_NOWAIT);
    709 			if (error) {
    710 				panic("%s: can't load dma map. error = %d",
    711 						sc->sc_dev.dv_xname, error);
    712 			}
    713 		}
    714 	} else {
    715 		esc->sc_tail = 0;
    716 		esc->sc_tail_size = 0;
    717 	}
    718 
    719 	return (0);
    720 }
    721 
    722 void
    723 esp_dma_go(sc)
    724 	struct ncr53c9x_softc *sc;
    725 {
    726 	struct esp_softc *esc = (struct esp_softc *)sc;
    727 
    728 	DPRINTF(("esp_dma_go(datain = %d)\n",esc->sc_datain));
    729 
    730 	DPRINTF(("\tbgn slop = %d\n\tend slop = %d\n\tmapsize = %d\n",
    731 			esc->sc_slop_bgn_size,esc->sc_slop_end_size,
    732 			esc->sc_dmamap->dm_mapsize));
    733 
    734 #ifdef DIAGNOSTIC
    735 	{
    736 		int n = NCR_READ_REG(sc, NCR_FFLAG);
    737 		DPRINTF(("esp fifo size = %d, seq = 0x%x\n",n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
    738 	}
    739 #endif
    740 
    741 	if (esc->sc_datain) {
    742 		int i;
    743 		for(i=0;i<esc->sc_slop_bgn_size;i++) {
    744 			esc->sc_slop_bgn_addr[i]=NCR_READ_REG(sc, NCR_FIFO);
    745 		}
    746 	} else {
    747 		int i;
    748 		for(i=0;i<esc->sc_slop_bgn_size;i++) {
    749 			NCR_WRITE_REG(sc, NCR_FIFO, esc->sc_slop_bgn_addr[i]);
    750 		}
    751 	}
    752 
    753 #ifdef DIAGNOSTIC
    754 	{
    755 		int n = NCR_READ_REG(sc, NCR_FFLAG);
    756 		DPRINTF(("esp fifo size = %d, seq = 0x%x\n",n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
    757 	}
    758 #endif
    759 
    760 #if defined(DIAGNOSTIC)
    761 	if ((esc->sc_dmamap->dm_mapsize == 0) && (esc->sc_tail_dmamap->dm_mapsize == 0)) {
    762 		panic("%s: No DMA requested!");
    763 	}
    764 #endif
    765 
    766 	/* if we are a dma write cycle, copy the end slop */
    767 	if (esc->sc_datain == 0) {
    768 		memcpy(esc->sc_tail,esc->sc_slop_end_addr,esc->sc_slop_end_size);
    769 	}
    770 
    771 #if defined(DIAGNOSTIC)
    772 	/* This would happen if we try to transfer unaligned buffers
    773 	 * that are greater than ESP_DMA_MAXTAIL.  Is that ever expected?
    774 	 */
    775 	if ((esc->sc_dmamap->dm_mapsize) &&
    776 			(esc->sc_tail_dmamap->dm_mapsize)) {
    777 		panic("combined regular and tail map is currently broken");
    778 	}
    779 #endif
    780 
    781 	nextdma_start(&esc->sc_scsi_dma,
    782 			(esc->sc_datain ? DMACSR_READ : DMACSR_WRITE));
    783 
    784 	if (esc->sc_datain) {
    785 		NCR_WRITE_REG(sc, ESP_DCTL,
    786 				ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD);
    787 	} else {
    788 		NCR_WRITE_REG(sc, ESP_DCTL,
    789 				ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD);
    790 	}
    791 }
    792 
    793 void
    794 esp_dma_stop(sc)
    795 	struct ncr53c9x_softc *sc;
    796 {
    797 	panic("Not yet implemented");
    798 }
    799 
    800 int
    801 esp_dma_isactive(sc)
    802 	struct ncr53c9x_softc *sc;
    803 {
    804 	struct esp_softc *esc = (struct esp_softc *)sc;
    805 	int r = !nextdma_finished(&esc->sc_scsi_dma);
    806 	DPRINTF(("esp_dma_isactive = %d\n",r));
    807 	return(r);
    808 }
    809 
    810 /****************************************************************/
    811 
    812 /* Internal dma callback routines */
    813 bus_dmamap_t
    814 esp_dmacb_continue(arg)
    815 	void *arg;
    816 {
    817 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
    818 	struct esp_softc *esc = (struct esp_softc *)sc;
    819 
    820 	DPRINTF(("esp dma continue\n"));
    821 
    822 #ifdef DIAGNOSTIC
    823 	if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
    824 		panic("%s: map not loaded in dma continue callback, datain = %d",
    825 				sc->sc_dev.dv_xname,esc->sc_datain);
    826 	}
    827 #endif
    828 	switch(esc->sc_dmamap_loaded) {
    829 	case 0:
    830 		if (esc->sc_dmamap->dm_mapsize) {
    831 			bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_dmamap,
    832 					0, esc->sc_dmamap->dm_mapsize,
    833 					(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
    834 			esc->sc_dmamap_loaded = 1;
    835 			DPRINTF(("Loading primary map\n"));
    836 			return(esc->sc_dmamap);
    837 		}
    838 		/* Fallthrough */
    839 	case 1:
    840 		if (esc->sc_tail_dmamap->dm_mapsize) {
    841 			bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
    842 					0, esc->sc_tail_dmamap->dm_mapsize,
    843 					(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
    844 			esc->sc_dmamap_loaded = 2;
    845 			DPRINTF(("Loading tail map\n"));
    846 			return(esc->sc_tail_dmamap);
    847 		}
    848 		/* Fallthrough */
    849 	case 2:
    850 		DPRINTF(("Not loading map\n"));
    851 		return(0);
    852 	default:
    853 		panic("%s: Unexpected sc_dmamap_loaded (%d) in continue_cb",
    854 				sc->sc_dev.dv_xname,esc->sc_dmamap_loaded);
    855 	}
    856 }
    857 
    858 
    859 void
    860 esp_dmacb_completed(map, arg)
    861 	bus_dmamap_t map;
    862 	void *arg;
    863 {
    864 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
    865 	struct esp_softc *esc = (struct esp_softc *)sc;
    866 
    867 	DPRINTF(("esp dma completed\n"));
    868 
    869 #ifdef DIAGNOSTIC
    870 	if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
    871 		panic("%s: map not loaded in dma completed callback, datain = %d, loaded = %d",
    872 				sc->sc_dev.dv_xname,esc->sc_datain,esc->sc_dmamap_loaded);
    873 	}
    874 	if ((map != esc->sc_dmamap) && (map != esc->sc_tail_dmamap)) {
    875 		panic("%s: unexpected completed map", sc->sc_dev.dv_xname);
    876 	}
    877 #endif
    878 
    879 	bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, map,
    880 			0, map->dm_mapsize,
    881 			(esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
    882 
    883 }
    884 
    885 void
    886 esp_dmacb_shutdown(arg)
    887 	void *arg;
    888 {
    889 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
    890 	struct esp_softc *esc = (struct esp_softc *)sc;
    891 
    892 	DPRINTF(("esp dma shutdown\n"));
    893 
    894 	/* Stuff the end slop into fifo */
    895 
    896 #ifdef ESP_DEBUG
    897 	if (esp_debug) {
    898 
    899 		int n = NCR_READ_REG(sc, NCR_FFLAG);
    900 		DPRINTF(("esp fifo size = %d, seq = 0x%x\n",n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
    901 
    902 		NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d\n",
    903 				NCR_READ_REG(sc, NCR_TCL),
    904 				NCR_READ_REG(sc, NCR_TCM),
    905 				(sc->sc_cfg2 & NCRCFG2_FE)
    906 				? NCR_READ_REG(sc, NCR_TCH) : 0));
    907 	}
    908 #endif
    909 
    910 	if (esc->sc_dmamap->dm_mapsize) {
    911 		bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_dmamap);
    912 	}
    913 	if (esc->sc_tail_dmamap->dm_mapsize) {
    914 		bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap);
    915 	}
    916 
    917 	if (esc->sc_datain == 1) {
    918 		memcpy(esc->sc_slop_end_addr,esc->sc_tail,esc->sc_slop_end_size);
    919 	}
    920 
    921 #ifdef ESP_DEBUG
    922 	if (esp_debug) esp_hex_dump(*(esc->sc_dmaaddr),esc->sc_dmasize);
    923 #endif
    924 
    925 	esc->sc_datain = -1;
    926 	esc->sc_slop_bgn_addr = 0;
    927 	esc->sc_slop_bgn_size = 0;
    928 	esc->sc_slop_end_addr = 0;
    929 	esc->sc_slop_end_size = 0;
    930 	esc->sc_dmamap_loaded = 0;
    931 	esc->sc_tail = 0;
    932 	esc->sc_tail_size = 0;
    933 }
    934