1 1.5 tsutsui /* $NetBSD: espreg.h,v 1.5 2023/02/03 23:16:07 tsutsui Exp $ */ 2 1.1 dbj 3 1.1 dbj /* 4 1.1 dbj * Copyright (c) 1995 Rolf Grossmann. All rights reserved. 5 1.1 dbj * Copyright (c) 1994 Peter Galbavy. All rights reserved. 6 1.1 dbj * Redistribution and use in source and binary forms, with or without 7 1.1 dbj * modification, are permitted provided that the following conditions 8 1.1 dbj * are met: 9 1.1 dbj * 1. Redistributions of source code must retain the above copyright 10 1.1 dbj * notice, this list of conditions and the following disclaimer. 11 1.1 dbj * 2. Redistributions in binary form must reproduce the above copyright 12 1.1 dbj * notice, this list of conditions and the following disclaimer in the 13 1.1 dbj * documentation and/or other materials provided with the distribution. 14 1.1 dbj * 3. All advertising materials mentioning features or use of this software 15 1.1 dbj * must display the following acknowledgement: 16 1.1 dbj * This product includes software developed by Peter Galbavy. 17 1.1 dbj * This product includes software developed by Rolf Grossmann. 18 1.1 dbj * 4. The name of the author may not be used to endorse or promote products 19 1.1 dbj * derived from this software without specific prior written permission. 20 1.1 dbj * 21 1.1 dbj * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 22 1.1 dbj * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 23 1.1 dbj * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 24 1.1 dbj * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 25 1.1 dbj * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 26 1.1 dbj * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 27 1.1 dbj * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 28 1.1 dbj * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 29 1.1 dbj * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 30 1.1 dbj * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 31 1.1 dbj */ 32 1.1 dbj 33 1.1 dbj /* 34 1.4 jdolecek * Register addresses, relative to some base address. 35 1.1 dbj */ 36 1.1 dbj 37 1.1 dbj #define ESP_DCTL 0x20 /* RW - DMA Control */ 38 1.1 dbj #define ESPDCTL_CLKMSK 0xc0 /* Clock Selection Bits */ 39 1.1 dbj #define ESPDCTL_10MHZ 0x00 /* 10 MHz Clock */ 40 1.1 dbj #define ESPDCTL_12MHZ 0x40 /* 12.5 MHz Clock */ 41 1.1 dbj #define ESPDCTL_16MHZ 0xc0 /* 16.6 MHz Clock */ 42 1.1 dbj #define ESPDCTL_20MHZ 0x80 /* 20 MHz Clock */ 43 1.1 dbj #define ESPDCTL_INTENB 0x20 /* Interrupt Enable */ 44 1.1 dbj #define ESPDCTL_DMAMOD 0x10 /* 1 = Enable DMA */ 45 1.1 dbj #define ESPDCTL_DMARD 0x08 /* 1 = scsi->mem (read) */ 46 1.1 dbj #define ESPDCTL_FLUSH 0x04 /* Flush Fifo */ 47 1.1 dbj #define ESPDCTL_RESET 0x02 /* Reset SCSI Chip */ 48 1.1 dbj #define ESPDCTL_WD3392 0x01 /* 0 = NCR 5390 */ 49 1.3 dbj 50 1.3 dbj #define ESP_DCTL_BITS \ 51 1.3 dbj "\20\06INTENB\05DMAMOD\04DMARD\03FLUSH\02RESET\01WD3392" 52 1.1 dbj 53 1.1 dbj #define ESP_DSTAT 0x21 /* RW - DMA Status */ 54 1.1 dbj #define ESPDSTAT_STATE 0xc0 /* DMA/SCSI Bank State */ 55 1.1 dbj #define ESPDSTAT_D0S0 0x00 /* DMA rdy b. 0, SCSI b. 0 */ 56 1.1 dbj #define ESPDSTAT_D0S1 0x40 /* DMA req b. 0, SCSI b. 1 */ 57 1.1 dbj #define ESPDSTAT_D1S1 0x80 /* DMA rdy b. 0, SCSI b. 1 */ 58 1.2 dbj 59 1.2 dbj 60 1.5 tsutsui #define ESP_DEVICE_SIZE (ESP_DSTAT + 1) 61