zs.c revision 1.24 1 1.24 chs /* $NetBSD: zs.c,v 1.24 2005/01/10 16:47:48 chs Exp $ */
2 1.1 dbj
3 1.1 dbj /*-
4 1.1 dbj * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 dbj * All rights reserved.
6 1.1 dbj *
7 1.1 dbj * This code is derived from software contributed to The NetBSD Foundation
8 1.1 dbj * by Gordon W. Ross.
9 1.1 dbj *
10 1.1 dbj * Redistribution and use in source and binary forms, with or without
11 1.1 dbj * modification, are permitted provided that the following conditions
12 1.1 dbj * are met:
13 1.1 dbj * 1. Redistributions of source code must retain the above copyright
14 1.1 dbj * notice, this list of conditions and the following disclaimer.
15 1.1 dbj * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 dbj * notice, this list of conditions and the following disclaimer in the
17 1.1 dbj * documentation and/or other materials provided with the distribution.
18 1.1 dbj * 3. All advertising materials mentioning features or use of this software
19 1.1 dbj * must display the following acknowledgement:
20 1.1 dbj * This product includes software developed by the NetBSD
21 1.1 dbj * Foundation, Inc. and its contributors.
22 1.1 dbj * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 dbj * contributors may be used to endorse or promote products derived
24 1.1 dbj * from this software without specific prior written permission.
25 1.1 dbj *
26 1.1 dbj * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 dbj * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 dbj * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 dbj * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 dbj * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 dbj * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 dbj * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 dbj * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 dbj * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 dbj * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 dbj * POSSIBILITY OF SUCH DAMAGE.
37 1.1 dbj */
38 1.1 dbj
39 1.1 dbj /*
40 1.1 dbj * Zilog Z8530 Dual UART driver (machine-dependent part)
41 1.1 dbj *
42 1.1 dbj * Runs two serial lines per chip using slave drivers.
43 1.1 dbj * Plain tty/async lines use the zs_async slave.
44 1.1 dbj * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
45 1.1 dbj */
46 1.1 dbj
47 1.1 dbj /* This was snarfed from the netbsd sparc/dev/zs.c at version 1.56
48 1.1 dbj * and then updated to reflect changes in 1.59
49 1.1 dbj * by Darrin B Jewell <jewell (at) mit.edu> Mon Mar 30 20:24:46 1998
50 1.1 dbj */
51 1.23 lukem
52 1.23 lukem #include <sys/cdefs.h>
53 1.24 chs __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.24 2005/01/10 16:47:48 chs Exp $");
54 1.2 jonathan
55 1.2 jonathan #include "opt_ddb.h"
56 1.15 lukem #include "opt_kgdb.h"
57 1.11 dbj #include "opt_serial.h"
58 1.1 dbj
59 1.1 dbj #include <sys/param.h>
60 1.1 dbj #include <sys/systm.h>
61 1.1 dbj #include <sys/conf.h>
62 1.1 dbj #include <sys/device.h>
63 1.1 dbj #include <sys/file.h>
64 1.1 dbj #include <sys/ioctl.h>
65 1.1 dbj #include <sys/kernel.h>
66 1.1 dbj #include <sys/proc.h>
67 1.1 dbj #include <sys/tty.h>
68 1.1 dbj #include <sys/time.h>
69 1.1 dbj #include <sys/syslog.h>
70 1.1 dbj
71 1.1 dbj #include <machine/autoconf.h>
72 1.1 dbj #include <machine/cpu.h>
73 1.1 dbj #include <machine/psl.h>
74 1.1 dbj
75 1.1 dbj #include <dev/cons.h>
76 1.1 dbj
77 1.1 dbj #include <dev/ic/z8530reg.h>
78 1.1 dbj #include <machine/z8530var.h>
79 1.1 dbj
80 1.1 dbj #include <next68k/next68k/isr.h>
81 1.17 mycroft
82 1.17 mycroft #include <next68k/dev/intiovar.h>
83 1.10 dbj #include <next68k/dev/zs_cons.h>
84 1.1 dbj
85 1.1 dbj #include "zsc.h" /* NZSC */
86 1.1 dbj
87 1.1 dbj #if (NZSC < 0)
88 1.1 dbj #error "No serial controllers?"
89 1.1 dbj #endif
90 1.1 dbj
91 1.1 dbj /*
92 1.1 dbj * Some warts needed by z8530tty.c -
93 1.1 dbj * The default parity REALLY needs to be the same as the PROM uses,
94 1.1 dbj * or you can not see messages done with printf during boot-up...
95 1.1 dbj */
96 1.1 dbj int zs_def_cflag = (CREAD | CS8 | HUPCL);
97 1.1 dbj
98 1.1 dbj /*
99 1.1 dbj * The NeXT provides a 3.686400 MHz clock to the ZS chips.
100 1.1 dbj */
101 1.7 mycroft #define PCLK (9600 * 384) /* PCLK pin input clock rate */
102 1.1 dbj
103 1.1 dbj #define ZS_DELAY() delay(2)
104 1.1 dbj
105 1.1 dbj /* The layout of this is hardware-dependent (padding, order). */
106 1.1 dbj struct zschan {
107 1.1 dbj volatile u_char zc_csr; /* ctrl,status, and indirect access */
108 1.1 dbj u_char zc_xxx0;
109 1.1 dbj volatile u_char zc_data; /* data */
110 1.1 dbj u_char zc_xxx1;
111 1.1 dbj };
112 1.1 dbj
113 1.1 dbj static char *zsaddr[NZSC];
114 1.1 dbj
115 1.1 dbj /* Flags from cninit() */
116 1.1 dbj static int zs_hwflags[NZSC][2];
117 1.1 dbj
118 1.1 dbj /* Default speed for each channel */
119 1.1 dbj static int zs_defspeed[NZSC][2] = {
120 1.1 dbj { 9600, /* ttya */
121 1.1 dbj 9600 }, /* ttyb */
122 1.1 dbj };
123 1.1 dbj
124 1.1 dbj static u_char zs_init_reg[16] = {
125 1.1 dbj 0, /* 0: CMD (reset, etc.) */
126 1.1 dbj 0, /* 1: No interrupts yet. */
127 1.1 dbj 0x18 + NEXT_I_IPL(NEXT_I_SCC), /* 2: IVECT */
128 1.1 dbj ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
129 1.1 dbj ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
130 1.1 dbj ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
131 1.1 dbj 0, /* 6: TXSYNC/SYNCLO */
132 1.1 dbj 0, /* 7: RXSYNC/SYNCHI */
133 1.1 dbj 0, /* 8: alias for data port */
134 1.1 dbj ZSWR9_MASTER_IE,
135 1.1 dbj 0, /*10: Misc. TX/RX control bits */
136 1.1 dbj ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
137 1.7 mycroft ((PCLK/32)/9600)-2, /*12: BAUDLO (default=9600) */
138 1.7 mycroft 0, /*13: BAUDHI (default=9600) */
139 1.1 dbj ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
140 1.6 mycroft ZSWR15_BREAK_IE,
141 1.1 dbj };
142 1.1 dbj
143 1.10 dbj struct zschan *
144 1.24 chs zs_get_chan_addr(int zs_unit, int channel)
145 1.1 dbj {
146 1.1 dbj char *addr;
147 1.1 dbj struct zschan *zc;
148 1.1 dbj
149 1.1 dbj if (zs_unit >= NZSC)
150 1.1 dbj return (NULL);
151 1.1 dbj addr = zsaddr[zs_unit];
152 1.1 dbj if (addr == NULL)
153 1.1 dbj return (NULL);
154 1.1 dbj if (channel == 0) {
155 1.1 dbj /* handle the fact the ports are intertwined. */
156 1.1 dbj zc = (struct zschan *)(addr+1);
157 1.1 dbj } else {
158 1.1 dbj zc = (struct zschan *)(addr);
159 1.1 dbj }
160 1.1 dbj return (zc);
161 1.1 dbj }
162 1.1 dbj
163 1.1 dbj
164 1.1 dbj /****************************************************************
165 1.1 dbj * Autoconfig
166 1.1 dbj ****************************************************************/
167 1.1 dbj
168 1.1 dbj /* Definition of the driver for autoconfig. */
169 1.24 chs static int zs_match(struct device *, struct cfdata *, void *);
170 1.24 chs static void zs_attach(struct device *, struct device *, void *);
171 1.24 chs static int zs_print(void *, const char *);
172 1.1 dbj
173 1.24 chs extern int zs_getc(void *);
174 1.24 chs extern void zs_putc(void *, int);
175 1.1 dbj
176 1.20 thorpej CFATTACH_DECL(zsc, sizeof(struct zsc_softc),
177 1.20 thorpej zs_match, zs_attach, NULL, NULL);
178 1.1 dbj
179 1.1 dbj extern struct cfdriver zsc_cd;
180 1.1 dbj
181 1.1 dbj /* Interrupt handlers. */
182 1.24 chs static int zshard(void *);
183 1.24 chs static void zssoft(void *);
184 1.1 dbj
185 1.24 chs static int zs_get_speed(struct zs_chanstate *);
186 1.1 dbj
187 1.1 dbj /*
188 1.1 dbj * Is the zs chip present?
189 1.1 dbj */
190 1.1 dbj static int
191 1.24 chs zs_match(struct device *parent, struct cfdata *cf, void *aux)
192 1.1 dbj {
193 1.17 mycroft struct intio_attach_args *ia = (struct intio_attach_args *)aux;
194 1.17 mycroft
195 1.17 mycroft if (zsaddr[cf->cf_unit] == NULL)
196 1.17 mycroft return(0);
197 1.17 mycroft
198 1.17 mycroft ia->ia_addr = (void *)zsaddr[cf->cf_unit];
199 1.17 mycroft
200 1.1 dbj return(1);
201 1.1 dbj }
202 1.1 dbj
203 1.1 dbj /*
204 1.1 dbj * Attach a found zs.
205 1.1 dbj *
206 1.1 dbj * USE ROM PROPERTIES port-a-ignore-cd AND port-b-ignore-cd FOR
207 1.1 dbj * SOFT CARRIER, AND keyboard PROPERTY FOR KEYBOARD/MOUSE?
208 1.1 dbj */
209 1.1 dbj static void
210 1.24 chs zs_attach(struct device *parent, struct device *self, void *aux)
211 1.1 dbj {
212 1.1 dbj struct zsc_softc *zsc = (void *) self;
213 1.1 dbj struct zsc_attach_args zsc_args;
214 1.1 dbj volatile struct zschan *zc;
215 1.1 dbj struct zs_chanstate *cs;
216 1.1 dbj int s, zs_unit, channel;
217 1.1 dbj
218 1.5 dbj printf("\n");
219 1.5 dbj
220 1.1 dbj zs_unit = zsc->zsc_dev.dv_unit;
221 1.13 dbj
222 1.13 dbj if (zs_unit == 0) {
223 1.13 dbj zsaddr[0] = (void *)IIOV(NEXT_P_SCC);
224 1.13 dbj }
225 1.1 dbj
226 1.1 dbj if (zsaddr[zs_unit] == NULL)
227 1.18 provos panic("zs_attach: zs%d not mapped", zs_unit);
228 1.1 dbj
229 1.1 dbj /*
230 1.1 dbj * Initialize software state for each channel.
231 1.1 dbj */
232 1.1 dbj for (channel = 0; channel < 2; channel++) {
233 1.1 dbj zsc_args.channel = channel;
234 1.1 dbj zsc_args.hwflags = zs_hwflags[zs_unit][channel];
235 1.1 dbj cs = &zsc->zsc_cs_store[channel];
236 1.1 dbj zsc->zsc_cs[channel] = cs;
237 1.1 dbj
238 1.22 pk simple_lock_init(&cs->cs_lock);
239 1.1 dbj cs->cs_channel = channel;
240 1.1 dbj cs->cs_private = NULL;
241 1.1 dbj cs->cs_ops = &zsops_null;
242 1.1 dbj cs->cs_brg_clk = PCLK / 16;
243 1.1 dbj
244 1.1 dbj zc = zs_get_chan_addr(zs_unit, channel);
245 1.1 dbj cs->cs_reg_csr = &zc->zc_csr;
246 1.1 dbj cs->cs_reg_data = &zc->zc_data;
247 1.1 dbj
248 1.1 dbj bcopy(zs_init_reg, cs->cs_creg, 16);
249 1.1 dbj bcopy(zs_init_reg, cs->cs_preg, 16);
250 1.1 dbj
251 1.1 dbj /* XXX: Get these from the PROM properties! */
252 1.1 dbj /* XXX: See the mvme167 code. Better. */
253 1.1 dbj if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE)
254 1.1 dbj cs->cs_defspeed = zs_get_speed(cs);
255 1.1 dbj else
256 1.1 dbj cs->cs_defspeed = zs_defspeed[zs_unit][channel];
257 1.1 dbj cs->cs_defcflag = zs_def_cflag;
258 1.1 dbj
259 1.1 dbj /* Make these correspond to cs_defcflag (-crtscts) */
260 1.1 dbj cs->cs_rr0_dcd = ZSRR0_DCD;
261 1.1 dbj cs->cs_rr0_cts = 0;
262 1.1 dbj cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
263 1.1 dbj cs->cs_wr5_rts = 0;
264 1.1 dbj
265 1.1 dbj /*
266 1.1 dbj * Clear the master interrupt enable.
267 1.1 dbj * The INTENA is common to both channels,
268 1.1 dbj * so just do it on the A channel.
269 1.1 dbj */
270 1.1 dbj if (channel == 0) {
271 1.1 dbj zs_write_reg(cs, 9, 0);
272 1.1 dbj }
273 1.1 dbj
274 1.1 dbj /*
275 1.1 dbj * Look for a child driver for this channel.
276 1.1 dbj * The child attach will setup the hardware.
277 1.1 dbj */
278 1.1 dbj if (!config_found(self, (void *)&zsc_args, zs_print)) {
279 1.1 dbj /* No sub-driver. Just reset it. */
280 1.1 dbj u_char reset = (channel == 0) ?
281 1.1 dbj ZSWR9_A_RESET : ZSWR9_B_RESET;
282 1.1 dbj s = splzs();
283 1.1 dbj zs_write_reg(cs, 9, reset);
284 1.1 dbj splx(s);
285 1.1 dbj }
286 1.1 dbj }
287 1.1 dbj
288 1.17 mycroft isrlink_autovec(zshard, NULL, NEXT_I_IPL(NEXT_I_SCC), 0, NULL);
289 1.1 dbj INTR_ENABLE(NEXT_I_SCC);
290 1.1 dbj
291 1.1 dbj {
292 1.1 dbj int sir;
293 1.1 dbj sir = allocate_sir(zssoft, zsc);
294 1.1 dbj if (sir != SIR_SERIAL) {
295 1.1 dbj panic("Unexpected zssoft sir");
296 1.1 dbj }
297 1.1 dbj }
298 1.1 dbj
299 1.1 dbj /*
300 1.1 dbj * Set the master interrupt enable and interrupt vector.
301 1.1 dbj * (common to both channels, do it on A)
302 1.1 dbj */
303 1.1 dbj cs = zsc->zsc_cs[0];
304 1.1 dbj s = splhigh();
305 1.1 dbj /* interrupt vector */
306 1.1 dbj zs_write_reg(cs, 2, zs_init_reg[2]);
307 1.1 dbj /* master interrupt control (enable) */
308 1.1 dbj zs_write_reg(cs, 9, zs_init_reg[9]);
309 1.1 dbj splx(s);
310 1.1 dbj }
311 1.1 dbj
312 1.1 dbj static int
313 1.24 chs zs_print(void *aux, const char *name)
314 1.1 dbj {
315 1.1 dbj struct zsc_attach_args *args = aux;
316 1.1 dbj
317 1.1 dbj if (name != NULL)
318 1.21 thorpej aprint_normal("%s: ", name);
319 1.1 dbj
320 1.1 dbj if (args->channel != -1)
321 1.21 thorpej aprint_normal(" channel %d", args->channel);
322 1.1 dbj
323 1.1 dbj return (UNCONF);
324 1.1 dbj }
325 1.1 dbj
326 1.1 dbj static volatile int zssoftpending;
327 1.1 dbj
328 1.1 dbj /*
329 1.1 dbj * Our ZS chips all share a common, autovectored interrupt,
330 1.1 dbj * so we have to look at all of them on each interrupt.
331 1.1 dbj */
332 1.1 dbj static int
333 1.24 chs zshard(void *arg)
334 1.1 dbj {
335 1.1 dbj register struct zsc_softc *zsc;
336 1.1 dbj register int unit, rr3, rval, softreq;
337 1.24 chs
338 1.24 chs if (!INTR_OCCURRED(NEXT_I_SCC))
339 1.24 chs return 0;
340 1.1 dbj
341 1.1 dbj rval = softreq = 0;
342 1.1 dbj for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
343 1.1 dbj zsc = zsc_cd.cd_devs[unit];
344 1.1 dbj if (zsc == NULL)
345 1.1 dbj continue;
346 1.1 dbj rr3 = zsc_intr_hard(zsc);
347 1.1 dbj /* Count up the interrupts. */
348 1.1 dbj if (rr3) {
349 1.1 dbj rval |= rr3;
350 1.1 dbj zsc->zsc_intrcnt.ev_count++;
351 1.1 dbj }
352 1.1 dbj softreq |= zsc->zsc_cs[0]->cs_softreq;
353 1.1 dbj softreq |= zsc->zsc_cs[1]->cs_softreq;
354 1.1 dbj }
355 1.1 dbj
356 1.1 dbj /* We are at splzs here, so no need to lock. */
357 1.1 dbj if (softreq && (zssoftpending == 0)) {
358 1.1 dbj zssoftpending = 1;
359 1.1 dbj setsoftserial();
360 1.1 dbj }
361 1.1 dbj return(1);
362 1.1 dbj }
363 1.1 dbj
364 1.1 dbj /*
365 1.1 dbj * Similar scheme as for zshard (look at all of them)
366 1.1 dbj */
367 1.14 chs static void
368 1.24 chs zssoft(void *arg)
369 1.1 dbj {
370 1.1 dbj register struct zsc_softc *zsc;
371 1.1 dbj register int s, unit;
372 1.1 dbj
373 1.1 dbj /* This is not the only ISR on this IPL. */
374 1.1 dbj if (zssoftpending == 0)
375 1.14 chs panic("zssoft not pending");
376 1.1 dbj
377 1.1 dbj /*
378 1.1 dbj * The soft intr. bit will be set by zshard only if
379 1.1 dbj * the variable zssoftpending is zero. The order of
380 1.1 dbj * these next two statements prevents our clearing
381 1.1 dbj * the soft intr bit just after zshard has set it.
382 1.1 dbj */
383 1.1 dbj /* ienab_bic(IE_ZSSOFT); */
384 1.1 dbj zssoftpending = 0;
385 1.1 dbj
386 1.1 dbj /* Make sure we call the tty layer at spltty. */
387 1.1 dbj s = spltty();
388 1.1 dbj for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
389 1.1 dbj zsc = zsc_cd.cd_devs[unit];
390 1.1 dbj if (zsc == NULL)
391 1.1 dbj continue;
392 1.1 dbj (void)zsc_intr_soft(zsc);
393 1.1 dbj }
394 1.1 dbj splx(s);
395 1.1 dbj }
396 1.1 dbj
397 1.1 dbj
398 1.1 dbj /*
399 1.1 dbj * Compute the current baud rate given a ZS channel.
400 1.1 dbj */
401 1.1 dbj static int
402 1.24 chs zs_get_speed(struct zs_chanstate *cs)
403 1.1 dbj {
404 1.1 dbj int tconst;
405 1.1 dbj
406 1.1 dbj tconst = zs_read_reg(cs, 12);
407 1.1 dbj tconst |= zs_read_reg(cs, 13) << 8;
408 1.1 dbj return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
409 1.1 dbj }
410 1.1 dbj
411 1.1 dbj /*
412 1.1 dbj * MD functions for setting the baud rate and control modes.
413 1.1 dbj */
414 1.1 dbj int
415 1.24 chs zs_set_speed(struct zs_chanstate *cs, int bps)
416 1.1 dbj {
417 1.1 dbj int tconst, real_bps;
418 1.1 dbj
419 1.1 dbj if (bps == 0)
420 1.1 dbj return (0);
421 1.1 dbj
422 1.1 dbj #ifdef DIAGNOSTIC
423 1.1 dbj if (cs->cs_brg_clk == 0)
424 1.1 dbj panic("zs_set_speed");
425 1.1 dbj #endif
426 1.1 dbj
427 1.1 dbj tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
428 1.1 dbj if (tconst < 0)
429 1.1 dbj return (EINVAL);
430 1.1 dbj
431 1.1 dbj /* Convert back to make sure we can do it. */
432 1.1 dbj real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
433 1.1 dbj
434 1.1 dbj /* XXX - Allow some tolerance here? */
435 1.1 dbj if (real_bps != bps)
436 1.1 dbj return (EINVAL);
437 1.1 dbj
438 1.1 dbj cs->cs_preg[12] = tconst;
439 1.1 dbj cs->cs_preg[13] = tconst >> 8;
440 1.1 dbj
441 1.1 dbj /* Caller will stuff the pending registers. */
442 1.1 dbj return (0);
443 1.1 dbj }
444 1.1 dbj
445 1.1 dbj int
446 1.24 chs zs_set_modes(struct zs_chanstate *cs, int cflag)
447 1.1 dbj {
448 1.1 dbj int s;
449 1.1 dbj
450 1.1 dbj /*
451 1.1 dbj * Output hardware flow control on the chip is horrendous:
452 1.1 dbj * if carrier detect drops, the receiver is disabled, and if
453 1.1 dbj * CTS drops, the transmitter is stoped IN MID CHARACTER!
454 1.1 dbj * Therefore, NEVER set the HFC bit, and instead use the
455 1.1 dbj * status interrupt to detect CTS changes.
456 1.1 dbj */
457 1.1 dbj s = splzs();
458 1.9 wrstuden cs->cs_rr0_pps = 0;
459 1.9 wrstuden if ((cflag & (CLOCAL | MDMBUF)) != 0) {
460 1.1 dbj cs->cs_rr0_dcd = 0;
461 1.9 wrstuden if ((cflag & MDMBUF) == 0)
462 1.9 wrstuden cs->cs_rr0_pps = ZSRR0_DCD;
463 1.9 wrstuden } else
464 1.1 dbj cs->cs_rr0_dcd = ZSRR0_DCD;
465 1.1 dbj if ((cflag & CRTSCTS) != 0) {
466 1.1 dbj cs->cs_wr5_dtr = ZSWR5_DTR;
467 1.1 dbj cs->cs_wr5_rts = ZSWR5_RTS;
468 1.1 dbj cs->cs_rr0_cts = ZSRR0_CTS;
469 1.1 dbj } else if ((cflag & CDTRCTS) != 0) {
470 1.1 dbj cs->cs_wr5_dtr = 0;
471 1.1 dbj cs->cs_wr5_rts = ZSWR5_DTR;
472 1.1 dbj cs->cs_rr0_cts = ZSRR0_CTS;
473 1.1 dbj } else if ((cflag & MDMBUF) != 0) {
474 1.1 dbj cs->cs_wr5_dtr = 0;
475 1.1 dbj cs->cs_wr5_rts = ZSWR5_DTR;
476 1.1 dbj cs->cs_rr0_cts = ZSRR0_DCD;
477 1.1 dbj } else {
478 1.1 dbj cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
479 1.1 dbj cs->cs_wr5_rts = 0;
480 1.1 dbj cs->cs_rr0_cts = 0;
481 1.1 dbj }
482 1.1 dbj splx(s);
483 1.1 dbj
484 1.1 dbj /* Caller will stuff the pending registers. */
485 1.1 dbj return (0);
486 1.1 dbj }
487 1.1 dbj
488 1.1 dbj /*
489 1.1 dbj * Read or write the chip with suitable delays.
490 1.1 dbj */
491 1.1 dbj
492 1.1 dbj u_char
493 1.24 chs zs_read_reg(struct zs_chanstate *cs, u_char reg)
494 1.1 dbj {
495 1.1 dbj u_char val;
496 1.1 dbj
497 1.1 dbj *cs->cs_reg_csr = reg;
498 1.1 dbj ZS_DELAY();
499 1.1 dbj val = *cs->cs_reg_csr;
500 1.1 dbj ZS_DELAY();
501 1.1 dbj return (val);
502 1.1 dbj }
503 1.1 dbj
504 1.1 dbj void
505 1.24 chs zs_write_reg(struct zs_chanstate *cs, u_char reg, u_char val)
506 1.1 dbj {
507 1.1 dbj *cs->cs_reg_csr = reg;
508 1.1 dbj ZS_DELAY();
509 1.1 dbj *cs->cs_reg_csr = val;
510 1.1 dbj ZS_DELAY();
511 1.1 dbj }
512 1.1 dbj
513 1.1 dbj u_char
514 1.24 chs zs_read_csr(struct zs_chanstate *cs)
515 1.1 dbj {
516 1.1 dbj register u_char val;
517 1.1 dbj
518 1.1 dbj val = *cs->cs_reg_csr;
519 1.1 dbj ZS_DELAY();
520 1.1 dbj return (val);
521 1.1 dbj }
522 1.1 dbj
523 1.24 chs void
524 1.24 chs zs_write_csr(struct zs_chanstate *cs, u_char val)
525 1.1 dbj {
526 1.1 dbj *cs->cs_reg_csr = val;
527 1.1 dbj ZS_DELAY();
528 1.1 dbj }
529 1.1 dbj
530 1.24 chs u_char
531 1.24 chs zs_read_data(struct zs_chanstate *cs)
532 1.1 dbj {
533 1.1 dbj register u_char val;
534 1.1 dbj
535 1.1 dbj val = *cs->cs_reg_data;
536 1.1 dbj ZS_DELAY();
537 1.1 dbj return (val);
538 1.1 dbj }
539 1.1 dbj
540 1.24 chs void
541 1.24 chs zs_write_data(struct zs_chanstate *cs, u_char val)
542 1.1 dbj {
543 1.1 dbj *cs->cs_reg_data = val;
544 1.1 dbj ZS_DELAY();
545 1.1 dbj }
546 1.1 dbj
547 1.1 dbj /****************************************************************
548 1.1 dbj * Console support functions (Sun specific!)
549 1.1 dbj * Note: this code is allowed to know about the layout of
550 1.1 dbj * the chip registers, and uses that to keep things simple.
551 1.1 dbj * XXX - I think I like the mvme167 code better. -gwr
552 1.1 dbj ****************************************************************/
553 1.1 dbj
554 1.24 chs extern void Debugger(void);
555 1.1 dbj void *zs_conschan;
556 1.1 dbj int zs_consunit = 0;
557 1.1 dbj
558 1.1 dbj /*
559 1.1 dbj * Handle user request to enter kernel debugger.
560 1.1 dbj */
561 1.1 dbj void
562 1.24 chs zs_abort(struct zs_chanstate *cs)
563 1.1 dbj {
564 1.10 dbj #if defined(ZS_CONSOLE_ABORT)
565 1.1 dbj register volatile struct zschan *zc = zs_conschan;
566 1.1 dbj int rr0;
567 1.1 dbj
568 1.1 dbj /* Wait for end of break to avoid PROM abort. */
569 1.1 dbj /* XXX - Limit the wait? */
570 1.1 dbj do {
571 1.1 dbj rr0 = zc->zc_csr;
572 1.1 dbj ZS_DELAY();
573 1.1 dbj } while (rr0 & ZSRR0_BREAK);
574 1.1 dbj
575 1.1 dbj #if defined(KGDB)
576 1.1 dbj zskgdb(cs);
577 1.1 dbj #elif defined(DDB)
578 1.1 dbj Debugger();
579 1.1 dbj #else
580 1.12 deberg /* XXX eventually, drop into next rom monitor here */
581 1.12 deberg printf("stopping on keyboard abort not supported without DDB or KGDB\n");
582 1.10 dbj #endif
583 1.10 dbj #else /* !ZS_CONSOLE_ABORT */
584 1.10 dbj return;
585 1.1 dbj #endif
586 1.1 dbj }
587 1.1 dbj
588 1.1 dbj /*
589 1.1 dbj * Polled input char.
590 1.1 dbj */
591 1.1 dbj int
592 1.24 chs zs_getc(void *arg)
593 1.1 dbj {
594 1.1 dbj register volatile struct zschan *zc = arg;
595 1.1 dbj register int s, c, rr0;
596 1.1 dbj
597 1.1 dbj s = splhigh();
598 1.1 dbj /* Wait for a character to arrive. */
599 1.1 dbj do {
600 1.1 dbj rr0 = zc->zc_csr;
601 1.1 dbj ZS_DELAY();
602 1.1 dbj } while ((rr0 & ZSRR0_RX_READY) == 0);
603 1.1 dbj
604 1.1 dbj c = zc->zc_data;
605 1.1 dbj ZS_DELAY();
606 1.1 dbj splx(s);
607 1.1 dbj
608 1.1 dbj /*
609 1.1 dbj * This is used by the kd driver to read scan codes,
610 1.1 dbj * so don't translate '\r' ==> '\n' here...
611 1.1 dbj */
612 1.1 dbj return (c);
613 1.1 dbj }
614 1.1 dbj
615 1.1 dbj /*
616 1.1 dbj * Polled output char.
617 1.1 dbj */
618 1.1 dbj void
619 1.24 chs zs_putc(void *arg, int c)
620 1.1 dbj {
621 1.1 dbj register volatile struct zschan *zc = arg;
622 1.1 dbj register int s, rr0;
623 1.1 dbj
624 1.1 dbj s = splhigh();
625 1.1 dbj /* Wait for transmitter to become ready. */
626 1.1 dbj do {
627 1.1 dbj rr0 = zc->zc_csr;
628 1.1 dbj ZS_DELAY();
629 1.1 dbj } while ((rr0 & ZSRR0_TX_READY) == 0);
630 1.1 dbj
631 1.1 dbj
632 1.1 dbj zc->zc_data = c;
633 1.1 dbj ZS_DELAY();
634 1.1 dbj
635 1.1 dbj splx(s);
636 1.1 dbj }
637 1.1 dbj
638 1.1 dbj /*****************************************************************/
639 1.1 dbj
640 1.24 chs void zscninit(struct consdev *);
641 1.24 chs int zscngetc(dev_t);
642 1.24 chs void zscnputc(dev_t, int);
643 1.24 chs void zscnprobe(struct consdev *);
644 1.1 dbj
645 1.1 dbj void
646 1.24 chs zscnprobe(struct consdev *cp)
647 1.1 dbj {
648 1.24 chs extern const struct cdevsw zstty_cdevsw;
649 1.24 chs int maj;
650 1.24 chs
651 1.24 chs maj = cdevsw_lookup_major(&zstty_cdevsw);
652 1.24 chs if (maj != -1) {
653 1.8 dbj #ifdef SERCONSOLE
654 1.24 chs cp->cn_pri = CN_REMOTE;
655 1.8 dbj #else
656 1.24 chs cp->cn_pri = CN_NORMAL; /* Lower than CN_INTERNAL */
657 1.8 dbj #endif
658 1.24 chs zs_consunit = 0;
659 1.24 chs zsaddr[0] = (void *)IIOV(NEXT_P_SCC);
660 1.24 chs cp->cn_dev = makedev(maj, zs_consunit);
661 1.24 chs zs_conschan = zs_get_chan_addr(0, zs_consunit);
662 1.24 chs } else {
663 1.24 chs cp->cn_pri = CN_DEAD;
664 1.24 chs }
665 1.1 dbj }
666 1.1 dbj
667 1.1 dbj void
668 1.24 chs zscninit(struct consdev *cn)
669 1.1 dbj {
670 1.24 chs struct zs_chanstate xcs;
671 1.24 chs struct zs_chanstate *cs;
672 1.24 chs volatile struct zschan *zc;
673 1.24 chs int tconst, s;
674 1.24 chs
675 1.1 dbj zs_hwflags[0][zs_consunit] = ZS_HWFLAG_CONSOLE;
676 1.1 dbj
677 1.24 chs /* Setup temporary chanstate. */
678 1.24 chs memset(&xcs, 0, sizeof(xcs));
679 1.24 chs cs = &xcs;
680 1.24 chs zc = zs_conschan;
681 1.24 chs cs->cs_reg_csr = &zc->zc_csr;
682 1.24 chs cs->cs_reg_data = &zc->zc_data;
683 1.24 chs cs->cs_channel = zs_consunit;
684 1.24 chs cs->cs_brg_clk = PCLK / 16;
685 1.24 chs
686 1.24 chs memcpy(cs->cs_preg, zs_init_reg, 16);
687 1.24 chs cs->cs_preg[5] |= ZSWR5_DTR | ZSWR5_RTS;
688 1.24 chs cs->cs_preg[15] = ZSWR15_BREAK_IE;
689 1.1 dbj
690 1.24 chs tconst = BPS_TO_TCONST(cs->cs_brg_clk, zs_defspeed[0][zs_consunit]);
691 1.24 chs cs->cs_preg[12] = tconst;
692 1.24 chs cs->cs_preg[13] = tconst >> 8;
693 1.1 dbj
694 1.24 chs /*
695 1.24 chs * can't use zs_set_speed as we haven't set up the
696 1.24 chs * signal sources, and it's not worth it for now
697 1.24 chs */
698 1.1 dbj
699 1.24 chs cs->cs_preg[9] &= ~ZSWR9_MASTER_IE;
700 1.24 chs /* no interrupts until later, after attach. */
701 1.1 dbj
702 1.24 chs s = splhigh();
703 1.24 chs zs_loadchannelregs(cs);
704 1.24 chs splx(s);
705 1.1 dbj
706 1.1 dbj printf("\nNetBSD/next68k console\n");
707 1.1 dbj }
708 1.1 dbj
709 1.1 dbj /*
710 1.1 dbj * Polled console input putchar.
711 1.1 dbj */
712 1.1 dbj int
713 1.24 chs zscngetc(dev_t dev)
714 1.1 dbj {
715 1.1 dbj return (zs_getc(zs_conschan));
716 1.1 dbj }
717 1.1 dbj
718 1.1 dbj /*
719 1.1 dbj * Polled console output putchar.
720 1.1 dbj */
721 1.1 dbj void
722 1.24 chs zscnputc(dev_t dev, int c)
723 1.1 dbj {
724 1.1 dbj zs_putc(zs_conschan, c);
725 1.1 dbj }
726 1.1 dbj
727 1.1 dbj /*****************************************************************/
728