Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.30.20.1
      1  1.30.20.1       ad /*	$NetBSD: cpu.h,v 1.30.20.1 2007/02/06 20:54:26 ad Exp $	*/
      2        1.1      dbj 
      3        1.1      dbj /*
      4        1.1      dbj  * Copyright (c) 1982, 1990, 1993
      5        1.1      dbj  *	The Regents of the University of California.  All rights reserved.
      6       1.23      agc  *
      7       1.23      agc  * This code is derived from software contributed to Berkeley by
      8       1.23      agc  * the Systems Programming Group of the University of Utah Computer
      9       1.23      agc  * Science Department.
     10       1.23      agc  *
     11       1.23      agc  * Redistribution and use in source and binary forms, with or without
     12       1.23      agc  * modification, are permitted provided that the following conditions
     13       1.23      agc  * are met:
     14       1.23      agc  * 1. Redistributions of source code must retain the above copyright
     15       1.23      agc  *    notice, this list of conditions and the following disclaimer.
     16       1.23      agc  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.23      agc  *    notice, this list of conditions and the following disclaimer in the
     18       1.23      agc  *    documentation and/or other materials provided with the distribution.
     19       1.23      agc  * 3. Neither the name of the University nor the names of its contributors
     20       1.23      agc  *    may be used to endorse or promote products derived from this software
     21       1.23      agc  *    without specific prior written permission.
     22       1.23      agc  *
     23       1.23      agc  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24       1.23      agc  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25       1.23      agc  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26       1.23      agc  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27       1.23      agc  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28       1.23      agc  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29       1.23      agc  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30       1.23      agc  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31       1.23      agc  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32       1.23      agc  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33       1.23      agc  * SUCH DAMAGE.
     34       1.23      agc  *
     35       1.23      agc  * from: Utah $Hdr: cpu.h 1.16 91/03/25$
     36       1.23      agc  *
     37       1.23      agc  *	@(#)cpu.h	8.4 (Berkeley) 1/5/94
     38       1.23      agc  */
     39       1.23      agc /*
     40       1.23      agc  * Copyright (c) 1988 University of Utah.
     41        1.1      dbj  *
     42        1.1      dbj  * This code is derived from software contributed to Berkeley by
     43        1.1      dbj  * the Systems Programming Group of the University of Utah Computer
     44        1.1      dbj  * Science Department.
     45        1.1      dbj  *
     46        1.1      dbj  * Redistribution and use in source and binary forms, with or without
     47        1.1      dbj  * modification, are permitted provided that the following conditions
     48        1.1      dbj  * are met:
     49        1.1      dbj  * 1. Redistributions of source code must retain the above copyright
     50        1.1      dbj  *    notice, this list of conditions and the following disclaimer.
     51        1.1      dbj  * 2. Redistributions in binary form must reproduce the above copyright
     52        1.1      dbj  *    notice, this list of conditions and the following disclaimer in the
     53        1.1      dbj  *    documentation and/or other materials provided with the distribution.
     54        1.1      dbj  * 3. All advertising materials mentioning features or use of this software
     55        1.1      dbj  *    must display the following acknowledgement:
     56        1.1      dbj  *	This product includes software developed by the University of
     57        1.1      dbj  *	California, Berkeley and its contributors.
     58        1.1      dbj  * 4. Neither the name of the University nor the names of its contributors
     59        1.1      dbj  *    may be used to endorse or promote products derived from this software
     60        1.1      dbj  *    without specific prior written permission.
     61        1.1      dbj  *
     62        1.1      dbj  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     63        1.1      dbj  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     64        1.1      dbj  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     65        1.1      dbj  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     66        1.1      dbj  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     67        1.1      dbj  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     68        1.1      dbj  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     69        1.1      dbj  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     70        1.1      dbj  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     71        1.1      dbj  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     72        1.1      dbj  * SUCH DAMAGE.
     73        1.1      dbj  *
     74        1.1      dbj  * from: Utah $Hdr: cpu.h 1.16 91/03/25$
     75        1.1      dbj  *
     76        1.1      dbj  *	@(#)cpu.h	8.4 (Berkeley) 1/5/94
     77        1.1      dbj  */
     78        1.1      dbj 
     79        1.1      dbj 
     80       1.20  mycroft #ifndef _MACHINE_CPU_H_
     81       1.20  mycroft #define _MACHINE_CPU_H_
     82        1.1      dbj 
     83       1.28     yamt #if defined(_KERNEL)
     84       1.28     yamt 
     85       1.18      mrg #if defined(_KERNEL_OPT)
     86       1.12  thorpej #include "opt_lockdebug.h"
     87       1.12  thorpej #endif
     88       1.12  thorpej 
     89        1.1      dbj /*
     90        1.1      dbj  * Exported definitions unique to next68k/68k cpu support.
     91        1.1      dbj  */
     92        1.1      dbj 
     93        1.1      dbj /*
     94        1.1      dbj  * Get common m68k definitions.
     95        1.1      dbj  */
     96        1.1      dbj #include <m68k/cpu.h>
     97        1.1      dbj 
     98        1.1      dbj #define	M68K_MMU_MOTOROLA
     99        1.1      dbj 
    100        1.1      dbj /*
    101        1.1      dbj  * Get interrupt glue.
    102        1.1      dbj  */
    103        1.1      dbj #include <machine/intr.h>
    104        1.1      dbj 
    105       1.27     yamt #include <sys/cpu_data.h>
    106       1.12  thorpej struct cpu_info {
    107       1.27     yamt 	struct cpu_data ci_data;	/* MI per-cpu data */
    108  1.30.20.1       ad 	int	ci_mtx_count;
    109  1.30.20.1       ad         int	ci_mtx_oldspl;
    110       1.12  thorpej };
    111       1.12  thorpej 
    112       1.12  thorpej extern struct cpu_info cpu_info_store;
    113       1.12  thorpej 
    114       1.12  thorpej #define	curcpu()			(&cpu_info_store)
    115       1.12  thorpej 
    116        1.1      dbj /*
    117        1.1      dbj  * definitions of cpu-dependent requirements
    118        1.1      dbj  * referenced in generic code
    119        1.1      dbj  */
    120        1.1      dbj #define	cpu_swapin(p)			/* nothing */
    121        1.1      dbj #define cpu_swapout(p)			/* nothing */
    122       1.11  thorpej #define	cpu_number()			0
    123        1.1      dbj 
    124       1.22  thorpej void	cpu_proc_fork(struct proc *, struct proc *);
    125       1.22  thorpej 
    126       1.22  thorpej 
    127        1.1      dbj /*
    128        1.1      dbj  * Arguments to hardclock and gatherstats encapsulate the previous
    129        1.1      dbj  * machine state in an opaque clockframe.  One the hp300, we use
    130        1.1      dbj  * what the hardware pushes on an interrupt (frame format 0).
    131        1.1      dbj  */
    132        1.1      dbj struct clockframe {
    133        1.1      dbj 	u_short	sr;		/* sr at time of interrupt */
    134        1.1      dbj 	u_long	pc;		/* pc at time of interrupt */
    135       1.20  mycroft 	u_short	fmt:4,
    136       1.20  mycroft 		vec:12;		/* vector offset (4-word frame) */
    137       1.16      chs } __attribute__((packed));
    138        1.1      dbj 
    139        1.1      dbj #define	CLKF_USERMODE(framep)	(((framep)->sr & PSL_S) == 0)
    140        1.1      dbj #define	CLKF_BASEPRI(framep)	(((framep)->sr & PSL_IPL) == 0)
    141        1.1      dbj #define	CLKF_PC(framep)		((framep)->pc)
    142       1.20  mycroft 
    143       1.20  mycroft /*
    144       1.20  mycroft  * The clock interrupt handler can determine if it's a nested
    145       1.20  mycroft  * interrupt by checking for interrupt_depth > 1.
    146       1.20  mycroft  * (Remember, the clock interrupt handler itself will cause the
    147       1.20  mycroft  * depth counter to be incremented).
    148       1.20  mycroft  */
    149       1.20  mycroft extern volatile unsigned int interrupt_depth;
    150       1.20  mycroft #define	CLKF_INTR(framep)	(interrupt_depth > 1)
    151        1.1      dbj 
    152        1.1      dbj /*
    153        1.1      dbj  * Preempt the current process if in interrupt from user mode,
    154        1.1      dbj  * or after the current trap/syscall if in system mode.
    155        1.1      dbj  */
    156       1.13  thorpej extern int want_resched; 	/* resched() was called */
    157  1.30.20.1       ad #define	cpu_need_resched(ci)	{ want_resched = 1; aston(); }
    158        1.1      dbj 
    159        1.1      dbj /*
    160        1.1      dbj  * Give a profiling tick to the current process when the user profiling
    161        1.1      dbj  * buffer pages are invalid.  On the sun3, request an ast to send us
    162        1.1      dbj  * through trap, marking the proc as needing a profiling tick.
    163        1.1      dbj  */
    164  1.30.20.1       ad #define	cpu_need_proftick(l)	((l)->l_pflag |= LP_OWEUPC, aston())
    165        1.1      dbj 
    166        1.1      dbj /*
    167        1.1      dbj  * Notify the current process (p) that it has a signal pending,
    168        1.1      dbj  * process as soon as possible.
    169        1.1      dbj  */
    170  1.30.20.1       ad #define	cpu_signotify(l)	aston()
    171        1.1      dbj 
    172        1.1      dbj #define aston() (astpending++)
    173        1.1      dbj 
    174       1.19     matt extern	int	astpending;	/* need to trap before returning to user mode */
    175       1.19     matt extern	int	want_resched;	/* resched() was called */
    176        1.1      dbj 
    177       1.29      chs extern	void (*vectab[])(void);
    178        1.1      dbj 
    179        1.1      dbj struct frame;
    180        1.1      dbj struct fpframe;
    181        1.1      dbj struct pcb;
    182        1.1      dbj 
    183        1.1      dbj /* locore.s functions */
    184       1.29      chs void	m68881_save(struct fpframe *);
    185       1.29      chs void	m68881_restore(struct fpframe *);
    186        1.5      dbj 
    187       1.29      chs int	suline(caddr_t, caddr_t);
    188       1.29      chs void	savectx(struct pcb *);
    189       1.29      chs void	switch_exit(struct lwp *);
    190       1.29      chs void	switch_lwp_exit(struct lwp *);
    191       1.29      chs void	proc_trampoline(void);
    192       1.29      chs void	loadustp(int);
    193        1.1      dbj 
    194       1.29      chs void	doboot(void) __attribute__((__noreturn__));
    195       1.29      chs int   	nmihand(void *);
    196        1.8       is 
    197        1.8       is /* sys_machdep.c functions */
    198       1.29      chs int	cachectl1(unsigned long, vaddr_t, size_t, struct proc *);
    199       1.21      chs 
    200       1.21      chs /* vm_machdep.c functions */
    201       1.29      chs void	physaccess(caddr_t, caddr_t, int, int);
    202       1.29      chs void	physunaccess(caddr_t, int);
    203       1.29      chs int	kvtop(caddr_t);
    204        1.1      dbj 
    205        1.1      dbj /* clock.c functions */
    206       1.29      chs void	next68k_calibrate_delay(void);
    207        1.1      dbj 
    208        1.1      dbj #endif /* _KERNEL */
    209        1.1      dbj 
    210        1.1      dbj #define NEXT_RAMBASE  (0x4000000) /* really depends on slot, but... */
    211        1.1      dbj #define NEXT_BANKSIZE (0x1000000) /* Size of a memory bank in physical address */
    212        1.1      dbj 
    213        1.1      dbj #if 0
    214        1.1      dbj /* @@@ this needs to be fixed to work on 030's */
    215        1.1      dbj #define	NEXT_SLOT_ID		0x0
    216        1.1      dbj #ifdef	M68030
    217        1.1      dbj #define	NEXT_SLOT_ID_BMAP	0x0
    218       1.17      chs #endif	/* M68030 */
    219        1.1      dbj #endif
    220        1.1      dbj #ifdef	M68040
    221        1.3      dbj #ifdef DISABLE_NEXT_BMAP_CHIP		/* @@@ For turbo testing */
    222        1.3      dbj #define	NEXT_SLOT_ID_BMAP	0x0
    223        1.3      dbj #else
    224        1.1      dbj #define	NEXT_SLOT_ID_BMAP	0x00100000
    225        1.3      dbj #endif
    226        1.1      dbj #define NEXT_SLOT_ID            0x0
    227       1.17      chs #endif	/* M68040 */
    228        1.1      dbj 
    229        1.1      dbj /****************************************************************/
    230        1.1      dbj 
    231        1.1      dbj /* Eventually, I'd like to move these defines off into
    232        1.1      dbj  * configure somewhere
    233        1.1      dbj  * Darrin B Jewell <jewell (at) mit.edu>  Thu Feb  5 03:50:58 1998
    234        1.1      dbj  */
    235        1.1      dbj /* ROM */
    236        1.1      dbj #define NEXT_P_EPROM		(NEXT_SLOT_ID+0x00000000)
    237        1.1      dbj #define NEXT_P_EPROM_BMAP	(NEXT_SLOT_ID+0x01000000)
    238        1.1      dbj #define NEXT_P_EPROM_SIZE	(128 * 1024)
    239        1.1      dbj 
    240        1.1      dbj /* device space */
    241        1.1      dbj #define NEXT_P_DEV_SPACE	(NEXT_SLOT_ID+0x02000000)
    242        1.1      dbj #define NEXT_P_DEV_BMAP		(NEXT_SLOT_ID+0x02100000)
    243        1.1      dbj #define NEXT_DEV_SPACE_SIZE	0x0001c000
    244        1.1      dbj 
    245        1.1      dbj /* DMA control/status (writes MUST be 32-bit) */
    246        1.1      dbj #define NEXT_P_SCSI_CSR		(NEXT_SLOT_ID+0x02000010)
    247        1.1      dbj #define NEXT_P_SOUNDOUT_CSR	(NEXT_SLOT_ID+0x02000040)
    248        1.1      dbj #define NEXT_P_DISK_CSR		(NEXT_SLOT_ID+0x02000050)
    249        1.1      dbj #define NEXT_P_SOUNDIN_CSR	(NEXT_SLOT_ID+0x02000080)
    250        1.1      dbj #define NEXT_P_PRINTER_CSR	(NEXT_SLOT_ID+0x02000090)
    251        1.1      dbj #define NEXT_P_SCC_CSR		(NEXT_SLOT_ID+0x020000c0)
    252        1.1      dbj #define NEXT_P_DSP_CSR		(NEXT_SLOT_ID+0x020000d0)
    253        1.1      dbj #define NEXT_P_ENETX_CSR	(NEXT_SLOT_ID+0x02000110)
    254        1.1      dbj #define NEXT_P_ENETR_CSR	(NEXT_SLOT_ID+0x02000150)
    255        1.1      dbj #define NEXT_P_VIDEO_CSR	(NEXT_SLOT_ID+0x02000180)
    256        1.1      dbj #define NEXT_P_M2R_CSR		(NEXT_SLOT_ID+0x020001d0)
    257        1.1      dbj #define NEXT_P_R2M_CSR		(NEXT_SLOT_ID+0x020001c0)
    258        1.1      dbj 
    259        1.1      dbj /* DMA scratch pad (writes MUST be 32-bit) */
    260        1.1      dbj #define NEXT_P_VIDEO_SPAD	(NEXT_SLOT_ID+0x02004180)
    261        1.1      dbj #define NEXT_P_EVENT_SPAD	(NEXT_SLOT_ID+0x0200418c)
    262        1.1      dbj #define NEXT_P_M2M_SPAD		(NEXT_SLOT_ID+0x020041e0)
    263        1.1      dbj 
    264        1.1      dbj /* device registers */
    265        1.1      dbj #define NEXT_P_ENET		(NEXT_SLOT_ID_BMAP+0x02006000)
    266        1.1      dbj #define NEXT_P_DSP		(NEXT_SLOT_ID_BMAP+0x02008000)
    267        1.1      dbj #define NEXT_P_MON		(NEXT_SLOT_ID+0x0200e000)
    268        1.1      dbj #define NEXT_P_PRINTER		(NEXT_SLOT_ID+0x0200f000)
    269        1.1      dbj #define NEXT_P_DISK		(NEXT_SLOT_ID_BMAP+0x02012000)
    270        1.1      dbj #define NEXT_P_SCSI		(NEXT_SLOT_ID_BMAP+0x02014000)
    271        1.1      dbj #define NEXT_P_FLOPPY		(NEXT_SLOT_ID_BMAP+0x02014100)
    272        1.1      dbj #define NEXT_P_TIMER		(NEXT_SLOT_ID_BMAP+0x02016000)
    273        1.1      dbj #define NEXT_P_TIMER_CSR	(NEXT_SLOT_ID_BMAP+0x02016004)
    274        1.1      dbj #define NEXT_P_SCC		(NEXT_SLOT_ID_BMAP+0x02018000)
    275        1.1      dbj #define NEXT_P_SCC_CLK		(NEXT_SLOT_ID_BMAP+0x02018004)
    276        1.1      dbj #define NEXT_P_EVENTC		(NEXT_SLOT_ID_BMAP+0x0201a000)
    277        1.1      dbj #define NEXT_P_BMAP		(NEXT_SLOT_ID+0x020c0000)
    278        1.1      dbj /* All COLOR_FB registers are 1 byte wide */
    279       1.25  mycroft #define NEXT_P_C16_DAC_0	(NEXT_SLOT_ID_BMAP+0x02018100)	/* COLOR_FB - RAMDAC */
    280       1.25  mycroft #define NEXT_P_C16_DAC_1	(NEXT_SLOT_ID_BMAP+0x02018101)
    281       1.25  mycroft #define NEXT_P_C16_DAC_2	(NEXT_SLOT_ID_BMAP+0x02018102)
    282       1.25  mycroft #define NEXT_P_C16_DAC_3	(NEXT_SLOT_ID_BMAP+0x02018103)
    283       1.25  mycroft #define NEXT_P_C16_CMD_REG	(NEXT_SLOT_ID_BMAP+0x02018180)	/* COLOR_FB - CSR */
    284        1.1      dbj 
    285        1.1      dbj /* system control registers */
    286        1.1      dbj #define NEXT_P_MEMTIMING	(NEXT_SLOT_ID_BMAP+0x02006010)
    287        1.1      dbj #define NEXT_P_INTRSTAT		(NEXT_SLOT_ID+0x02007000)
    288        1.1      dbj #define NEXT_P_INTRSTAT_CON	0x02007000
    289       1.20  mycroft /* #define NEXT_P_INTRSTAT_0	(NEXT_SLOT_ID+0x02008000) */
    290        1.1      dbj #define NEXT_P_INTRMASK		(NEXT_SLOT_ID+0x02007800)
    291        1.1      dbj #define NEXT_P_INTRMASK_CON	0x02007800
    292       1.20  mycroft /* #define NEXT_P_INTRMASK_0	(NEXT_SLOT_ID+0x0200a000) */
    293        1.1      dbj #define NEXT_P_SCR1		(NEXT_SLOT_ID+0x0200c000)
    294        1.1      dbj #define NEXT_P_SCR1_CON	0x0200c000
    295        1.1      dbj #define NEXT_P_SID		0x0200c800		/* NOT slot-relative */
    296        1.1      dbj #define NEXT_P_SCR2		(NEXT_SLOT_ID+0x0200d000)
    297        1.1      dbj #define NEXT_P_SCR2_CON	0x0200d000
    298        1.1      dbj #define NEXT_P_RMTINT		(NEXT_SLOT_ID+0x0200d800)
    299        1.1      dbj #define NEXT_P_BRIGHTNESS	(NEXT_SLOT_ID_BMAP+0x02010000)
    300        1.1      dbj #define NEXT_P_DRAM_TIMING	(NEXT_SLOT_ID_BMAP+0x02018190) /* Warp 9C memory ctlr */
    301        1.1      dbj #define NEXT_P_VRAM_TIMING	(NEXT_SLOT_ID_BMAP+0x02018198) /* Warp 9C memory ctlr */
    302        1.1      dbj 
    303        1.1      dbj /* memory */
    304        1.1      dbj #define NEXT_P_MAINMEM		(NEXT_SLOT_ID+0x04000000)
    305        1.1      dbj #define NEXT_P_MEMSIZE		0x04000000
    306        1.1      dbj #define NEXT_P_VIDEOMEM		(NEXT_SLOT_ID+0x0b000000)
    307        1.1      dbj #define NEXT_P_VIDEOSIZE	0x0003a800
    308       1.14   deberg #if 0
    309        1.1      dbj #define NEXT_P_C16_VIDEOMEM	(NEXT_SLOT_ID+0x06000000)	/* COLOR_FB */
    310       1.14   deberg #endif
    311       1.14   deberg #define NEXT_P_C16_VIDEOMEM	(0x2c000000)
    312        1.1      dbj #define NEXT_P_C16_VIDEOSIZE	0x001D4000		/* COLOR_FB */
    313        1.1      dbj #define NEXT_P_WF4VIDEO		(NEXT_SLOT_ID+0x0c000000)	/* w A+B-AB function */
    314        1.1      dbj #define NEXT_P_WF3VIDEO		(NEXT_SLOT_ID+0x0d000000)	/* w (1-A)B function */
    315        1.1      dbj #define NEXT_P_WF2VIDEO		(NEXT_SLOT_ID+0x0e000000)	/* w ceil(A+B) function */
    316        1.1      dbj #define NEXT_P_WF1VIDEO		(NEXT_SLOT_ID+0x0f000000)	/* w AB function */
    317        1.1      dbj #define NEXT_P_WF4MEM		(NEXT_SLOT_ID+0x10000000)	/* w A+B-AB function */
    318        1.1      dbj #define NEXT_P_WF3MEM		(NEXT_SLOT_ID+0x14000000)	/* w (1-A)B function */
    319        1.1      dbj #define NEXT_P_WF2MEM		(NEXT_SLOT_ID+0x18000000)	/* w ceil(A+B) function */
    320        1.1      dbj #define NEXT_P_WF1MEM		(NEXT_SLOT_ID+0x1c000000)	/* w AB function */
    321        1.1      dbj #define NEXT_NMWF		4			/* # of memory write funcs */
    322        1.1      dbj 
    323        1.1      dbj /*
    324        1.1      dbj  * Interrupt structure.
    325        1.1      dbj  * BASE and BITS define the origin and length of the bit field in the
    326        1.1      dbj  * interrupt status/mask register for the particular interrupt level.
    327        1.1      dbj  * The first component of the interrupt device name indicates the bit
    328        1.1      dbj  * position in the interrupt status and mask registers; the second is the
    329        1.1      dbj  * interrupt level; the third is the bit index relative to the start of the
    330        1.1      dbj  * bit field.
    331        1.1      dbj  */
    332        1.1      dbj #define	NEXT_I(l,i,b)	(((b) << 8) | ((l) << 4) | (i))
    333        1.1      dbj #define	NEXT_I_INDEX(i)	((i) & 0xf)
    334        1.1      dbj #define	NEXT_I_IPL(i)	(((i) >> 4) & 7)
    335        1.1      dbj #define	NEXT_I_BIT(i)	( 1 << (((i) >> 8) & 0x1f))
    336        1.1      dbj 
    337        1.1      dbj #define	NEXT_I_IPL7_BASE	0
    338        1.1      dbj #define	NEXT_I_IPL7_BITS	2
    339        1.1      dbj #define	NEXT_I_NMI		NEXT_I(7,0,31)
    340        1.1      dbj #define	NEXT_I_PFAIL		NEXT_I(7,1,30)
    341        1.1      dbj 
    342        1.1      dbj #define	NEXT_I_IPL6_BASE	2
    343        1.1      dbj #define	NEXT_I_IPL6_BITS	12
    344        1.1      dbj #define	NEXT_I_TIMER		NEXT_I(6,0,29)
    345        1.1      dbj #define	NEXT_I_ENETX_DMA	NEXT_I(6,1,28)
    346        1.1      dbj #define	NEXT_I_ENETR_DMA	NEXT_I(6,2,27)
    347        1.2      dbj #define	NEXT_I_SCSI_DMA		NEXT_I(6,3,26)
    348        1.1      dbj #define	NEXT_I_DISK_DMA	        NEXT_I(6,4,25)
    349        1.1      dbj #define	NEXT_I_PRINTER_DMA	NEXT_I(6,5,24)
    350        1.1      dbj #define	NEXT_I_SOUND_OUT_DMA	NEXT_I(6,6,23)
    351        1.1      dbj #define	NEXT_I_SOUND_IN_DMA	NEXT_I(6,7,22)
    352        1.1      dbj #define	NEXT_I_SCC_DMA	        NEXT_I(6,8,21)
    353        1.1      dbj #define	NEXT_I_DSP_DMA		NEXT_I(6,9,20)
    354        1.1      dbj #define	NEXT_I_M2R_DMA		NEXT_I(6,10,19)
    355        1.1      dbj #define	NEXT_I_R2M_DMA		NEXT_I(6,11,18)
    356        1.1      dbj 
    357        1.1      dbj #define	NEXT_I_IPL5_BASE	14
    358        1.1      dbj #define	NEXT_I_IPL5_BITS	3
    359        1.1      dbj #define	NEXT_I_SCC		NEXT_I(5,0,17)
    360        1.1      dbj #define	NEXT_I_REMOTE		NEXT_I(5,1,16)
    361        1.1      dbj #define	NEXT_I_BUS		NEXT_I(5,2,15)
    362        1.1      dbj 
    363        1.1      dbj #define	NEXT_I_IPL4_BASE	17
    364        1.1      dbj #define	NEXT_I_IPL4_BITS	1
    365        1.1      dbj #define	NEXT_I_DSP_4		NEXT_I(4,0,14)
    366        1.1      dbj 
    367        1.1      dbj #define	NEXT_I_IPL3_BASE	18
    368        1.1      dbj #define	NEXT_I_IPL3_BITS	12
    369        1.1      dbj #define	NEXT_I_DISK		NEXT_I(3,0,13)
    370        1.1      dbj #define	NEXT_I_C16_VIDEO	NEXT_I(3,0,13)	/* COLOR_FB - Steals old ESDI interrupt */
    371        1.1      dbj #define	NEXT_I_SCSI		NEXT_I(3,1,12)
    372        1.1      dbj #define	NEXT_I_PRINTER		NEXT_I(3,2,11)
    373        1.1      dbj #define	NEXT_I_ENETX		NEXT_I(3,3,10)
    374        1.1      dbj #define	NEXT_I_ENETR		NEXT_I(3,4,9)
    375        1.1      dbj #define	NEXT_I_SOUND_OVRUN	NEXT_I(3,5,8)
    376        1.1      dbj #define	NEXT_I_PHONE		NEXT_I(3,6,7)
    377        1.1      dbj #define	NEXT_I_DSP_3		NEXT_I(3,7,6)
    378        1.1      dbj #define	NEXT_I_VIDEO		NEXT_I(3,8,5)
    379        1.1      dbj #define	NEXT_I_MONITOR		NEXT_I(3,9,4)
    380        1.1      dbj #define	NEXT_I_KYBD_MOUSE	NEXT_I(3,10,3)
    381        1.1      dbj #define	NEXT_I_POWER		NEXT_I(3,11,2)
    382        1.1      dbj 
    383        1.1      dbj #define	NEXT_I_IPL2_BASE	30
    384        1.1      dbj #define	NEXT_I_IPL2_BITS	1
    385        1.1      dbj #define	NEXT_I_SOFTINT1		NEXT_I(2,0,1)
    386        1.1      dbj 
    387        1.1      dbj #define	NEXT_I_IPL1_BASE	31
    388        1.1      dbj #define	NEXT_I_IPL1_BITS	1
    389        1.1      dbj #define	NEXT_I_SOFTINT0		NEXT_I(1,0,0)
    390        1.1      dbj 
    391        1.1      dbj /****************************************************************/
    392        1.1      dbj 
    393        1.1      dbj /* physical memory sections */
    394        1.1      dbj #if 0
    395        1.1      dbj #define	ROMBASE		(0x00000000)
    396        1.1      dbj #endif
    397        1.1      dbj 
    398        1.1      dbj #define	INTIOBASE	(0x02000000)
    399        1.1      dbj #define	INTIOTOP	(0x02120000)
    400       1.10      dbj #define MONOBASE        (0x0b000000)
    401       1.10      dbj #define MONOTOP         (0x0b03a800)
    402       1.14   deberg #define COLORBASE	(0x2c000000)
    403       1.14   deberg #define COLORTOP	(0x2c1D4000)
    404        1.7      dbj 
    405        1.1      dbj #define NEXT_INTR_BITS \
    406        1.4      dbj "\20\40NMI\37PFAIL\36TIMER\35ENETX_DMA\34ENETR_DMA\33SCSI_DMA\32DISK_DMA\31PRINTER_DMA\30SOUND_OUT_DMA\27SOUND_IN_DMA\26SCC_DMA\25DSP_DMA\24M2R_DMA\23R2M_DMA\22SCC\21REMOTE\20BUS\17DSP_4\16DISK|C16_VIDEO\15SCSI\14PRINTER\13ENETX\12ENETR\11SOUND_OVRUN\10PHONE\07DSP_3\06VIDEO\05MONITOR\04KYBD_MOUSE\03POWER\02SOFTINT1\01SOFTINT0"
    407        1.1      dbj 
    408        1.1      dbj /*
    409        1.1      dbj  * Internal IO space:
    410        1.1      dbj  *
    411        1.1      dbj  * Ranges from 0x400000 to 0x600000 (IIOMAPSIZE).
    412        1.1      dbj  *
    413        1.1      dbj  * Internal IO space is mapped in the kernel from ``intiobase'' to
    414        1.1      dbj  * ``intiolimit'' (defined in locore.s).  Since it is always mapped,
    415        1.1      dbj  * conversion between physical and kernel virtual addresses is easy.
    416        1.1      dbj  */
    417       1.24  mycroft #define	IIOV(pa)	((int)(pa)-INTIOBASE+intiobase)
    418       1.24  mycroft #define	IIOP(va)	((int)(va)-intiobase+INTIOBASE)
    419        1.1      dbj #define	IIOMAPSIZE	btoc(INTIOTOP-INTIOBASE)	/* 2mb */
    420        1.7      dbj 
    421       1.10      dbj /* mono fb space */
    422       1.10      dbj #define	MONOMAPSIZE	btoc(MONOTOP-MONOBASE)	/* who cares */
    423       1.10      dbj 
    424       1.10      dbj /* color fb space */
    425       1.10      dbj #define	COLORMAPSIZE	btoc(COLORTOP-COLORBASE)	/* who cares */
    426        1.1      dbj 
    427       1.20  mycroft #endif	/* _MACHINE_CPU_H_ */
    428