Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.46.6.2
      1  1.46.6.1       tls /*	$NetBSD: cpu.h,v 1.46.6.2 2017/12/03 11:36:33 jdolecek Exp $	*/
      2       1.1       dbj 
      3       1.1       dbj /*
      4      1.44     rmind  * Copyright (c) 1988 University of Utah.
      5       1.1       dbj  * Copyright (c) 1982, 1990, 1993
      6       1.1       dbj  *	The Regents of the University of California.  All rights reserved.
      7      1.23       agc  *
      8      1.23       agc  * This code is derived from software contributed to Berkeley by
      9      1.23       agc  * the Systems Programming Group of the University of Utah Computer
     10      1.23       agc  * Science Department.
     11      1.23       agc  *
     12      1.23       agc  * Redistribution and use in source and binary forms, with or without
     13      1.23       agc  * modification, are permitted provided that the following conditions
     14      1.23       agc  * are met:
     15      1.23       agc  * 1. Redistributions of source code must retain the above copyright
     16      1.23       agc  *    notice, this list of conditions and the following disclaimer.
     17      1.23       agc  * 2. Redistributions in binary form must reproduce the above copyright
     18      1.23       agc  *    notice, this list of conditions and the following disclaimer in the
     19      1.23       agc  *    documentation and/or other materials provided with the distribution.
     20      1.23       agc  * 3. Neither the name of the University nor the names of its contributors
     21      1.23       agc  *    may be used to endorse or promote products derived from this software
     22      1.23       agc  *    without specific prior written permission.
     23      1.23       agc  *
     24      1.23       agc  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25      1.23       agc  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26      1.23       agc  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27      1.23       agc  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28      1.23       agc  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29      1.23       agc  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30      1.23       agc  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31      1.23       agc  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32      1.23       agc  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33      1.23       agc  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34      1.23       agc  * SUCH DAMAGE.
     35      1.23       agc  *
     36      1.23       agc  * from: Utah $Hdr: cpu.h 1.16 91/03/25$
     37      1.23       agc  *
     38      1.23       agc  *	@(#)cpu.h	8.4 (Berkeley) 1/5/94
     39      1.23       agc  */
     40       1.1       dbj 
     41      1.20   mycroft #ifndef _MACHINE_CPU_H_
     42      1.20   mycroft #define _MACHINE_CPU_H_
     43       1.1       dbj 
     44      1.18       mrg #if defined(_KERNEL_OPT)
     45      1.12   thorpej #include "opt_lockdebug.h"
     46      1.42       mrg #include "opt_m68k_arch.h"
     47      1.12   thorpej #endif
     48      1.12   thorpej 
     49       1.1       dbj /*
     50      1.46   tsutsui  * Get common m68k definitions.
     51       1.1       dbj  */
     52      1.46   tsutsui #include <m68k/cpu.h>
     53       1.1       dbj 
     54      1.46   tsutsui #if defined(_KERNEL)
     55       1.1       dbj /*
     56      1.46   tsutsui  * Exported definitions unique to next68k/68k cpu support.
     57       1.1       dbj  */
     58       1.1       dbj #define	M68K_MMU_MOTOROLA
     59       1.1       dbj 
     60       1.1       dbj /*
     61       1.1       dbj  * Get interrupt glue.
     62       1.1       dbj  */
     63       1.1       dbj #include <machine/intr.h>
     64       1.1       dbj 
     65       1.1       dbj /*
     66       1.1       dbj  * Arguments to hardclock and gatherstats encapsulate the previous
     67  1.46.6.2  jdolecek  * machine state in an opaque clockframe.  On the next68k, we use
     68       1.1       dbj  * what the hardware pushes on an interrupt (frame format 0).
     69       1.1       dbj  */
     70       1.1       dbj struct clockframe {
     71       1.1       dbj 	u_short	sr;		/* sr at time of interrupt */
     72       1.1       dbj 	u_long	pc;		/* pc at time of interrupt */
     73      1.20   mycroft 	u_short	fmt:4,
     74      1.20   mycroft 		vec:12;		/* vector offset (4-word frame) */
     75      1.16       chs } __attribute__((packed));
     76       1.1       dbj 
     77       1.1       dbj #define	CLKF_USERMODE(framep)	(((framep)->sr & PSL_S) == 0)
     78       1.1       dbj #define	CLKF_PC(framep)		((framep)->pc)
     79      1.20   mycroft 
     80      1.20   mycroft /*
     81      1.20   mycroft  * The clock interrupt handler can determine if it's a nested
     82      1.20   mycroft  * interrupt by checking for interrupt_depth > 1.
     83      1.20   mycroft  * (Remember, the clock interrupt handler itself will cause the
     84      1.20   mycroft  * depth counter to be incremented).
     85      1.20   mycroft  */
     86      1.20   mycroft extern volatile unsigned int interrupt_depth;
     87      1.20   mycroft #define	CLKF_INTR(framep)	(interrupt_depth > 1)
     88       1.1       dbj 
     89       1.1       dbj /*
     90       1.1       dbj  * Preempt the current process if in interrupt from user mode,
     91       1.1       dbj  * or after the current trap/syscall if in system mode.
     92       1.1       dbj  */
     93  1.46.6.1       tls #define	cpu_need_resched(ci,flags)	do {	\
     94  1.46.6.1       tls 	__USE(flags); 				\
     95  1.46.6.1       tls 	ci->ci_want_resched = 1;		\
     96  1.46.6.1       tls 	aston();				\
     97  1.46.6.1       tls } while (/*CONSTCOND*/0)
     98       1.1       dbj 
     99       1.1       dbj /*
    100       1.1       dbj  * Give a profiling tick to the current process when the user profiling
    101  1.46.6.2  jdolecek  * buffer pages are invalid.  On the next68k, request an ast to send us
    102       1.1       dbj  * through trap, marking the proc as needing a profiling tick.
    103       1.1       dbj  */
    104      1.31        ad #define	cpu_need_proftick(l)	((l)->l_pflag |= LP_OWEUPC, aston())
    105       1.1       dbj 
    106       1.1       dbj /*
    107       1.1       dbj  * Notify the current process (p) that it has a signal pending,
    108       1.1       dbj  * process as soon as possible.
    109       1.1       dbj  */
    110      1.31        ad #define	cpu_signotify(l)	aston()
    111       1.1       dbj 
    112       1.1       dbj #define aston() (astpending++)
    113       1.1       dbj 
    114      1.19      matt extern	int	astpending;	/* need to trap before returning to user mode */
    115       1.1       dbj 
    116      1.29       chs extern	void (*vectab[])(void);
    117       1.1       dbj 
    118       1.1       dbj /* locore.s functions */
    119      1.33  christos int	suline(void *, void *);
    120      1.29       chs void	loadustp(int);
    121       1.1       dbj 
    122      1.29       chs void	doboot(void) __attribute__((__noreturn__));
    123      1.39   tsutsui int	nmihand(void *);
    124       1.8        is 
    125       1.1       dbj /* clock.c functions */
    126      1.29       chs void	next68k_calibrate_delay(void);
    127       1.1       dbj 
    128       1.1       dbj #endif /* _KERNEL */
    129       1.1       dbj 
    130       1.1       dbj #define NEXT_RAMBASE  (0x4000000) /* really depends on slot, but... */
    131       1.1       dbj #define NEXT_BANKSIZE (0x1000000) /* Size of a memory bank in physical address */
    132       1.1       dbj 
    133       1.1       dbj #if 0
    134       1.1       dbj /* @@@ this needs to be fixed to work on 030's */
    135       1.1       dbj #define	NEXT_SLOT_ID		0x0
    136       1.1       dbj #ifdef	M68030
    137       1.1       dbj #define	NEXT_SLOT_ID_BMAP	0x0
    138      1.17       chs #endif	/* M68030 */
    139       1.1       dbj #endif
    140       1.1       dbj #ifdef	M68040
    141       1.3       dbj #ifdef DISABLE_NEXT_BMAP_CHIP		/* @@@ For turbo testing */
    142       1.3       dbj #define	NEXT_SLOT_ID_BMAP	0x0
    143       1.3       dbj #else
    144       1.1       dbj #define	NEXT_SLOT_ID_BMAP	0x00100000
    145       1.3       dbj #endif
    146      1.39   tsutsui #define NEXT_SLOT_ID		0x0
    147      1.17       chs #endif	/* M68040 */
    148       1.1       dbj 
    149       1.1       dbj /****************************************************************/
    150       1.1       dbj 
    151       1.1       dbj /* Eventually, I'd like to move these defines off into
    152       1.1       dbj  * configure somewhere
    153       1.1       dbj  * Darrin B Jewell <jewell (at) mit.edu>  Thu Feb  5 03:50:58 1998
    154       1.1       dbj  */
    155       1.1       dbj /* ROM */
    156       1.1       dbj #define NEXT_P_EPROM		(NEXT_SLOT_ID+0x00000000)
    157       1.1       dbj #define NEXT_P_EPROM_BMAP	(NEXT_SLOT_ID+0x01000000)
    158       1.1       dbj #define NEXT_P_EPROM_SIZE	(128 * 1024)
    159       1.1       dbj 
    160       1.1       dbj /* device space */
    161       1.1       dbj #define NEXT_P_DEV_SPACE	(NEXT_SLOT_ID+0x02000000)
    162       1.1       dbj #define NEXT_P_DEV_BMAP		(NEXT_SLOT_ID+0x02100000)
    163       1.1       dbj #define NEXT_DEV_SPACE_SIZE	0x0001c000
    164       1.1       dbj 
    165       1.1       dbj /* DMA control/status (writes MUST be 32-bit) */
    166       1.1       dbj #define NEXT_P_SCSI_CSR		(NEXT_SLOT_ID+0x02000010)
    167       1.1       dbj #define NEXT_P_SOUNDOUT_CSR	(NEXT_SLOT_ID+0x02000040)
    168       1.1       dbj #define NEXT_P_DISK_CSR		(NEXT_SLOT_ID+0x02000050)
    169       1.1       dbj #define NEXT_P_SOUNDIN_CSR	(NEXT_SLOT_ID+0x02000080)
    170       1.1       dbj #define NEXT_P_PRINTER_CSR	(NEXT_SLOT_ID+0x02000090)
    171       1.1       dbj #define NEXT_P_SCC_CSR		(NEXT_SLOT_ID+0x020000c0)
    172       1.1       dbj #define NEXT_P_DSP_CSR		(NEXT_SLOT_ID+0x020000d0)
    173       1.1       dbj #define NEXT_P_ENETX_CSR	(NEXT_SLOT_ID+0x02000110)
    174       1.1       dbj #define NEXT_P_ENETR_CSR	(NEXT_SLOT_ID+0x02000150)
    175       1.1       dbj #define NEXT_P_VIDEO_CSR	(NEXT_SLOT_ID+0x02000180)
    176       1.1       dbj #define NEXT_P_M2R_CSR		(NEXT_SLOT_ID+0x020001d0)
    177       1.1       dbj #define NEXT_P_R2M_CSR		(NEXT_SLOT_ID+0x020001c0)
    178       1.1       dbj 
    179       1.1       dbj /* DMA scratch pad (writes MUST be 32-bit) */
    180       1.1       dbj #define NEXT_P_VIDEO_SPAD	(NEXT_SLOT_ID+0x02004180)
    181       1.1       dbj #define NEXT_P_EVENT_SPAD	(NEXT_SLOT_ID+0x0200418c)
    182       1.1       dbj #define NEXT_P_M2M_SPAD		(NEXT_SLOT_ID+0x020041e0)
    183       1.1       dbj 
    184       1.1       dbj /* device registers */
    185       1.1       dbj #define NEXT_P_ENET		(NEXT_SLOT_ID_BMAP+0x02006000)
    186       1.1       dbj #define NEXT_P_DSP		(NEXT_SLOT_ID_BMAP+0x02008000)
    187       1.1       dbj #define NEXT_P_MON		(NEXT_SLOT_ID+0x0200e000)
    188       1.1       dbj #define NEXT_P_PRINTER		(NEXT_SLOT_ID+0x0200f000)
    189       1.1       dbj #define NEXT_P_DISK		(NEXT_SLOT_ID_BMAP+0x02012000)
    190       1.1       dbj #define NEXT_P_SCSI		(NEXT_SLOT_ID_BMAP+0x02014000)
    191       1.1       dbj #define NEXT_P_FLOPPY		(NEXT_SLOT_ID_BMAP+0x02014100)
    192       1.1       dbj #define NEXT_P_TIMER		(NEXT_SLOT_ID_BMAP+0x02016000)
    193       1.1       dbj #define NEXT_P_TIMER_CSR	(NEXT_SLOT_ID_BMAP+0x02016004)
    194       1.1       dbj #define NEXT_P_SCC		(NEXT_SLOT_ID_BMAP+0x02018000)
    195       1.1       dbj #define NEXT_P_SCC_CLK		(NEXT_SLOT_ID_BMAP+0x02018004)
    196       1.1       dbj #define NEXT_P_EVENTC		(NEXT_SLOT_ID_BMAP+0x0201a000)
    197       1.1       dbj #define NEXT_P_BMAP		(NEXT_SLOT_ID+0x020c0000)
    198       1.1       dbj /* All COLOR_FB registers are 1 byte wide */
    199      1.25   mycroft #define NEXT_P_C16_DAC_0	(NEXT_SLOT_ID_BMAP+0x02018100)	/* COLOR_FB - RAMDAC */
    200      1.25   mycroft #define NEXT_P_C16_DAC_1	(NEXT_SLOT_ID_BMAP+0x02018101)
    201      1.25   mycroft #define NEXT_P_C16_DAC_2	(NEXT_SLOT_ID_BMAP+0x02018102)
    202      1.25   mycroft #define NEXT_P_C16_DAC_3	(NEXT_SLOT_ID_BMAP+0x02018103)
    203      1.25   mycroft #define NEXT_P_C16_CMD_REG	(NEXT_SLOT_ID_BMAP+0x02018180)	/* COLOR_FB - CSR */
    204       1.1       dbj 
    205       1.1       dbj /* system control registers */
    206       1.1       dbj #define NEXT_P_MEMTIMING	(NEXT_SLOT_ID_BMAP+0x02006010)
    207       1.1       dbj #define NEXT_P_INTRSTAT		(NEXT_SLOT_ID+0x02007000)
    208       1.1       dbj #define NEXT_P_INTRSTAT_CON	0x02007000
    209      1.20   mycroft /* #define NEXT_P_INTRSTAT_0	(NEXT_SLOT_ID+0x02008000) */
    210       1.1       dbj #define NEXT_P_INTRMASK		(NEXT_SLOT_ID+0x02007800)
    211       1.1       dbj #define NEXT_P_INTRMASK_CON	0x02007800
    212      1.20   mycroft /* #define NEXT_P_INTRMASK_0	(NEXT_SLOT_ID+0x0200a000) */
    213       1.1       dbj #define NEXT_P_SCR1		(NEXT_SLOT_ID+0x0200c000)
    214       1.1       dbj #define NEXT_P_SCR1_CON	0x0200c000
    215       1.1       dbj #define NEXT_P_SID		0x0200c800		/* NOT slot-relative */
    216       1.1       dbj #define NEXT_P_SCR2		(NEXT_SLOT_ID+0x0200d000)
    217       1.1       dbj #define NEXT_P_SCR2_CON	0x0200d000
    218       1.1       dbj #define NEXT_P_RMTINT		(NEXT_SLOT_ID+0x0200d800)
    219       1.1       dbj #define NEXT_P_BRIGHTNESS	(NEXT_SLOT_ID_BMAP+0x02010000)
    220       1.1       dbj #define NEXT_P_DRAM_TIMING	(NEXT_SLOT_ID_BMAP+0x02018190) /* Warp 9C memory ctlr */
    221       1.1       dbj #define NEXT_P_VRAM_TIMING	(NEXT_SLOT_ID_BMAP+0x02018198) /* Warp 9C memory ctlr */
    222       1.1       dbj 
    223       1.1       dbj /* memory */
    224       1.1       dbj #define NEXT_P_MAINMEM		(NEXT_SLOT_ID+0x04000000)
    225       1.1       dbj #define NEXT_P_MEMSIZE		0x04000000
    226       1.1       dbj #define NEXT_P_VIDEOMEM		(NEXT_SLOT_ID+0x0b000000)
    227       1.1       dbj #define NEXT_P_VIDEOSIZE	0x0003a800
    228      1.14    deberg #if 0
    229       1.1       dbj #define NEXT_P_C16_VIDEOMEM	(NEXT_SLOT_ID+0x06000000)	/* COLOR_FB */
    230      1.14    deberg #endif
    231      1.14    deberg #define NEXT_P_C16_VIDEOMEM	(0x2c000000)
    232       1.1       dbj #define NEXT_P_C16_VIDEOSIZE	0x001D4000		/* COLOR_FB */
    233       1.1       dbj #define NEXT_P_WF4VIDEO		(NEXT_SLOT_ID+0x0c000000)	/* w A+B-AB function */
    234       1.1       dbj #define NEXT_P_WF3VIDEO		(NEXT_SLOT_ID+0x0d000000)	/* w (1-A)B function */
    235       1.1       dbj #define NEXT_P_WF2VIDEO		(NEXT_SLOT_ID+0x0e000000)	/* w ceil(A+B) function */
    236       1.1       dbj #define NEXT_P_WF1VIDEO		(NEXT_SLOT_ID+0x0f000000)	/* w AB function */
    237       1.1       dbj #define NEXT_P_WF4MEM		(NEXT_SLOT_ID+0x10000000)	/* w A+B-AB function */
    238       1.1       dbj #define NEXT_P_WF3MEM		(NEXT_SLOT_ID+0x14000000)	/* w (1-A)B function */
    239       1.1       dbj #define NEXT_P_WF2MEM		(NEXT_SLOT_ID+0x18000000)	/* w ceil(A+B) function */
    240       1.1       dbj #define NEXT_P_WF1MEM		(NEXT_SLOT_ID+0x1c000000)	/* w AB function */
    241       1.1       dbj #define NEXT_NMWF		4			/* # of memory write funcs */
    242       1.1       dbj 
    243       1.1       dbj /*
    244       1.1       dbj  * Interrupt structure.
    245       1.1       dbj  * BASE and BITS define the origin and length of the bit field in the
    246       1.1       dbj  * interrupt status/mask register for the particular interrupt level.
    247       1.1       dbj  * The first component of the interrupt device name indicates the bit
    248       1.1       dbj  * position in the interrupt status and mask registers; the second is the
    249       1.1       dbj  * interrupt level; the third is the bit index relative to the start of the
    250       1.1       dbj  * bit field.
    251       1.1       dbj  */
    252       1.1       dbj #define	NEXT_I(l,i,b)	(((b) << 8) | ((l) << 4) | (i))
    253       1.1       dbj #define	NEXT_I_INDEX(i)	((i) & 0xf)
    254       1.1       dbj #define	NEXT_I_IPL(i)	(((i) >> 4) & 7)
    255       1.1       dbj #define	NEXT_I_BIT(i)	( 1 << (((i) >> 8) & 0x1f))
    256       1.1       dbj 
    257       1.1       dbj #define	NEXT_I_IPL7_BASE	0
    258       1.1       dbj #define	NEXT_I_IPL7_BITS	2
    259       1.1       dbj #define	NEXT_I_NMI		NEXT_I(7,0,31)
    260       1.1       dbj #define	NEXT_I_PFAIL		NEXT_I(7,1,30)
    261       1.1       dbj 
    262       1.1       dbj #define	NEXT_I_IPL6_BASE	2
    263       1.1       dbj #define	NEXT_I_IPL6_BITS	12
    264       1.1       dbj #define	NEXT_I_TIMER		NEXT_I(6,0,29)
    265       1.1       dbj #define	NEXT_I_ENETX_DMA	NEXT_I(6,1,28)
    266       1.1       dbj #define	NEXT_I_ENETR_DMA	NEXT_I(6,2,27)
    267       1.2       dbj #define	NEXT_I_SCSI_DMA		NEXT_I(6,3,26)
    268      1.39   tsutsui #define	NEXT_I_DISK_DMA		NEXT_I(6,4,25)
    269       1.1       dbj #define	NEXT_I_PRINTER_DMA	NEXT_I(6,5,24)
    270       1.1       dbj #define	NEXT_I_SOUND_OUT_DMA	NEXT_I(6,6,23)
    271       1.1       dbj #define	NEXT_I_SOUND_IN_DMA	NEXT_I(6,7,22)
    272      1.39   tsutsui #define	NEXT_I_SCC_DMA		NEXT_I(6,8,21)
    273       1.1       dbj #define	NEXT_I_DSP_DMA		NEXT_I(6,9,20)
    274       1.1       dbj #define	NEXT_I_M2R_DMA		NEXT_I(6,10,19)
    275       1.1       dbj #define	NEXT_I_R2M_DMA		NEXT_I(6,11,18)
    276       1.1       dbj 
    277       1.1       dbj #define	NEXT_I_IPL5_BASE	14
    278       1.1       dbj #define	NEXT_I_IPL5_BITS	3
    279       1.1       dbj #define	NEXT_I_SCC		NEXT_I(5,0,17)
    280       1.1       dbj #define	NEXT_I_REMOTE		NEXT_I(5,1,16)
    281       1.1       dbj #define	NEXT_I_BUS		NEXT_I(5,2,15)
    282       1.1       dbj 
    283       1.1       dbj #define	NEXT_I_IPL4_BASE	17
    284       1.1       dbj #define	NEXT_I_IPL4_BITS	1
    285       1.1       dbj #define	NEXT_I_DSP_4		NEXT_I(4,0,14)
    286       1.1       dbj 
    287       1.1       dbj #define	NEXT_I_IPL3_BASE	18
    288       1.1       dbj #define	NEXT_I_IPL3_BITS	12
    289       1.1       dbj #define	NEXT_I_DISK		NEXT_I(3,0,13)
    290       1.1       dbj #define	NEXT_I_C16_VIDEO	NEXT_I(3,0,13)	/* COLOR_FB - Steals old ESDI interrupt */
    291       1.1       dbj #define	NEXT_I_SCSI		NEXT_I(3,1,12)
    292       1.1       dbj #define	NEXT_I_PRINTER		NEXT_I(3,2,11)
    293       1.1       dbj #define	NEXT_I_ENETX		NEXT_I(3,3,10)
    294       1.1       dbj #define	NEXT_I_ENETR		NEXT_I(3,4,9)
    295       1.1       dbj #define	NEXT_I_SOUND_OVRUN	NEXT_I(3,5,8)
    296       1.1       dbj #define	NEXT_I_PHONE		NEXT_I(3,6,7)
    297       1.1       dbj #define	NEXT_I_DSP_3		NEXT_I(3,7,6)
    298       1.1       dbj #define	NEXT_I_VIDEO		NEXT_I(3,8,5)
    299       1.1       dbj #define	NEXT_I_MONITOR		NEXT_I(3,9,4)
    300       1.1       dbj #define	NEXT_I_KYBD_MOUSE	NEXT_I(3,10,3)
    301       1.1       dbj #define	NEXT_I_POWER		NEXT_I(3,11,2)
    302       1.1       dbj 
    303       1.1       dbj #define	NEXT_I_IPL2_BASE	30
    304       1.1       dbj #define	NEXT_I_IPL2_BITS	1
    305       1.1       dbj #define	NEXT_I_SOFTINT1		NEXT_I(2,0,1)
    306       1.1       dbj 
    307       1.1       dbj #define	NEXT_I_IPL1_BASE	31
    308       1.1       dbj #define	NEXT_I_IPL1_BITS	1
    309       1.1       dbj #define	NEXT_I_SOFTINT0		NEXT_I(1,0,0)
    310       1.1       dbj 
    311       1.1       dbj /****************************************************************/
    312       1.1       dbj 
    313       1.1       dbj /* physical memory sections */
    314       1.1       dbj #if 0
    315       1.1       dbj #define	ROMBASE		(0x00000000)
    316       1.1       dbj #endif
    317       1.1       dbj 
    318       1.1       dbj #define	INTIOBASE	(0x02000000)
    319       1.1       dbj #define	INTIOTOP	(0x02120000)
    320      1.39   tsutsui #define MONOBASE	(0x0b000000)
    321      1.39   tsutsui #define MONOTOP		(0x0b03a800)
    322      1.14    deberg #define COLORBASE	(0x2c000000)
    323      1.14    deberg #define COLORTOP	(0x2c1D4000)
    324      1.39   tsutsui 
    325       1.1       dbj #define NEXT_INTR_BITS \
    326       1.4       dbj "\20\40NMI\37PFAIL\36TIMER\35ENETX_DMA\34ENETR_DMA\33SCSI_DMA\32DISK_DMA\31PRINTER_DMA\30SOUND_OUT_DMA\27SOUND_IN_DMA\26SCC_DMA\25DSP_DMA\24M2R_DMA\23R2M_DMA\22SCC\21REMOTE\20BUS\17DSP_4\16DISK|C16_VIDEO\15SCSI\14PRINTER\13ENETX\12ENETR\11SOUND_OVRUN\10PHONE\07DSP_3\06VIDEO\05MONITOR\04KYBD_MOUSE\03POWER\02SOFTINT1\01SOFTINT0"
    327       1.1       dbj 
    328       1.1       dbj /*
    329       1.1       dbj  * Internal IO space:
    330       1.1       dbj  *
    331       1.1       dbj  * Ranges from 0x400000 to 0x600000 (IIOMAPSIZE).
    332       1.1       dbj  *
    333       1.1       dbj  * Internal IO space is mapped in the kernel from ``intiobase'' to
    334       1.1       dbj  * ``intiolimit'' (defined in locore.s).  Since it is always mapped,
    335       1.1       dbj  * conversion between physical and kernel virtual addresses is easy.
    336       1.1       dbj  */
    337      1.24   mycroft #define	IIOV(pa)	((int)(pa)-INTIOBASE+intiobase)
    338      1.24   mycroft #define	IIOP(va)	((int)(va)-intiobase+INTIOBASE)
    339       1.1       dbj #define	IIOMAPSIZE	btoc(INTIOTOP-INTIOBASE)	/* 2mb */
    340       1.7       dbj 
    341      1.10       dbj /* mono fb space */
    342      1.10       dbj #define	MONOMAPSIZE	btoc(MONOTOP-MONOBASE)	/* who cares */
    343      1.10       dbj 
    344      1.10       dbj /* color fb space */
    345      1.10       dbj #define	COLORMAPSIZE	btoc(COLORTOP-COLORBASE)	/* who cares */
    346       1.1       dbj 
    347      1.20   mycroft #endif	/* _MACHINE_CPU_H_ */
    348