cpu.h revision 1.58 1 1.58 thorpej /* $NetBSD: cpu.h,v 1.58 2024/01/20 00:15:32 thorpej Exp $ */
2 1.1 dbj
3 1.1 dbj /*
4 1.44 rmind * Copyright (c) 1988 University of Utah.
5 1.1 dbj * Copyright (c) 1982, 1990, 1993
6 1.1 dbj * The Regents of the University of California. All rights reserved.
7 1.23 agc *
8 1.23 agc * This code is derived from software contributed to Berkeley by
9 1.23 agc * the Systems Programming Group of the University of Utah Computer
10 1.23 agc * Science Department.
11 1.23 agc *
12 1.23 agc * Redistribution and use in source and binary forms, with or without
13 1.23 agc * modification, are permitted provided that the following conditions
14 1.23 agc * are met:
15 1.23 agc * 1. Redistributions of source code must retain the above copyright
16 1.23 agc * notice, this list of conditions and the following disclaimer.
17 1.23 agc * 2. Redistributions in binary form must reproduce the above copyright
18 1.23 agc * notice, this list of conditions and the following disclaimer in the
19 1.23 agc * documentation and/or other materials provided with the distribution.
20 1.23 agc * 3. Neither the name of the University nor the names of its contributors
21 1.23 agc * may be used to endorse or promote products derived from this software
22 1.23 agc * without specific prior written permission.
23 1.23 agc *
24 1.23 agc * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.23 agc * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.23 agc * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.23 agc * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.23 agc * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.23 agc * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.23 agc * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.23 agc * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.23 agc * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.23 agc * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.23 agc * SUCH DAMAGE.
35 1.23 agc *
36 1.23 agc * from: Utah $Hdr: cpu.h 1.16 91/03/25$
37 1.23 agc *
38 1.23 agc * @(#)cpu.h 8.4 (Berkeley) 1/5/94
39 1.23 agc */
40 1.1 dbj
41 1.20 mycroft #ifndef _MACHINE_CPU_H_
42 1.20 mycroft #define _MACHINE_CPU_H_
43 1.1 dbj
44 1.18 mrg #if defined(_KERNEL_OPT)
45 1.12 thorpej #include "opt_lockdebug.h"
46 1.12 thorpej #endif
47 1.12 thorpej
48 1.1 dbj /*
49 1.46 tsutsui * Get common m68k definitions.
50 1.1 dbj */
51 1.46 tsutsui #include <m68k/cpu.h>
52 1.1 dbj
53 1.46 tsutsui #if defined(_KERNEL)
54 1.1 dbj /* locore.s functions */
55 1.29 chs void doboot(void) __attribute__((__noreturn__));
56 1.39 tsutsui int nmihand(void *);
57 1.8 is
58 1.52 tsutsui extern int iscolor;
59 1.1 dbj #endif /* _KERNEL */
60 1.1 dbj
61 1.1 dbj #define NEXT_RAMBASE (0x4000000) /* really depends on slot, but... */
62 1.1 dbj #define NEXT_BANKSIZE (0x1000000) /* Size of a memory bank in physical address */
63 1.1 dbj
64 1.1 dbj #if 0
65 1.1 dbj /* @@@ this needs to be fixed to work on 030's */
66 1.1 dbj #define NEXT_SLOT_ID 0x0
67 1.1 dbj #ifdef M68030
68 1.1 dbj #define NEXT_SLOT_ID_BMAP 0x0
69 1.17 chs #endif /* M68030 */
70 1.1 dbj #endif
71 1.1 dbj #ifdef M68040
72 1.3 dbj #ifdef DISABLE_NEXT_BMAP_CHIP /* @@@ For turbo testing */
73 1.3 dbj #define NEXT_SLOT_ID_BMAP 0x0
74 1.3 dbj #else
75 1.1 dbj #define NEXT_SLOT_ID_BMAP 0x00100000
76 1.3 dbj #endif
77 1.39 tsutsui #define NEXT_SLOT_ID 0x0
78 1.17 chs #endif /* M68040 */
79 1.1 dbj
80 1.1 dbj /****************************************************************/
81 1.1 dbj
82 1.1 dbj /* Eventually, I'd like to move these defines off into
83 1.1 dbj * configure somewhere
84 1.1 dbj * Darrin B Jewell <jewell (at) mit.edu> Thu Feb 5 03:50:58 1998
85 1.1 dbj */
86 1.1 dbj /* ROM */
87 1.1 dbj #define NEXT_P_EPROM (NEXT_SLOT_ID+0x00000000)
88 1.1 dbj #define NEXT_P_EPROM_BMAP (NEXT_SLOT_ID+0x01000000)
89 1.1 dbj #define NEXT_P_EPROM_SIZE (128 * 1024)
90 1.1 dbj
91 1.1 dbj /* device space */
92 1.1 dbj #define NEXT_P_DEV_SPACE (NEXT_SLOT_ID+0x02000000)
93 1.1 dbj #define NEXT_P_DEV_BMAP (NEXT_SLOT_ID+0x02100000)
94 1.1 dbj #define NEXT_DEV_SPACE_SIZE 0x0001c000
95 1.1 dbj
96 1.1 dbj /* DMA control/status (writes MUST be 32-bit) */
97 1.1 dbj #define NEXT_P_SCSI_CSR (NEXT_SLOT_ID+0x02000010)
98 1.1 dbj #define NEXT_P_SOUNDOUT_CSR (NEXT_SLOT_ID+0x02000040)
99 1.1 dbj #define NEXT_P_DISK_CSR (NEXT_SLOT_ID+0x02000050)
100 1.1 dbj #define NEXT_P_SOUNDIN_CSR (NEXT_SLOT_ID+0x02000080)
101 1.1 dbj #define NEXT_P_PRINTER_CSR (NEXT_SLOT_ID+0x02000090)
102 1.1 dbj #define NEXT_P_SCC_CSR (NEXT_SLOT_ID+0x020000c0)
103 1.1 dbj #define NEXT_P_DSP_CSR (NEXT_SLOT_ID+0x020000d0)
104 1.1 dbj #define NEXT_P_ENETX_CSR (NEXT_SLOT_ID+0x02000110)
105 1.1 dbj #define NEXT_P_ENETR_CSR (NEXT_SLOT_ID+0x02000150)
106 1.1 dbj #define NEXT_P_VIDEO_CSR (NEXT_SLOT_ID+0x02000180)
107 1.1 dbj #define NEXT_P_M2R_CSR (NEXT_SLOT_ID+0x020001d0)
108 1.1 dbj #define NEXT_P_R2M_CSR (NEXT_SLOT_ID+0x020001c0)
109 1.1 dbj
110 1.1 dbj /* DMA scratch pad (writes MUST be 32-bit) */
111 1.1 dbj #define NEXT_P_VIDEO_SPAD (NEXT_SLOT_ID+0x02004180)
112 1.1 dbj #define NEXT_P_EVENT_SPAD (NEXT_SLOT_ID+0x0200418c)
113 1.1 dbj #define NEXT_P_M2M_SPAD (NEXT_SLOT_ID+0x020041e0)
114 1.1 dbj
115 1.1 dbj /* device registers */
116 1.1 dbj #define NEXT_P_ENET (NEXT_SLOT_ID_BMAP+0x02006000)
117 1.1 dbj #define NEXT_P_DSP (NEXT_SLOT_ID_BMAP+0x02008000)
118 1.1 dbj #define NEXT_P_MON (NEXT_SLOT_ID+0x0200e000)
119 1.1 dbj #define NEXT_P_PRINTER (NEXT_SLOT_ID+0x0200f000)
120 1.1 dbj #define NEXT_P_DISK (NEXT_SLOT_ID_BMAP+0x02012000)
121 1.1 dbj #define NEXT_P_SCSI (NEXT_SLOT_ID_BMAP+0x02014000)
122 1.1 dbj #define NEXT_P_FLOPPY (NEXT_SLOT_ID_BMAP+0x02014100)
123 1.1 dbj #define NEXT_P_TIMER (NEXT_SLOT_ID_BMAP+0x02016000)
124 1.1 dbj #define NEXT_P_TIMER_CSR (NEXT_SLOT_ID_BMAP+0x02016004)
125 1.1 dbj #define NEXT_P_SCC (NEXT_SLOT_ID_BMAP+0x02018000)
126 1.1 dbj #define NEXT_P_SCC_CLK (NEXT_SLOT_ID_BMAP+0x02018004)
127 1.1 dbj #define NEXT_P_EVENTC (NEXT_SLOT_ID_BMAP+0x0201a000)
128 1.1 dbj #define NEXT_P_BMAP (NEXT_SLOT_ID+0x020c0000)
129 1.1 dbj /* All COLOR_FB registers are 1 byte wide */
130 1.25 mycroft #define NEXT_P_C16_DAC_0 (NEXT_SLOT_ID_BMAP+0x02018100) /* COLOR_FB - RAMDAC */
131 1.25 mycroft #define NEXT_P_C16_DAC_1 (NEXT_SLOT_ID_BMAP+0x02018101)
132 1.25 mycroft #define NEXT_P_C16_DAC_2 (NEXT_SLOT_ID_BMAP+0x02018102)
133 1.25 mycroft #define NEXT_P_C16_DAC_3 (NEXT_SLOT_ID_BMAP+0x02018103)
134 1.25 mycroft #define NEXT_P_C16_CMD_REG (NEXT_SLOT_ID_BMAP+0x02018180) /* COLOR_FB - CSR */
135 1.1 dbj
136 1.1 dbj /* system control registers */
137 1.1 dbj #define NEXT_P_MEMTIMING (NEXT_SLOT_ID_BMAP+0x02006010)
138 1.1 dbj #define NEXT_P_INTRSTAT (NEXT_SLOT_ID+0x02007000)
139 1.1 dbj #define NEXT_P_INTRSTAT_CON 0x02007000
140 1.20 mycroft /* #define NEXT_P_INTRSTAT_0 (NEXT_SLOT_ID+0x02008000) */
141 1.1 dbj #define NEXT_P_INTRMASK (NEXT_SLOT_ID+0x02007800)
142 1.1 dbj #define NEXT_P_INTRMASK_CON 0x02007800
143 1.20 mycroft /* #define NEXT_P_INTRMASK_0 (NEXT_SLOT_ID+0x0200a000) */
144 1.1 dbj #define NEXT_P_SCR1 (NEXT_SLOT_ID+0x0200c000)
145 1.1 dbj #define NEXT_P_SCR1_CON 0x0200c000
146 1.1 dbj #define NEXT_P_SID 0x0200c800 /* NOT slot-relative */
147 1.1 dbj #define NEXT_P_SCR2 (NEXT_SLOT_ID+0x0200d000)
148 1.1 dbj #define NEXT_P_SCR2_CON 0x0200d000
149 1.1 dbj #define NEXT_P_RMTINT (NEXT_SLOT_ID+0x0200d800)
150 1.1 dbj #define NEXT_P_BRIGHTNESS (NEXT_SLOT_ID_BMAP+0x02010000)
151 1.1 dbj #define NEXT_P_DRAM_TIMING (NEXT_SLOT_ID_BMAP+0x02018190) /* Warp 9C memory ctlr */
152 1.1 dbj #define NEXT_P_VRAM_TIMING (NEXT_SLOT_ID_BMAP+0x02018198) /* Warp 9C memory ctlr */
153 1.1 dbj
154 1.1 dbj /* memory */
155 1.1 dbj #define NEXT_P_MAINMEM (NEXT_SLOT_ID+0x04000000)
156 1.1 dbj #define NEXT_P_MEMSIZE 0x04000000
157 1.1 dbj #define NEXT_P_VIDEOMEM (NEXT_SLOT_ID+0x0b000000)
158 1.1 dbj #define NEXT_P_VIDEOSIZE 0x0003a800
159 1.14 deberg #if 0
160 1.1 dbj #define NEXT_P_C16_VIDEOMEM (NEXT_SLOT_ID+0x06000000) /* COLOR_FB */
161 1.14 deberg #endif
162 1.14 deberg #define NEXT_P_C16_VIDEOMEM (0x2c000000)
163 1.1 dbj #define NEXT_P_C16_VIDEOSIZE 0x001D4000 /* COLOR_FB */
164 1.1 dbj #define NEXT_P_WF4VIDEO (NEXT_SLOT_ID+0x0c000000) /* w A+B-AB function */
165 1.1 dbj #define NEXT_P_WF3VIDEO (NEXT_SLOT_ID+0x0d000000) /* w (1-A)B function */
166 1.1 dbj #define NEXT_P_WF2VIDEO (NEXT_SLOT_ID+0x0e000000) /* w ceil(A+B) function */
167 1.1 dbj #define NEXT_P_WF1VIDEO (NEXT_SLOT_ID+0x0f000000) /* w AB function */
168 1.1 dbj #define NEXT_P_WF4MEM (NEXT_SLOT_ID+0x10000000) /* w A+B-AB function */
169 1.1 dbj #define NEXT_P_WF3MEM (NEXT_SLOT_ID+0x14000000) /* w (1-A)B function */
170 1.1 dbj #define NEXT_P_WF2MEM (NEXT_SLOT_ID+0x18000000) /* w ceil(A+B) function */
171 1.1 dbj #define NEXT_P_WF1MEM (NEXT_SLOT_ID+0x1c000000) /* w AB function */
172 1.1 dbj #define NEXT_NMWF 4 /* # of memory write funcs */
173 1.1 dbj
174 1.1 dbj /*
175 1.1 dbj * Interrupt structure.
176 1.1 dbj * BASE and BITS define the origin and length of the bit field in the
177 1.1 dbj * interrupt status/mask register for the particular interrupt level.
178 1.1 dbj * The first component of the interrupt device name indicates the bit
179 1.1 dbj * position in the interrupt status and mask registers; the second is the
180 1.1 dbj * interrupt level; the third is the bit index relative to the start of the
181 1.1 dbj * bit field.
182 1.1 dbj */
183 1.1 dbj #define NEXT_I(l,i,b) (((b) << 8) | ((l) << 4) | (i))
184 1.1 dbj #define NEXT_I_INDEX(i) ((i) & 0xf)
185 1.1 dbj #define NEXT_I_IPL(i) (((i) >> 4) & 7)
186 1.1 dbj #define NEXT_I_BIT(i) ( 1 << (((i) >> 8) & 0x1f))
187 1.1 dbj
188 1.1 dbj #define NEXT_I_IPL7_BASE 0
189 1.1 dbj #define NEXT_I_IPL7_BITS 2
190 1.1 dbj #define NEXT_I_NMI NEXT_I(7,0,31)
191 1.1 dbj #define NEXT_I_PFAIL NEXT_I(7,1,30)
192 1.1 dbj
193 1.1 dbj #define NEXT_I_IPL6_BASE 2
194 1.1 dbj #define NEXT_I_IPL6_BITS 12
195 1.1 dbj #define NEXT_I_TIMER NEXT_I(6,0,29)
196 1.1 dbj #define NEXT_I_ENETX_DMA NEXT_I(6,1,28)
197 1.1 dbj #define NEXT_I_ENETR_DMA NEXT_I(6,2,27)
198 1.2 dbj #define NEXT_I_SCSI_DMA NEXT_I(6,3,26)
199 1.39 tsutsui #define NEXT_I_DISK_DMA NEXT_I(6,4,25)
200 1.1 dbj #define NEXT_I_PRINTER_DMA NEXT_I(6,5,24)
201 1.1 dbj #define NEXT_I_SOUND_OUT_DMA NEXT_I(6,6,23)
202 1.1 dbj #define NEXT_I_SOUND_IN_DMA NEXT_I(6,7,22)
203 1.39 tsutsui #define NEXT_I_SCC_DMA NEXT_I(6,8,21)
204 1.1 dbj #define NEXT_I_DSP_DMA NEXT_I(6,9,20)
205 1.1 dbj #define NEXT_I_M2R_DMA NEXT_I(6,10,19)
206 1.1 dbj #define NEXT_I_R2M_DMA NEXT_I(6,11,18)
207 1.1 dbj
208 1.1 dbj #define NEXT_I_IPL5_BASE 14
209 1.1 dbj #define NEXT_I_IPL5_BITS 3
210 1.1 dbj #define NEXT_I_SCC NEXT_I(5,0,17)
211 1.1 dbj #define NEXT_I_REMOTE NEXT_I(5,1,16)
212 1.1 dbj #define NEXT_I_BUS NEXT_I(5,2,15)
213 1.1 dbj
214 1.1 dbj #define NEXT_I_IPL4_BASE 17
215 1.1 dbj #define NEXT_I_IPL4_BITS 1
216 1.1 dbj #define NEXT_I_DSP_4 NEXT_I(4,0,14)
217 1.1 dbj
218 1.1 dbj #define NEXT_I_IPL3_BASE 18
219 1.1 dbj #define NEXT_I_IPL3_BITS 12
220 1.1 dbj #define NEXT_I_DISK NEXT_I(3,0,13)
221 1.1 dbj #define NEXT_I_C16_VIDEO NEXT_I(3,0,13) /* COLOR_FB - Steals old ESDI interrupt */
222 1.1 dbj #define NEXT_I_SCSI NEXT_I(3,1,12)
223 1.1 dbj #define NEXT_I_PRINTER NEXT_I(3,2,11)
224 1.1 dbj #define NEXT_I_ENETX NEXT_I(3,3,10)
225 1.1 dbj #define NEXT_I_ENETR NEXT_I(3,4,9)
226 1.1 dbj #define NEXT_I_SOUND_OVRUN NEXT_I(3,5,8)
227 1.1 dbj #define NEXT_I_PHONE NEXT_I(3,6,7)
228 1.1 dbj #define NEXT_I_DSP_3 NEXT_I(3,7,6)
229 1.1 dbj #define NEXT_I_VIDEO NEXT_I(3,8,5)
230 1.1 dbj #define NEXT_I_MONITOR NEXT_I(3,9,4)
231 1.1 dbj #define NEXT_I_KYBD_MOUSE NEXT_I(3,10,3)
232 1.1 dbj #define NEXT_I_POWER NEXT_I(3,11,2)
233 1.1 dbj
234 1.1 dbj #define NEXT_I_IPL2_BASE 30
235 1.1 dbj #define NEXT_I_IPL2_BITS 1
236 1.1 dbj #define NEXT_I_SOFTINT1 NEXT_I(2,0,1)
237 1.1 dbj
238 1.1 dbj #define NEXT_I_IPL1_BASE 31
239 1.1 dbj #define NEXT_I_IPL1_BITS 1
240 1.1 dbj #define NEXT_I_SOFTINT0 NEXT_I(1,0,0)
241 1.1 dbj
242 1.1 dbj /****************************************************************/
243 1.1 dbj
244 1.1 dbj /* physical memory sections */
245 1.1 dbj #if 0
246 1.1 dbj #define ROMBASE (0x00000000)
247 1.1 dbj #endif
248 1.1 dbj
249 1.1 dbj #define INTIOBASE (0x02000000)
250 1.1 dbj #define INTIOTOP (0x02120000)
251 1.39 tsutsui #define MONOBASE (0x0b000000)
252 1.39 tsutsui #define MONOTOP (0x0b03a800)
253 1.14 deberg #define COLORBASE (0x2c000000)
254 1.52 tsutsui #define COLORTOP (0x2c1d4000)
255 1.52 tsutsui #define TURBOFBBASE (0x0c000000)
256 1.52 tsutsui #define TURBOMONOTOP (0x0c03a800)
257 1.52 tsutsui #define TURBOCOLORTOP (0x0c1d4000)
258 1.39 tsutsui
259 1.1 dbj #define NEXT_INTR_BITS \
260 1.4 dbj "\20\40NMI\37PFAIL\36TIMER\35ENETX_DMA\34ENETR_DMA\33SCSI_DMA\32DISK_DMA\31PRINTER_DMA\30SOUND_OUT_DMA\27SOUND_IN_DMA\26SCC_DMA\25DSP_DMA\24M2R_DMA\23R2M_DMA\22SCC\21REMOTE\20BUS\17DSP_4\16DISK|C16_VIDEO\15SCSI\14PRINTER\13ENETX\12ENETR\11SOUND_OVRUN\10PHONE\07DSP_3\06VIDEO\05MONITOR\04KYBD_MOUSE\03POWER\02SOFTINT1\01SOFTINT0"
261 1.1 dbj
262 1.1 dbj /*
263 1.1 dbj * Internal IO space:
264 1.1 dbj *
265 1.1 dbj * Ranges from 0x400000 to 0x600000 (IIOMAPSIZE).
266 1.1 dbj *
267 1.1 dbj * Internal IO space is mapped in the kernel from ``intiobase'' to
268 1.1 dbj * ``intiolimit'' (defined in locore.s). Since it is always mapped,
269 1.1 dbj * conversion between physical and kernel virtual addresses is easy.
270 1.1 dbj */
271 1.24 mycroft #define IIOV(pa) ((int)(pa)-INTIOBASE+intiobase)
272 1.24 mycroft #define IIOP(va) ((int)(va)-intiobase+INTIOBASE)
273 1.1 dbj #define IIOMAPSIZE btoc(INTIOTOP-INTIOBASE) /* 2mb */
274 1.7 dbj
275 1.20 mycroft #endif /* _MACHINE_CPU_H_ */
276