dmareg.h revision 1.2 1 1.2 christos /* $NetBSD: dmareg.h,v 1.2 2002/07/11 16:03:18 christos Exp $ */
2 1.1 dbj /*
3 1.1 dbj * Copyright (c) 1997 Rolf Grossmann
4 1.1 dbj * All rights reserved.
5 1.1 dbj *
6 1.1 dbj * Redistribution and use in source and binary forms, with or without
7 1.1 dbj * modification, are permitted provided that the following conditions
8 1.1 dbj * are met:
9 1.1 dbj * 1. Redistributions of source code must retain the above copyright
10 1.1 dbj * notice, this list of conditions and the following disclaimer.
11 1.1 dbj * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 dbj * notice, this list of conditions and the following disclaimer in the
13 1.1 dbj * documentation and/or other materials provided with the distribution.
14 1.1 dbj * 3. All advertising materials mentioning features or use of this software
15 1.1 dbj * must display the following acknowledgement:
16 1.1 dbj * This product includes software developed by Rolf Grossmann.
17 1.1 dbj * 4. The name of the author may not be used to endorse or promote products
18 1.1 dbj * derived from this software without specific prior written permission
19 1.1 dbj *
20 1.1 dbj * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 dbj * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 dbj * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.1 dbj * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 dbj * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 dbj * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 dbj * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 dbj * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 dbj * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 dbj * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 dbj */
31 1.1 dbj
32 1.2 christos #define MAX_DMASIZE 4096
33 1.1 dbj
34 1.1 dbj /* from nextdev/dma.h */
35 1.1 dbj
36 1.1 dbj #if 0
37 1.1 dbj #define DMA_BEGINALIGNMENT 4 /* initial buffer must be on long */
38 1.1 dbj #else
39 1.1 dbj #define DMA_BEGINALIGNMENT 16 /* initial buffer must be on long */
40 1.1 dbj #endif
41 1.1 dbj
42 1.1 dbj #define DMA_ENDALIGNMENT 16 /* DMA must end on quad longword */
43 1.1 dbj #define ENDMA_ENDALIGNMENT 32 /* Ethernet DMA is very special */
44 1.1 dbj
45 1.1 dbj #define DMA_ALIGN(type, addr) \
46 1.1 dbj ((type)(((unsigned)(addr)+DMA_BEGINALIGNMENT-1) \
47 1.1 dbj &~(DMA_BEGINALIGNMENT-1)))
48 1.1 dbj
49 1.1 dbj #define DMA_ENDALIGN(type, addr) \
50 1.1 dbj ((type)(((unsigned)(addr)+DMA_ENDALIGNMENT-1) \
51 1.1 dbj &~(DMA_ENDALIGNMENT-1)))
52 1.1 dbj
53 1.1 dbj #define ENDMA_ENDALIGN(type, addr) \
54 1.1 dbj ((type)((((unsigned)(addr)+ENDMA_ENDALIGNMENT-1) \
55 1.1 dbj &~(DMA_ENDALIGNMENT-1))|0x80000000))
56 1.1 dbj
57 1.1 dbj struct dma_dev { /* format of dma device registers */
58 1.1 dbj int dd_csr; /* control & status register */
59 1.1 dbj char dd_pad[0x3fec]; /* csr not contiguous with next */
60 1.1 dbj char *dd_saved_next; /* saved pointers for HW restart */
61 1.1 dbj char *dd_saved_limit;
62 1.1 dbj char *dd_saved_start;
63 1.1 dbj char *dd_saved_stop;
64 1.1 dbj char *dd_next; /* next word to dma */
65 1.1 dbj char *dd_limit; /* dma complete when next == limit */
66 1.1 dbj char *dd_start; /* start of 2nd buf to dma */
67 1.1 dbj char *dd_stop; /* end of 2nd buf to dma */
68 1.1 dbj char dd_pad2[0x1f0];
69 1.1 dbj char *dd_next_initbuf; /* next register that inits dma buffering */
70 1.1 dbj };
71 1.1 dbj
72 1.1 dbj /*
73 1.1 dbj * bits in dd_csr
74 1.1 dbj */
75 1.1 dbj /* read bits */
76 1.1 dbj #define DMACSR_ENABLE 0x01000000 /* enable dma transfer */
77 1.1 dbj #define DMACSR_SUPDATE 0x02000000 /* single update */
78 1.1 dbj #define DMACSR_COMPLETE 0x08000000 /* current dma has completed */
79 1.1 dbj #define DMACSR_BUSEXC 0x10000000 /* bus exception occurred */
80 1.1 dbj /* write bits */
81 1.1 dbj #define DMACSR_SETENABLE 0x00010000 /* set enable */
82 1.1 dbj #define DMACSR_SETSUPDATE 0x00020000 /* set single update */
83 1.1 dbj #define DMACSR_READ 0x00040000 /* dma from dev to mem */
84 1.1 dbj #define DMACSR_WRITE 0x00000000 /* dma from mem to dev */
85 1.1 dbj #define DMACSR_CLRCOMPLETE 0x00080000 /* clear complete conditional */
86 1.1 dbj #define DMACSR_RESET 0x00100000 /* clr cmplt, sup, enable */
87 1.1 dbj #define DMACSR_INITBUF 0x00200000 /* initialize DMA buffers */
88