1 1.30 thorpej /* $NetBSD: wdc_spd.c,v 1.30 2023/12/20 15:29:05 thorpej Exp $ */ 2 1.1 uch 3 1.1 uch /*- 4 1.5 mycroft * Copyright (c) 2001, 2003 The NetBSD Foundation, Inc. 5 1.1 uch * All rights reserved. 6 1.1 uch * 7 1.1 uch * This code is derived from software contributed to The NetBSD Foundation 8 1.1 uch * by UCHIYAMA Yasushi. 9 1.1 uch * 10 1.1 uch * Redistribution and use in source and binary forms, with or without 11 1.1 uch * modification, are permitted provided that the following conditions 12 1.1 uch * are met: 13 1.1 uch * 1. Redistributions of source code must retain the above copyright 14 1.1 uch * notice, this list of conditions and the following disclaimer. 15 1.1 uch * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 uch * notice, this list of conditions and the following disclaimer in the 17 1.1 uch * documentation and/or other materials provided with the distribution. 18 1.1 uch * 19 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 uch * POSSIBILITY OF SUCH DAMAGE. 30 1.1 uch */ 31 1.4 lukem 32 1.4 lukem #include <sys/cdefs.h> 33 1.30 thorpej __KERNEL_RCSID(0, "$NetBSD: wdc_spd.c,v 1.30 2023/12/20 15:29:05 thorpej Exp $"); 34 1.1 uch 35 1.1 uch #include <sys/param.h> 36 1.1 uch #include <sys/systm.h> 37 1.1 uch 38 1.1 uch #define __read_1(a) \ 39 1.1 uch ({ \ 40 1.19 he u_int32_t ra_ = (a); \ 41 1.21 perry u_int8_t r = (*(volatile u_int8_t *)ra_); \ 42 1.1 uch \ 43 1.19 he if (ra_ == 0xb400004e) /* (wdc)STAT LED off */ \ 44 1.1 uch SPD_LED_OFF(); \ 45 1.1 uch \ 46 1.1 uch (r); \ 47 1.1 uch }) 48 1.1 uch #define __write_1(a, v) \ 49 1.1 uch { \ 50 1.19 he u_int32_t wa_ = (a); \ 51 1.21 perry (*(volatile u_int8_t *)wa_) = (v); \ 52 1.1 uch \ 53 1.19 he if (wa_ == 0xb400004e) /* (wdc)CMD LED on */ \ 54 1.1 uch SPD_LED_ON(); \ 55 1.1 uch } 56 1.1 uch #define _PLAYSTATION2_BUS_SPACE_PRIVATE 57 1.1 uch #include <machine/bus.h> 58 1.1 uch 59 1.1 uch #include <dev/ata/atavar.h> 60 1.1 uch #include <dev/ic/wdcvar.h> 61 1.1 uch 62 1.1 uch #include <playstation2/ee/eevar.h> 63 1.1 uch #include <playstation2/dev/spdvar.h> 64 1.1 uch #include <playstation2/dev/spdreg.h> 65 1.1 uch 66 1.1 uch #define WDC_SPD_HDD_AUXREG_OFFSET 0x1c 67 1.1 uch 68 1.1 uch struct wdc_spd_softc { 69 1.1 uch struct wdc_softc sc_wdcdev; 70 1.15 thorpej struct ata_channel *sc_chanlist[1]; 71 1.15 thorpej struct ata_channel sc_channel; 72 1.15 thorpej struct wdc_regs sc_wdc_regs; 73 1.1 uch void *sc_ih; 74 1.1 uch }; 75 1.1 uch 76 1.1 uch #ifdef DEBUG 77 1.1 uch #define STATIC 78 1.1 uch #else 79 1.1 uch #define STATIC static 80 1.1 uch #endif 81 1.1 uch 82 1.23 cube STATIC int wdc_spd_match(device_t, cfdata_t, void *); 83 1.23 cube STATIC void wdc_spd_attach(device_t, device_t, void *); 84 1.1 uch 85 1.23 cube CFATTACH_DECL_NEW(wdc_spd, sizeof (struct wdc_spd_softc), 86 1.3 thorpej wdc_spd_match, wdc_spd_attach, NULL, NULL); 87 1.1 uch 88 1.1 uch extern struct cfdriver wdc_cd; 89 1.1 uch 90 1.1 uch STATIC void __wdc_spd_enable(void); 91 1.1 uch STATIC void __wdc_spd_disable(void) __attribute__((__unused__)); 92 1.28 jdolecek STATIC void __wdc_spd_bus_space(struct wdc_regs *); 93 1.1 uch 94 1.1 uch /* 95 1.1 uch * wdc register is 16 bit wide. 96 1.1 uch */ 97 1.8 uch #define VADDR(h, o) ((h) + (o)) 98 1.1 uch _BUS_SPACE_READ(_wdc_spd, 1, 8) 99 1.1 uch _BUS_SPACE_READ(_wdc_spd, 2, 16) 100 1.1 uch _BUS_SPACE_READ_MULTI(_wdc_spd, 1, 8) 101 1.1 uch _BUS_SPACE_READ_MULTI(_wdc_spd, 2, 16) 102 1.1 uch _BUS_SPACE_READ_REGION(_wdc_spd, 1, 8) 103 1.1 uch _BUS_SPACE_READ_REGION(_wdc_spd, 2, 16) 104 1.1 uch _BUS_SPACE_WRITE(_wdc_spd, 1, 8) 105 1.1 uch _BUS_SPACE_WRITE(_wdc_spd, 2, 16) 106 1.1 uch _BUS_SPACE_WRITE_MULTI(_wdc_spd, 1, 8) 107 1.1 uch _BUS_SPACE_WRITE_MULTI(_wdc_spd, 2, 16) 108 1.1 uch _BUS_SPACE_WRITE_REGION(_wdc_spd, 1, 8) 109 1.1 uch _BUS_SPACE_WRITE_REGION(_wdc_spd, 2, 16) 110 1.1 uch _BUS_SPACE_SET_MULTI(_wdc_spd, 1, 8) 111 1.1 uch _BUS_SPACE_SET_MULTI(_wdc_spd, 2, 16) 112 1.1 uch _BUS_SPACE_SET_REGION(_wdc_spd, 1, 8) 113 1.1 uch _BUS_SPACE_SET_REGION(_wdc_spd, 2, 16) 114 1.1 uch _BUS_SPACE_COPY_REGION(_wdc_spd, 1, 8) 115 1.1 uch _BUS_SPACE_COPY_REGION(_wdc_spd, 2, 16) 116 1.1 uch #undef VADDR 117 1.1 uch 118 1.1 uch STATIC const struct playstation2_bus_space _wdc_spd_space = { 119 1.1 uch pbs_map : _BUS_SPACE_NO_MAP, 120 1.1 uch pbs_unmap : _BUS_SPACE_NO_UNMAP, 121 1.1 uch pbs_subregion : _BUS_SPACE_NO_SUBREGION, 122 1.1 uch pbs_alloc : _BUS_SPACE_NO_ALLOC, 123 1.1 uch pbs_free : _BUS_SPACE_NO_FREE, 124 1.1 uch pbs_vaddr : _BUS_SPACE_NO_VADDR, 125 1.1 uch pbs_r_1 : _wdc_spd_read_1, 126 1.1 uch pbs_r_2 : _wdc_spd_read_2, 127 1.1 uch pbs_r_4 : _BUS_SPACE_NO_READ(4, 32), 128 1.1 uch pbs_r_8 : _BUS_SPACE_NO_READ(8, 64), 129 1.1 uch pbs_rm_1 : _wdc_spd_read_multi_1, 130 1.1 uch pbs_rm_2 : _wdc_spd_read_multi_2, 131 1.1 uch pbs_rm_4 : _BUS_SPACE_NO_READ_MULTI(4, 32), 132 1.1 uch pbs_rm_8 : _BUS_SPACE_NO_READ_MULTI(8, 64), 133 1.1 uch pbs_rr_1 : _wdc_spd_read_region_1, 134 1.1 uch pbs_rr_2 : _wdc_spd_read_region_2, 135 1.1 uch pbs_rr_4 : _BUS_SPACE_NO_READ_REGION(4, 32), 136 1.1 uch pbs_rr_8 : _BUS_SPACE_NO_READ_REGION(8, 64), 137 1.1 uch pbs_w_1 : _wdc_spd_write_1, 138 1.1 uch pbs_w_2 : _wdc_spd_write_2, 139 1.1 uch pbs_w_4 : _BUS_SPACE_NO_WRITE(4, 32), 140 1.1 uch pbs_w_8 : _BUS_SPACE_NO_WRITE(8, 64), 141 1.1 uch pbs_wm_1 : _wdc_spd_write_multi_1, 142 1.1 uch pbs_wm_2 : _wdc_spd_write_multi_2, 143 1.1 uch pbs_wm_4 : _BUS_SPACE_NO_WRITE_MULTI(4, 32), 144 1.1 uch pbs_wm_8 : _BUS_SPACE_NO_WRITE_MULTI(8, 64), 145 1.1 uch pbs_wr_1 : _wdc_spd_write_region_1, 146 1.1 uch pbs_wr_2 : _wdc_spd_write_region_2, 147 1.1 uch pbs_wr_4 : _BUS_SPACE_NO_WRITE_REGION(4, 32), 148 1.1 uch pbs_wr_8 : _BUS_SPACE_NO_WRITE_REGION(8, 64), 149 1.1 uch pbs_sm_1 : _wdc_spd_set_multi_1, 150 1.1 uch pbs_sm_2 : _wdc_spd_set_multi_2, 151 1.1 uch pbs_sm_4 : _BUS_SPACE_NO_SET_MULTI(4, 32), 152 1.1 uch pbs_sm_8 : _BUS_SPACE_NO_SET_MULTI(8, 64), 153 1.1 uch pbs_sr_1 : _wdc_spd_set_region_1, 154 1.1 uch pbs_sr_2 : _wdc_spd_set_region_2, 155 1.1 uch pbs_sr_4 : _BUS_SPACE_NO_SET_REGION(4, 32), 156 1.1 uch pbs_sr_8 : _BUS_SPACE_NO_SET_REGION(8, 64), 157 1.1 uch pbs_c_1 : _wdc_spd_copy_region_1, 158 1.1 uch pbs_c_2 : _wdc_spd_copy_region_2, 159 1.1 uch pbs_c_4 : _BUS_SPACE_NO_COPY_REGION(4, 32), 160 1.1 uch pbs_c_8 : _BUS_SPACE_NO_COPY_REGION(8, 64), 161 1.1 uch }; 162 1.1 uch 163 1.1 uch int 164 1.23 cube wdc_spd_match(device_t parent, cfdata_t cf, void *aux) 165 1.1 uch { 166 1.1 uch struct spd_attach_args *spa = aux; 167 1.15 thorpej struct wdc_regs wdr; 168 1.1 uch int i, result; 169 1.1 uch 170 1.1 uch if (spa->spa_slot != SPD_HDD) 171 1.1 uch return (0); 172 1.1 uch 173 1.28 jdolecek __wdc_spd_bus_space(&wdr); 174 1.1 uch 175 1.1 uch for (i = 0, result = 0; i < 8; i++) { /* 8 sec */ 176 1.1 uch if (result == 0) 177 1.28 jdolecek result = wdcprobe(&wdr); 178 1.1 uch delay(1000000); 179 1.1 uch } 180 1.1 uch 181 1.1 uch return (result); 182 1.1 uch } 183 1.1 uch 184 1.1 uch void 185 1.23 cube wdc_spd_attach(device_t parent, device_t self, void *aux) 186 1.1 uch { 187 1.1 uch struct spd_attach_args *spa = aux; 188 1.23 cube struct wdc_spd_softc *sc = device_private(self); 189 1.1 uch struct wdc_softc *wdc = &sc->sc_wdcdev; 190 1.15 thorpej struct ata_channel *ch = &sc->sc_channel; 191 1.1 uch 192 1.23 cube aprint_normal(": %s\n", spa->spa_product_name); 193 1.1 uch 194 1.23 cube sc->sc_wdcdev.sc_atac.atac_dev = self; 195 1.15 thorpej sc->sc_wdcdev.regs = &sc->sc_wdc_regs; 196 1.15 thorpej 197 1.16 thorpej wdc->sc_atac.atac_cap = 198 1.16 thorpej ATAC_CAP_DMA | ATAC_CAP_UDMA | ATAC_CAP_DATA16; 199 1.18 he wdc->sc_atac.atac_pio_cap = 0; 200 1.15 thorpej sc->sc_chanlist[0] = &sc->sc_channel; 201 1.16 thorpej wdc->sc_atac.atac_channels = sc->sc_chanlist; 202 1.16 thorpej wdc->sc_atac.atac_nchannels = 1; 203 1.12 thorpej ch->ch_channel = 0; 204 1.16 thorpej ch->ch_atac = &sc->sc_wdcdev.sc_atac; 205 1.28 jdolecek ch->ch_ndrives = 2; 206 1.1 uch 207 1.28 jdolecek __wdc_spd_bus_space(CHAN_TO_WDC_REGS(ch)); 208 1.16 thorpej 209 1.15 thorpej spd_intr_establish(SPD_HDD, wdcintr, &sc->sc_channel); 210 1.1 uch 211 1.1 uch __wdc_spd_enable(); 212 1.1 uch 213 1.15 thorpej wdcattach(&sc->sc_channel); 214 1.1 uch } 215 1.1 uch 216 1.1 uch void 217 1.28 jdolecek __wdc_spd_bus_space(struct wdc_regs *wdr) 218 1.1 uch { 219 1.8 uch int i; 220 1.1 uch 221 1.15 thorpej wdr->cmd_iot = &_wdc_spd_space; 222 1.8 uch for (i = 0; i < 8; i++) 223 1.15 thorpej wdr->cmd_iohs[i] = SPD_HDD_IO_BASE + i * 2; /* wdc register is 16 bit wide. */ 224 1.28 jdolecek wdc_init_shadow_regs(wdr); 225 1.15 thorpej wdr->ctl_iot = &_wdc_spd_space; 226 1.15 thorpej wdr->ctl_ioh = SPD_HDD_IO_BASE + WDC_SPD_HDD_AUXREG_OFFSET; 227 1.17 he wdr->data32iot = wdr->cmd_iot; 228 1.15 thorpej wdr->data32ioh = SPD_HDD_IO_BASE; 229 1.1 uch } 230 1.1 uch 231 1.1 uch void 232 1.25 cegger __wdc_spd_enable(void) 233 1.1 uch { 234 1.1 uch u_int16_t r; 235 1.1 uch 236 1.1 uch r = _reg_read_2(SPD_INTR_ENABLE_REG16); 237 1.1 uch r |= SPD_INTR_HDD; 238 1.1 uch _reg_write_2(SPD_INTR_ENABLE_REG16, r); 239 1.1 uch } 240 1.1 uch 241 1.1 uch void 242 1.25 cegger __wdc_spd_disable(void) 243 1.1 uch { 244 1.1 uch u_int16_t r; 245 1.1 uch 246 1.1 uch r = _reg_read_2(SPD_INTR_ENABLE_REG16); 247 1.1 uch r &= ~SPD_INTR_HDD; 248 1.1 uch _reg_write_2(SPD_INTR_ENABLE_REG16, r); 249 1.1 uch } 250