wdc_spd.c revision 1.14 1 1.14 thorpej /* $NetBSD: wdc_spd.c,v 1.14 2004/05/25 20:42:41 thorpej Exp $ */
2 1.1 uch
3 1.1 uch /*-
4 1.5 mycroft * Copyright (c) 2001, 2003 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.1 uch * by UCHIYAMA Yasushi.
9 1.1 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.1 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 uch * notice, this list of conditions and the following disclaimer in the
17 1.1 uch * documentation and/or other materials provided with the distribution.
18 1.1 uch * 3. All advertising materials mentioning features or use of this software
19 1.1 uch * must display the following acknowledgement:
20 1.1 uch * This product includes software developed by the NetBSD
21 1.1 uch * Foundation, Inc. and its contributors.
22 1.1 uch * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 uch * contributors may be used to endorse or promote products derived
24 1.1 uch * from this software without specific prior written permission.
25 1.1 uch *
26 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 uch * POSSIBILITY OF SUCH DAMAGE.
37 1.1 uch */
38 1.4 lukem
39 1.4 lukem #include <sys/cdefs.h>
40 1.14 thorpej __KERNEL_RCSID(0, "$NetBSD: wdc_spd.c,v 1.14 2004/05/25 20:42:41 thorpej Exp $");
41 1.1 uch
42 1.1 uch #include <sys/param.h>
43 1.1 uch #include <sys/systm.h>
44 1.1 uch #include <sys/malloc.h>
45 1.1 uch
46 1.1 uch #define __read_1(a) \
47 1.1 uch ({ \
48 1.1 uch u_int32_t a_ = (a); \
49 1.1 uch u_int8_t r = (*(__volatile__ u_int8_t *)a_); \
50 1.1 uch \
51 1.1 uch if (a_ == 0xb400004e) /* (wdc)STAT LED off */ \
52 1.1 uch SPD_LED_OFF(); \
53 1.1 uch \
54 1.1 uch (r); \
55 1.1 uch })
56 1.1 uch #define __write_1(a, v) \
57 1.1 uch { \
58 1.1 uch u_int32_t a_ = (a); \
59 1.1 uch (*(__volatile__ u_int8_t *)a_) = (v); \
60 1.1 uch \
61 1.1 uch if (a_ == 0xb400004e) /* (wdc)CMD LED on */ \
62 1.1 uch SPD_LED_ON(); \
63 1.1 uch }
64 1.1 uch #define _PLAYSTATION2_BUS_SPACE_PRIVATE
65 1.1 uch #include <machine/bus.h>
66 1.1 uch
67 1.1 uch #include <dev/ata/atavar.h>
68 1.1 uch #include <dev/ic/wdcvar.h>
69 1.1 uch
70 1.1 uch #include <playstation2/ee/eevar.h>
71 1.1 uch #include <playstation2/dev/spdvar.h>
72 1.1 uch #include <playstation2/dev/spdreg.h>
73 1.1 uch
74 1.1 uch #define WDC_SPD_HDD_AUXREG_OFFSET 0x1c
75 1.1 uch
76 1.1 uch struct wdc_spd_softc {
77 1.1 uch struct wdc_softc sc_wdcdev;
78 1.13 he struct wdc_channel *wdc_chanlist[1];
79 1.11 thorpej struct wdc_channel wdc_channel;
80 1.10 thorpej struct ata_queue wdc_chqueue;
81 1.1 uch void *sc_ih;
82 1.1 uch };
83 1.1 uch
84 1.1 uch #ifdef DEBUG
85 1.1 uch #define STATIC
86 1.1 uch #else
87 1.1 uch #define STATIC static
88 1.1 uch #endif
89 1.1 uch
90 1.1 uch STATIC int wdc_spd_match(struct device *, struct cfdata *, void *);
91 1.1 uch STATIC void wdc_spd_attach(struct device *, struct device *, void *);
92 1.1 uch
93 1.3 thorpej CFATTACH_DECL(wdc_spd, sizeof (struct wdc_spd_softc),
94 1.3 thorpej wdc_spd_match, wdc_spd_attach, NULL, NULL);
95 1.1 uch
96 1.1 uch extern struct cfdriver wdc_cd;
97 1.1 uch
98 1.1 uch STATIC void __wdc_spd_enable(void);
99 1.1 uch STATIC void __wdc_spd_disable(void) __attribute__((__unused__));
100 1.11 thorpej STATIC void __wdc_spd_bus_space(struct wdc_channel *);
101 1.1 uch
102 1.1 uch /*
103 1.1 uch * wdc register is 16 bit wide.
104 1.1 uch */
105 1.8 uch #define VADDR(h, o) ((h) + (o))
106 1.1 uch _BUS_SPACE_READ(_wdc_spd, 1, 8)
107 1.1 uch _BUS_SPACE_READ(_wdc_spd, 2, 16)
108 1.1 uch _BUS_SPACE_READ_MULTI(_wdc_spd, 1, 8)
109 1.1 uch _BUS_SPACE_READ_MULTI(_wdc_spd, 2, 16)
110 1.1 uch _BUS_SPACE_READ_REGION(_wdc_spd, 1, 8)
111 1.1 uch _BUS_SPACE_READ_REGION(_wdc_spd, 2, 16)
112 1.1 uch _BUS_SPACE_WRITE(_wdc_spd, 1, 8)
113 1.1 uch _BUS_SPACE_WRITE(_wdc_spd, 2, 16)
114 1.1 uch _BUS_SPACE_WRITE_MULTI(_wdc_spd, 1, 8)
115 1.1 uch _BUS_SPACE_WRITE_MULTI(_wdc_spd, 2, 16)
116 1.1 uch _BUS_SPACE_WRITE_REGION(_wdc_spd, 1, 8)
117 1.1 uch _BUS_SPACE_WRITE_REGION(_wdc_spd, 2, 16)
118 1.1 uch _BUS_SPACE_SET_MULTI(_wdc_spd, 1, 8)
119 1.1 uch _BUS_SPACE_SET_MULTI(_wdc_spd, 2, 16)
120 1.1 uch _BUS_SPACE_SET_REGION(_wdc_spd, 1, 8)
121 1.1 uch _BUS_SPACE_SET_REGION(_wdc_spd, 2, 16)
122 1.1 uch _BUS_SPACE_COPY_REGION(_wdc_spd, 1, 8)
123 1.1 uch _BUS_SPACE_COPY_REGION(_wdc_spd, 2, 16)
124 1.1 uch #undef VADDR
125 1.1 uch
126 1.1 uch STATIC const struct playstation2_bus_space _wdc_spd_space = {
127 1.1 uch pbs_map : _BUS_SPACE_NO_MAP,
128 1.1 uch pbs_unmap : _BUS_SPACE_NO_UNMAP,
129 1.1 uch pbs_subregion : _BUS_SPACE_NO_SUBREGION,
130 1.1 uch pbs_alloc : _BUS_SPACE_NO_ALLOC,
131 1.1 uch pbs_free : _BUS_SPACE_NO_FREE,
132 1.1 uch pbs_vaddr : _BUS_SPACE_NO_VADDR,
133 1.1 uch pbs_r_1 : _wdc_spd_read_1,
134 1.1 uch pbs_r_2 : _wdc_spd_read_2,
135 1.1 uch pbs_r_4 : _BUS_SPACE_NO_READ(4, 32),
136 1.1 uch pbs_r_8 : _BUS_SPACE_NO_READ(8, 64),
137 1.1 uch pbs_rm_1 : _wdc_spd_read_multi_1,
138 1.1 uch pbs_rm_2 : _wdc_spd_read_multi_2,
139 1.1 uch pbs_rm_4 : _BUS_SPACE_NO_READ_MULTI(4, 32),
140 1.1 uch pbs_rm_8 : _BUS_SPACE_NO_READ_MULTI(8, 64),
141 1.1 uch pbs_rr_1 : _wdc_spd_read_region_1,
142 1.1 uch pbs_rr_2 : _wdc_spd_read_region_2,
143 1.1 uch pbs_rr_4 : _BUS_SPACE_NO_READ_REGION(4, 32),
144 1.1 uch pbs_rr_8 : _BUS_SPACE_NO_READ_REGION(8, 64),
145 1.1 uch pbs_w_1 : _wdc_spd_write_1,
146 1.1 uch pbs_w_2 : _wdc_spd_write_2,
147 1.1 uch pbs_w_4 : _BUS_SPACE_NO_WRITE(4, 32),
148 1.1 uch pbs_w_8 : _BUS_SPACE_NO_WRITE(8, 64),
149 1.1 uch pbs_wm_1 : _wdc_spd_write_multi_1,
150 1.1 uch pbs_wm_2 : _wdc_spd_write_multi_2,
151 1.1 uch pbs_wm_4 : _BUS_SPACE_NO_WRITE_MULTI(4, 32),
152 1.1 uch pbs_wm_8 : _BUS_SPACE_NO_WRITE_MULTI(8, 64),
153 1.1 uch pbs_wr_1 : _wdc_spd_write_region_1,
154 1.1 uch pbs_wr_2 : _wdc_spd_write_region_2,
155 1.1 uch pbs_wr_4 : _BUS_SPACE_NO_WRITE_REGION(4, 32),
156 1.1 uch pbs_wr_8 : _BUS_SPACE_NO_WRITE_REGION(8, 64),
157 1.1 uch pbs_sm_1 : _wdc_spd_set_multi_1,
158 1.1 uch pbs_sm_2 : _wdc_spd_set_multi_2,
159 1.1 uch pbs_sm_4 : _BUS_SPACE_NO_SET_MULTI(4, 32),
160 1.1 uch pbs_sm_8 : _BUS_SPACE_NO_SET_MULTI(8, 64),
161 1.1 uch pbs_sr_1 : _wdc_spd_set_region_1,
162 1.1 uch pbs_sr_2 : _wdc_spd_set_region_2,
163 1.1 uch pbs_sr_4 : _BUS_SPACE_NO_SET_REGION(4, 32),
164 1.1 uch pbs_sr_8 : _BUS_SPACE_NO_SET_REGION(8, 64),
165 1.1 uch pbs_c_1 : _wdc_spd_copy_region_1,
166 1.1 uch pbs_c_2 : _wdc_spd_copy_region_2,
167 1.1 uch pbs_c_4 : _BUS_SPACE_NO_COPY_REGION(4, 32),
168 1.1 uch pbs_c_8 : _BUS_SPACE_NO_COPY_REGION(8, 64),
169 1.1 uch };
170 1.1 uch
171 1.1 uch int
172 1.1 uch wdc_spd_match(struct device *parent, struct cfdata *cf, void *aux)
173 1.1 uch {
174 1.1 uch struct spd_attach_args *spa = aux;
175 1.11 thorpej struct wdc_channel ch;
176 1.1 uch int i, result;
177 1.1 uch
178 1.1 uch if (spa->spa_slot != SPD_HDD)
179 1.1 uch return (0);
180 1.1 uch
181 1.1 uch memset(&ch, 0, sizeof(ch));
182 1.1 uch __wdc_spd_bus_space(&ch);
183 1.1 uch
184 1.1 uch for (i = 0, result = 0; i < 8; i++) { /* 8 sec */
185 1.1 uch if (result == 0)
186 1.1 uch result = wdcprobe(&ch);
187 1.1 uch delay(1000000);
188 1.1 uch }
189 1.1 uch
190 1.1 uch return (result);
191 1.1 uch }
192 1.1 uch
193 1.1 uch void
194 1.1 uch wdc_spd_attach(struct device *parent, struct device *self, void *aux)
195 1.1 uch {
196 1.1 uch struct spd_attach_args *spa = aux;
197 1.1 uch struct wdc_spd_softc *sc = (void *)self;
198 1.1 uch struct wdc_softc *wdc = &sc->sc_wdcdev;
199 1.11 thorpej struct wdc_channel *ch = &sc->wdc_channel;
200 1.1 uch
201 1.1 uch printf(": %s\n", spa->spa_product_name);
202 1.1 uch
203 1.1 uch __wdc_spd_bus_space(ch);
204 1.1 uch
205 1.1 uch wdc->cap =
206 1.1 uch WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA | WDC_CAPABILITY_DATA16;
207 1.1 uch wdc->PIO_cap = 0;
208 1.9 thorpej sc->wdc_chanlist[0] = &sc->wdc_channel;
209 1.9 thorpej wdc->channels = sc->wdc_chanlist;
210 1.1 uch wdc->nchannels = 1;
211 1.12 thorpej ch->ch_channel = 0;
212 1.12 thorpej ch->ch_wdc = &sc->sc_wdcdev;
213 1.9 thorpej ch->ch_queue = &sc->wdc_chqueue;
214 1.1 uch
215 1.1 uch spd_intr_establish(SPD_HDD, wdcintr, &sc->wdc_channel);
216 1.1 uch
217 1.1 uch __wdc_spd_enable();
218 1.1 uch
219 1.7 bouyer wdcattach(&sc->wdc_channel);
220 1.1 uch }
221 1.1 uch
222 1.1 uch void
223 1.11 thorpej __wdc_spd_bus_space(struct wdc_channel *ch)
224 1.1 uch {
225 1.8 uch int i;
226 1.1 uch
227 1.1 uch ch->cmd_iot = &_wdc_spd_space;
228 1.8 uch for (i = 0; i < 8; i++)
229 1.8 uch ch->cmd_iohs[i] = SPD_HDD_IO_BASE + i * 2; /* wdc register is 16 bit wide. */
230 1.14 thorpej wdc_init_shadow_regs(ch);
231 1.1 uch ch->ctl_iot = &_wdc_spd_space;
232 1.1 uch ch->ctl_ioh = SPD_HDD_IO_BASE + WDC_SPD_HDD_AUXREG_OFFSET;
233 1.1 uch ch->data32iot = ch->cmd_iot;
234 1.8 uch ch->data32ioh = SPD_HDD_IO_BASE;
235 1.1 uch }
236 1.1 uch
237 1.1 uch void
238 1.1 uch __wdc_spd_enable()
239 1.1 uch {
240 1.1 uch u_int16_t r;
241 1.1 uch
242 1.1 uch r = _reg_read_2(SPD_INTR_ENABLE_REG16);
243 1.1 uch r |= SPD_INTR_HDD;
244 1.1 uch _reg_write_2(SPD_INTR_ENABLE_REG16, r);
245 1.1 uch }
246 1.1 uch
247 1.1 uch void
248 1.1 uch __wdc_spd_disable()
249 1.1 uch {
250 1.1 uch u_int16_t r;
251 1.1 uch
252 1.1 uch r = _reg_read_2(SPD_INTR_ENABLE_REG16);
253 1.1 uch r &= ~SPD_INTR_HDD;
254 1.1 uch _reg_write_2(SPD_INTR_ENABLE_REG16, r);
255 1.1 uch }
256