dec_3min.c revision 1.50
11.50Sagc/* $NetBSD: dec_3min.c,v 1.50 2003/08/07 16:29:13 agc Exp $ */
21.1Sjonathan
31.1Sjonathan/*
41.1Sjonathan * Copyright (c) 1998 Jonathan Stone.  All rights reserved.
51.1Sjonathan *
61.1Sjonathan * Redistribution and use in source and binary forms, with or without
71.1Sjonathan * modification, are permitted provided that the following conditions
81.1Sjonathan * are met:
91.1Sjonathan * 1. Redistributions of source code must retain the above copyright
101.1Sjonathan *    notice, this list of conditions and the following disclaimer.
111.1Sjonathan * 2. Redistributions in binary form must reproduce the above copyright
121.1Sjonathan *    notice, this list of conditions and the following disclaimer in the
131.1Sjonathan *    documentation and/or other materials provided with the distribution.
141.1Sjonathan * 3. All advertising materials mentioning features or use of this software
151.1Sjonathan *    must display the following acknowledgement:
161.1Sjonathan *	This product includes software developed by Jonathan Stone for
171.1Sjonathan *      the NetBSD Project.
181.1Sjonathan * 4. The name of the author may not be used to endorse or promote products
191.1Sjonathan *    derived from this software without specific prior written permission.
201.1Sjonathan *
211.1Sjonathan * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
221.1Sjonathan * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
231.1Sjonathan * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
241.1Sjonathan * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
251.1Sjonathan * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
261.1Sjonathan * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
271.1Sjonathan * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
281.1Sjonathan * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
291.1Sjonathan * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
301.1Sjonathan * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
311.1Sjonathan */
321.1Sjonathan
331.1Sjonathan/*
341.1Sjonathan * Copyright (c) 1992, 1993
351.1Sjonathan *	The Regents of the University of California.  All rights reserved.
361.1Sjonathan *
371.1Sjonathan * This code is derived from software contributed to Berkeley by
381.1Sjonathan * the Systems Programming Group of the University of Utah Computer
391.1Sjonathan * Science Department, The Mach Operating System project at
401.1Sjonathan * Carnegie-Mellon University and Ralph Campbell.
411.1Sjonathan *
421.1Sjonathan * Redistribution and use in source and binary forms, with or without
431.1Sjonathan * modification, are permitted provided that the following conditions
441.1Sjonathan * are met:
451.1Sjonathan * 1. Redistributions of source code must retain the above copyright
461.1Sjonathan *    notice, this list of conditions and the following disclaimer.
471.1Sjonathan * 2. Redistributions in binary form must reproduce the above copyright
481.1Sjonathan *    notice, this list of conditions and the following disclaimer in the
491.1Sjonathan *    documentation and/or other materials provided with the distribution.
501.50Sagc * 3. Neither the name of the University nor the names of its contributors
511.50Sagc *    may be used to endorse or promote products derived from this software
521.50Sagc *    without specific prior written permission.
531.50Sagc *
541.50Sagc * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
551.50Sagc * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
561.50Sagc * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
571.50Sagc * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
581.50Sagc * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
591.50Sagc * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
601.50Sagc * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
611.50Sagc * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
621.50Sagc * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
631.50Sagc * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
641.50Sagc * SUCH DAMAGE.
651.50Sagc *
661.50Sagc *	@(#)machdep.c	8.3 (Berkeley) 1/12/94
671.50Sagc */
681.50Sagc/*
691.50Sagc * Copyright (c) 1988 University of Utah.
701.50Sagc *
711.50Sagc * This code is derived from software contributed to Berkeley by
721.50Sagc * the Systems Programming Group of the University of Utah Computer
731.50Sagc * Science Department, The Mach Operating System project at
741.50Sagc * Carnegie-Mellon University and Ralph Campbell.
751.50Sagc *
761.50Sagc * Redistribution and use in source and binary forms, with or without
771.50Sagc * modification, are permitted provided that the following conditions
781.50Sagc * are met:
791.50Sagc * 1. Redistributions of source code must retain the above copyright
801.50Sagc *    notice, this list of conditions and the following disclaimer.
811.50Sagc * 2. Redistributions in binary form must reproduce the above copyright
821.50Sagc *    notice, this list of conditions and the following disclaimer in the
831.50Sagc *    documentation and/or other materials provided with the distribution.
841.1Sjonathan * 3. All advertising materials mentioning features or use of this software
851.1Sjonathan *    must display the following acknowledgement:
861.1Sjonathan *	This product includes software developed by the University of
871.1Sjonathan *	California, Berkeley and its contributors.
881.1Sjonathan * 4. Neither the name of the University nor the names of its contributors
891.1Sjonathan *    may be used to endorse or promote products derived from this software
901.1Sjonathan *    without specific prior written permission.
911.1Sjonathan *
921.1Sjonathan * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
931.1Sjonathan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
941.1Sjonathan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
951.1Sjonathan * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
961.1Sjonathan * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
971.1Sjonathan * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
981.1Sjonathan * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
991.1Sjonathan * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
1001.1Sjonathan * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
1011.1Sjonathan * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
1021.1Sjonathan * SUCH DAMAGE.
1031.1Sjonathan *
1041.1Sjonathan *	@(#)machdep.c	8.3 (Berkeley) 1/12/94
1051.1Sjonathan */
1061.1Sjonathan
1071.1Sjonathan#include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
1081.1Sjonathan
1091.50Sagc__KERNEL_RCSID(0, "$NetBSD: dec_3min.c,v 1.50 2003/08/07 16:29:13 agc Exp $");
1101.1Sjonathan
1111.34Snisimura#include <sys/param.h>
1121.1Sjonathan#include <sys/systm.h>
1131.34Snisimura#include <sys/device.h>
1141.1Sjonathan
1151.1Sjonathan#include <machine/cpu.h>
1161.1Sjonathan#include <machine/intr.h>
1171.1Sjonathan#include <machine/sysconf.h>
1181.1Sjonathan
1191.1Sjonathan#include <mips/mips/mips_mcclock.h>	/* mcclock CPUspeed estimation */
1201.2Sjonathan
1211.2Sjonathan/* all these to get ioasic_base */
1221.2Sjonathan#include <dev/tc/tcvar.h>		/* tc type definitions for.. */
1231.7Sjonathan#include <dev/tc/ioasicreg.h>		/* ioasic interrrupt masks */
1241.2Sjonathan#include <dev/tc/ioasicvar.h>		/* ioasic_base */
1251.1Sjonathan
1261.20Ssimonb#include <pmax/pmax/machdep.h>
1271.1Sjonathan#include <pmax/pmax/kmin.h>		/* 3min baseboard addresses */
1281.15Snisimura#include <pmax/pmax/memc.h>		/* 3min/maxine memory errors */
1291.34Snisimura#include <pmax/tc/sccvar.h>
1301.34Snisimura
1311.34Snisimura#include "rasterconsole.h"
1321.1Sjonathan
1331.31Ssimonbvoid		dec_3min_init __P((void));		/* XXX */
1341.31Ssimonbstatic void	dec_3min_bus_reset __P((void));
1351.33Ssimonbstatic void	dec_3min_cons_init __P((void));
1361.42Snisimurastatic void	dec_3min_intr __P((unsigned, unsigned, unsigned, unsigned));
1371.33Ssimonbstatic void	dec_3min_intr_establish __P((struct device *, void *,
1381.33Ssimonb		    int, int (*)(void *), void *));
1391.1Sjonathan
1401.31Ssimonbstatic void	kn02ba_wbflush __P((void));
1411.31Ssimonbstatic unsigned	kn02ba_clkread __P((void));
1421.1Sjonathan
1431.1Sjonathan
1441.1Sjonathan/*
1451.1Sjonathan * Local declarations.
1461.1Sjonathan */
1471.22Snisimurastatic u_int32_t kmin_tc3_imask;
1481.18Snisimura
1491.18Snisimura#ifdef MIPS3
1501.31Ssimonbstatic unsigned latched_cycle_cnt;
1511.18Snisimura#endif
1521.18Snisimura
1531.1Sjonathan
1541.1Sjonathanvoid
1551.1Sjonathandec_3min_init()
1561.1Sjonathan{
1571.24Snisimura	platform.iobus = "tcbus";
1581.1Sjonathan	platform.bus_reset = dec_3min_bus_reset;
1591.1Sjonathan	platform.cons_init = dec_3min_cons_init;
1601.22Snisimura	platform.iointr = dec_3min_intr;
1611.33Ssimonb	platform.intr_establish = dec_3min_intr_establish;
1621.47Smhitch	platform.memsize = memsize_bitmap;
1631.22Snisimura	platform.clkread = kn02ba_clkread;
1641.1Sjonathan
1651.22Snisimura	/* clear any memory errors */
1661.17Snisimura	*(u_int32_t *)MIPS_PHYS_TO_KSEG1(KMIN_REG_TIMEOUT) = 0;
1671.14Snisimura	kn02ba_wbflush();
1681.1Sjonathan
1691.1Sjonathan	ioasic_base = MIPS_PHYS_TO_KSEG1(KMIN_SYS_ASIC);
1701.1Sjonathan
1711.1Sjonathan	/*
1721.22Snisimura	 * Since all the motherboard interrupts come through the
1731.22Snisimura	 * IOASIC, it has to be turned off for all the spls and
1741.22Snisimura	 * since we don't know what kinds of devices are in the
1751.22Snisimura	 * TURBOchannel option slots, just splhigh().
1761.1Sjonathan	 */
1771.16Snisimura	splvec.splbio = MIPS_SPL_0_1_2_3;
1781.44Stsutsui	splvec.splnet = MIPS_SPL_0_1_2_3;
1791.16Snisimura	splvec.spltty = MIPS_SPL_0_1_2_3;
1801.45Sthorpej	splvec.splvm = MIPS_SPL_0_1_2_3;
1811.16Snisimura	splvec.splclock = MIPS_SPL_0_1_2_3;
1821.16Snisimura	splvec.splstatclock = MIPS_SPL_0_1_2_3;
1831.16Snisimura
1841.28Snisimura	/* enable posting of MIPS_INT_MASK_3 to CAUSE register */
1851.28Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_IMSK) = KMIN_INTR_CLOCK;
1861.44Stsutsui	/* calibrate cpu_mhz value */
1871.29Snisimura	mc_cpuspeed(ioasic_base+IOASIC_SLOT_8_START, MIPS_INT_MASK_3);
1881.1Sjonathan
1891.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_LANCE_DECODE) = 0x3;
1901.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_SCSI_DECODE) = 0xe;
1911.44Stsutsui#if 0
1921.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_SCC0_DECODE) = (0x10|4);
1931.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_SCC1_DECODE) = (0x10|6);
1941.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_CSR) = 0x00000f00;
1951.44Stsutsui#endif
1961.44Stsutsui
1971.22Snisimura	/* sanitize interrupt mask */
1981.22Snisimura	kmin_tc3_imask = (KMIN_INTR_CLOCK|KMIN_INTR_PSWARN|KMIN_INTR_TIMEOUT);
1991.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_INTR) = 0;
2001.22Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_IMSK) = kmin_tc3_imask;
2011.1Sjonathan
2021.1Sjonathan	/*
2031.22Snisimura	 * The kmin memory hardware seems to wrap memory addresses
2041.1Sjonathan	 * with 4Mbyte SIMMs, which causes the physmem computation
2051.1Sjonathan	 * to lose.  Find out how big the SIMMS are and set
2061.22Snisimura	 * max_ physmem accordingly.
2071.22Snisimura	 * XXX Do MAXINEs lose the same way?
2081.1Sjonathan	 */
2091.1Sjonathan	physmem_boardmax = KMIN_PHYS_MEMORY_END + 1;
2101.22Snisimura	if ((KMIN_MSR_SIZE_16Mb & *(int *)MIPS_PHYS_TO_KSEG1(KMIN_REG_MSR))
2111.22Snisimura			== 0)
2121.1Sjonathan		physmem_boardmax = physmem_boardmax >> 2;
2131.1Sjonathan	physmem_boardmax = MIPS_PHYS_TO_KSEG1(physmem_boardmax);
2141.10Sjonathan
2151.22Snisimura	sprintf(cpu_model, "DECstation 5000/1%d (3MIN)", cpu_mhz);
2161.22Snisimura}
2171.22Snisimura
2181.22Snisimura/*
2191.49Stsutsui * Initialize the memory system and I/O buses.
2201.22Snisimura */
2211.31Ssimonbstatic void
2221.22Snisimuradec_3min_bus_reset()
2231.22Snisimura{
2241.22Snisimura
2251.22Snisimura	/*
2261.22Snisimura	 * Reset interrupts, clear any errors from newconf probes
2271.22Snisimura	 */
2281.22Snisimura
2291.17Snisimura	*(u_int32_t *)MIPS_PHYS_TO_KSEG1(KMIN_REG_TIMEOUT) = 0;
2301.17Snisimura	kn02ba_wbflush();
2311.17Snisimura
2321.22Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_INTR) = 0;
2331.22Snisimura	kn02ba_wbflush();
2341.1Sjonathan}
2351.1Sjonathan
2361.31Ssimonbstatic void
2371.1Sjonathandec_3min_cons_init()
2381.1Sjonathan{
2391.34Snisimura	int kbd, crt, screen;
2401.34Snisimura	extern int tcfb_cnattach __P((int));		/* XXX */
2411.34Snisimura
2421.34Snisimura	kbd = crt = screen = 0;
2431.34Snisimura	prom_findcons(&kbd, &crt, &screen);
2441.34Snisimura
2451.34Snisimura	if (screen > 0) {
2461.34Snisimura#if NRASTERCONSOLE > 0
2471.34Snisimura		if (tcfb_cnattach(crt) > 0) {
2481.34Snisimura			scc_lk201_cnattach(ioasic_base, 0x180000);
2491.34Snisimura			return;
2501.34Snisimura		}
2511.34Snisimura#endif
2521.34Snisimura		printf("No framebuffer device configured for slot %d: ", crt);
2531.34Snisimura		printf("using serial console\n");
2541.34Snisimura	}
2551.34Snisimura	/*
2561.34Snisimura	 * Delay to allow PROM putchars to complete.
2571.34Snisimura	 * FIFO depth * character time,
2581.34Snisimura	 * character time = (1000000 / (defaultrate / 10))
2591.34Snisimura	 */
2601.34Snisimura	DELAY(160000000 / 9600);	/* XXX */
2611.34Snisimura
2621.34Snisimura	scc_cnattach(ioasic_base, 0x180000);
2631.1Sjonathan}
2641.1Sjonathan
2651.31Ssimonbstatic void
2661.33Ssimonbdec_3min_intr_establish(dev, cookie, level, handler, arg)
2671.33Ssimonb	struct device *dev;
2681.33Ssimonb	void *cookie;
2691.33Ssimonb	int level;
2701.24Snisimura	int (*handler) __P((void *));
2711.33Ssimonb	void *arg;
2721.1Sjonathan{
2731.13Ssimonb	unsigned mask;
2741.1Sjonathan
2751.35Snisimura	switch ((int)cookie) {
2761.1Sjonathan		/* slots 0-2 don't interrupt through the IOASIC. */
2771.35Snisimura	  case SYS_DEV_OPT0:
2781.33Ssimonb		mask = MIPS_INT_MASK_0;
2791.33Ssimonb		break;
2801.35Snisimura	  case SYS_DEV_OPT1:
2811.33Ssimonb		mask = MIPS_INT_MASK_1;
2821.33Ssimonb		break;
2831.35Snisimura	  case SYS_DEV_OPT2:
2841.33Ssimonb		mask = MIPS_INT_MASK_2;
2851.33Ssimonb		break;
2861.1Sjonathan
2871.35Snisimura	  case SYS_DEV_SCSI:
2881.7Sjonathan		mask = (IOASIC_INTR_SCSI | IOASIC_INTR_SCSI_PTR_LOAD |
2891.7Sjonathan			IOASIC_INTR_SCSI_OVRUN | IOASIC_INTR_SCSI_READ_E);
2901.1Sjonathan		break;
2911.35Snisimura	  case SYS_DEV_LANCE:
2921.1Sjonathan		mask = KMIN_INTR_LANCE;
2931.1Sjonathan		break;
2941.35Snisimura	  case SYS_DEV_SCC0:
2951.1Sjonathan		mask = KMIN_INTR_SCC_0;
2961.1Sjonathan		break;
2971.35Snisimura	  case SYS_DEV_SCC1:
2981.1Sjonathan		mask = KMIN_INTR_SCC_1;
2991.1Sjonathan		break;
3001.33Ssimonb	  default:
3011.33Ssimonb#ifdef DIAGNOSTIC
3021.35Snisimura		printf("warning: enabling unknown intr %x\n", (int)cookie);
3031.33Ssimonb#endif
3041.1Sjonathan		return;
3051.1Sjonathan	}
3061.1Sjonathan
3071.38Sad#if defined(DEBUG)
3081.36Sad	printf("3MIN: imask %x, enabling slot %d, dev %p handler %p\n",
3091.36Sad	    kmin_tc3_imask, (int)cookie, dev, handler);
3101.1Sjonathan#endif
3111.1Sjonathan
3121.1Sjonathan	/*
3131.1Sjonathan	 * Enable the interrupt  handler, and if it's an IOASIC
3141.1Sjonathan	 * slot, set the IOASIC interrupt mask.
3151.1Sjonathan	 * Otherwise, set the appropriate spl level in the R3000
3161.1Sjonathan	 * register.
3171.35Snisimura	 * Be careful to set handlers before enabling, and disable
3181.1Sjonathan	 * interrupts before clearing handlers.
3191.1Sjonathan	 */
3201.1Sjonathan
3211.33Ssimonb	/* Set the interrupt handler and argument ... */
3221.35Snisimura	intrtab[(int)cookie].ih_func = handler;
3231.35Snisimura	intrtab[(int)cookie].ih_arg = arg;
3241.33Ssimonb	/* ... and set the relevant mask */
3251.35Snisimura	switch ((int)cookie) {
3261.35Snisimura	case SYS_DEV_OPT0:
3271.35Snisimura	case SYS_DEV_OPT1:
3281.35Snisimura	case SYS_DEV_OPT2:
3291.33Ssimonb		/* it's an option slot */
3301.35Snisimura		{
3311.33Ssimonb		int s = splhigh();
3321.33Ssimonb		s |= mask;
3331.33Ssimonb		splx(s);
3341.35Snisimura		}
3351.35Snisimura		break;
3361.35Snisimura	default:
3371.35Snisimura		/* it's a baseboard device going via the IOASIC */
3381.33Ssimonb		kmin_tc3_imask |= mask;
3391.35Snisimura		break;
3401.1Sjonathan	}
3411.33Ssimonb
3421.25Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_IMSK) = kmin_tc3_imask;
3431.25Snisimura	kn02ba_wbflush();
3441.1Sjonathan}
3451.1Sjonathan
3461.1Sjonathan
3471.44Stsutsui#define CHECKINTR(slot, bits)					\
3481.35Snisimura    do {							\
3491.44Stsutsui	if (can_serve & (bits)) {				\
3501.44Stsutsui		intrcnt[slot] += 1;				\
3511.44Stsutsui		(*intrtab[slot].ih_func)(intrtab[slot].ih_arg);	\
3521.44Stsutsui	}							\
3531.35Snisimura    } while (0)
3541.1Sjonathan
3551.42Snisimurastatic void
3561.39Snisimuradec_3min_intr(status, cause, pc, ipending)
3571.17Snisimura	unsigned status;
3581.17Snisimura	unsigned cause;
3591.39Snisimura	unsigned pc;
3601.39Snisimura	unsigned ipending;
3611.1Sjonathan{
3621.1Sjonathan	static int user_warned = 0;
3631.17Snisimura	static int intr_depth = 0;
3641.17Snisimura	u_int32_t old_mask;
3651.1Sjonathan
3661.10Sjonathan	intr_depth++;
3671.17Snisimura	old_mask = *(u_int32_t *)(ioasic_base + IOASIC_IMSK);
3681.10Sjonathan
3691.39Snisimura	if (ipending & MIPS_INT_MASK_4)
3701.1Sjonathan		prom_haltbutton();
3711.1Sjonathan
3721.39Snisimura	if (ipending & MIPS_INT_MASK_3) {
3731.10Sjonathan		/* NB: status & MIPS_INT_MASK3 must also be set */
3741.10Sjonathan		/* masked interrupts are still observable */
3751.35Snisimura		u_int32_t intr, imsk, can_serve, turnoff;
3761.17Snisimura
3771.17Snisimura		turnoff = 0;
3781.17Snisimura		intr = *(u_int32_t *)(ioasic_base + IOASIC_INTR);
3791.17Snisimura		imsk = *(u_int32_t *)(ioasic_base + IOASIC_IMSK);
3801.35Snisimura		can_serve = intr & imsk;
3811.1Sjonathan
3821.7Sjonathan		if (intr & IOASIC_INTR_SCSI_PTR_LOAD) {
3831.17Snisimura			turnoff |= IOASIC_INTR_SCSI_PTR_LOAD;
3841.1Sjonathan#ifdef notdef
3851.1Sjonathan			asc_dma_intr();
3861.1Sjonathan#endif
3871.1Sjonathan		}
3881.12Ssimonb
3891.7Sjonathan		if (intr & (IOASIC_INTR_SCSI_OVRUN | IOASIC_INTR_SCSI_READ_E))
3901.17Snisimura			turnoff |= IOASIC_INTR_SCSI_OVRUN | IOASIC_INTR_SCSI_READ_E;
3911.1Sjonathan
3921.7Sjonathan		if (intr & IOASIC_INTR_LANCE_READ_E)
3931.17Snisimura			turnoff |= IOASIC_INTR_LANCE_READ_E;
3941.17Snisimura
3951.17Snisimura		if (turnoff)
3961.17Snisimura			*(u_int32_t *)(ioasic_base + IOASIC_INTR) = ~turnoff;
3971.1Sjonathan
3981.48Snisimura		if (intr & KMIN_INTR_TIMEOUT) {
3991.1Sjonathan			kn02ba_errintr();
4001.48Snisimura			pmax_memerr_evcnt.ev_count++;
4011.48Snisimura		}
4021.12Ssimonb
4031.1Sjonathan		if (intr & KMIN_INTR_CLOCK) {
4041.17Snisimura			struct clockframe cf;
4051.17Snisimura
4061.22Snisimura			__asm __volatile("lbu $0,48(%0)" ::
4071.22Snisimura				"r"(ioasic_base + IOASIC_SLOT_8_START));
4081.6Sjonathan#ifdef MIPS3
4091.6Sjonathan			if (CPUISMIPS3) {
4101.43Scgd				latched_cycle_cnt = mips3_cp0_count_read();
4111.6Sjonathan			}
4121.6Sjonathan#endif
4131.17Snisimura			cf.pc = pc;
4141.17Snisimura			cf.sr = status;
4151.1Sjonathan			hardclock(&cf);
4161.46Snisimura			pmax_clock_evcnt.ev_count++;
4171.1Sjonathan		}
4181.10Sjonathan
4191.10Sjonathan		/* If clock interrups were enabled, re-enable them ASAP. */
4201.10Sjonathan		if (old_mask & KMIN_INTR_CLOCK) {
4211.17Snisimura			/* ioctl interrupt mask to splclock and higher */
4221.17Snisimura			*(u_int32_t *)(ioasic_base + IOASIC_IMSK)
4231.17Snisimura				= old_mask &
4241.17Snisimura					~(KMIN_INTR_SCC_0|KMIN_INTR_SCC_1 |
4251.17Snisimura					  IOASIC_INTR_LANCE|IOASIC_INTR_SCSI);
4261.14Snisimura			kn02ba_wbflush();
4271.17Snisimura			_splset(MIPS_SR_INT_IE | (status & MIPS_INT_MASK_3));
4281.10Sjonathan		}
4291.10Sjonathan
4301.11Sjonathan		if (intr_depth > 1)
4311.11Sjonathan			 goto done;
4321.11Sjonathan
4331.35Snisimura		CHECKINTR(SYS_DEV_SCC0, IOASIC_INTR_SCC_0);
4341.35Snisimura		CHECKINTR(SYS_DEV_SCC1, IOASIC_INTR_SCC_1);
4351.10Sjonathan
4361.10Sjonathan#ifdef notyet /* untested */
4371.10Sjonathan		/* If tty interrupts were enabled, re-enable them ASAP. */
4381.10Sjonathan		if ((old_mask & (KMIN_INTR_SCC_1|KMIN_INTR_SCC_0)) ==
4391.10Sjonathan		     (KMIN_INTR_SCC_1|KMIN_INTR_SCC_0)) {
4401.12Ssimonb			*imaskp = old_mask &
4411.10Sjonathan			  ~(KMIN_INTR_SCC_0|KMIN_INTR_SCC_1 |
4421.10Sjonathan			  IOASIC_INTR_LANCE|IOASIC_INTR_SCSI);
4431.14Snisimura			kn02ba_wbflush();
4441.10Sjonathan		}
4451.10Sjonathan
4461.10Sjonathan		/* XXX until we know about SPLs of TC options. */
4471.10Sjonathan		if (intr_depth > 1)
4481.10Sjonathan			 goto done;
4491.10Sjonathan#endif
4501.35Snisimura		CHECKINTR(SYS_DEV_LANCE, IOASIC_INTR_LANCE);
4511.35Snisimura		CHECKINTR(SYS_DEV_SCSI, IOASIC_INTR_SCSI);
4521.1Sjonathan
4531.1Sjonathan		if (user_warned && ((intr & KMIN_INTR_PSWARN) == 0)) {
4541.1Sjonathan			printf("%s\n", "Power supply ok now.");
4551.1Sjonathan			user_warned = 0;
4561.1Sjonathan		}
4571.1Sjonathan		if ((intr & KMIN_INTR_PSWARN) && (user_warned < 3)) {
4581.1Sjonathan			user_warned++;
4591.1Sjonathan			printf("%s\n", "Power supply overheating");
4601.1Sjonathan		}
4611.1Sjonathan	}
4621.39Snisimura	if ((ipending & MIPS_INT_MASK_0) && intrtab[SYS_DEV_OPT0].ih_func) {
4631.35Snisimura		(*intrtab[SYS_DEV_OPT0].ih_func)(intrtab[SYS_DEV_OPT0].ih_arg);
4641.35Snisimura		intrcnt[SYS_DEV_OPT0]++;
4651.1Sjonathan 	}
4661.12Ssimonb
4671.39Snisimura	if ((ipending & MIPS_INT_MASK_1) && intrtab[SYS_DEV_OPT1].ih_func) {
4681.35Snisimura		(*intrtab[SYS_DEV_OPT1].ih_func)(intrtab[SYS_DEV_OPT1].ih_arg);
4691.35Snisimura		intrcnt[SYS_DEV_OPT1]++;
4701.1Sjonathan	}
4711.39Snisimura	if ((ipending & MIPS_INT_MASK_2) && intrtab[SYS_DEV_OPT2].ih_func) {
4721.35Snisimura		(*intrtab[SYS_DEV_OPT2].ih_func)(intrtab[SYS_DEV_OPT2].ih_arg);
4731.35Snisimura		intrcnt[SYS_DEV_OPT2]++;
4741.1Sjonathan	}
4751.1Sjonathan
4761.10Sjonathandone:
4771.10Sjonathan	/* restore entry state */
4781.10Sjonathan	splhigh();
4791.10Sjonathan	intr_depth--;
4801.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_IMSK) = old_mask;
4811.10Sjonathan
4821.42Snisimura	_splset(MIPS_SR_INT_IE | (status & ~cause & MIPS_HARD_INT_MASK));
4831.1Sjonathan}
4841.1Sjonathan
4851.1Sjonathan
4861.1Sjonathan
4871.1Sjonathan/*
4881.1Sjonathan ************************************************************************
4891.1Sjonathan * Extra functions
4901.1Sjonathan ************************************************************************
4911.1Sjonathan */
4921.14Snisimura
4931.31Ssimonbstatic void
4941.14Snisimurakn02ba_wbflush()
4951.14Snisimura{
4961.21Snisimura	/* read twice IOASIC_IMSK */
4971.27Ssimonb	__asm __volatile("lw $0,%0; lw $0,%0" ::
4981.27Ssimonb	    "i"(MIPS_PHYS_TO_KSEG1(KMIN_REG_IMSK)));
4991.14Snisimura}
5001.14Snisimura
5011.31Ssimonbstatic unsigned
5021.14Snisimurakn02ba_clkread()
5031.14Snisimura{
5041.14Snisimura#ifdef MIPS3
5051.14Snisimura	if (CPUISMIPS3) {
5061.14Snisimura		u_int32_t mips3_cycles;
5071.14Snisimura
5081.43Scgd		mips3_cycles = mips3_cp0_count_read() - latched_cycle_cnt;
5091.14Snisimura		/* XXX divides take 78 cycles: approximate with * 41/2048 */
5101.14Snisimura		return((mips3_cycles >> 6) + (mips3_cycles >> 8) +
5111.14Snisimura		       (mips3_cycles >> 11));
5121.14Snisimura	}
5131.14Snisimura#endif
5141.14Snisimura	return 0;
5151.1Sjonathan}
516