booke_cache.c revision 1.5 1 1.5 rin /* $NetBSD: booke_cache.c,v 1.5 2020/07/06 09:34:16 rin Exp $ */
2 1.2 matt /*-
3 1.2 matt * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc.
4 1.2 matt * All rights reserved.
5 1.2 matt *
6 1.2 matt * This code is derived from software contributed to The NetBSD Foundation
7 1.2 matt * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects
8 1.2 matt * Agency and which was developed by Matt Thomas of 3am Software Foundry.
9 1.2 matt *
10 1.2 matt * This material is based upon work supported by the Defense Advanced Research
11 1.2 matt * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under
12 1.2 matt * Contract No. N66001-09-C-2073.
13 1.2 matt * Approved for Public Release, Distribution Unlimited
14 1.2 matt *
15 1.2 matt * Redistribution and use in source and binary forms, with or without
16 1.2 matt * modification, are permitted provided that the following conditions
17 1.2 matt * are met:
18 1.2 matt * 1. Redistributions of source code must retain the above copyright
19 1.2 matt * notice, this list of conditions and the following disclaimer.
20 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright
21 1.2 matt * notice, this list of conditions and the following disclaimer in the
22 1.2 matt * documentation and/or other materials provided with the distribution.
23 1.2 matt *
24 1.2 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
25 1.2 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
26 1.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27 1.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
28 1.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 1.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 1.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 1.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 1.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 1.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.2 matt * POSSIBILITY OF SUCH DAMAGE.
35 1.2 matt */
36 1.5 rin
37 1.2 matt #include <sys/cdefs.h>
38 1.5 rin __KERNEL_RCSID(0, "$NetBSD: booke_cache.c,v 1.5 2020/07/06 09:34:16 rin Exp $");
39 1.2 matt
40 1.2 matt #include <sys/param.h>
41 1.2 matt #include <sys/cpu.h>
42 1.3 matt #include <sys/atomic.h>
43 1.2 matt
44 1.3 matt enum cache_op { OP_DCBF, OP_DCBST, OP_DCBI, OP_DCBZ, OP_DCBA, OP_ICBI };
45 1.2 matt
46 1.2 matt static void inline
47 1.2 matt dcbf(vaddr_t va, vsize_t off)
48 1.2 matt {
49 1.2 matt __asm volatile("dcbf\t%0,%1" : : "b" (va), "r" (off));
50 1.2 matt }
51 1.2 matt
52 1.2 matt static void inline
53 1.2 matt dcbst(vaddr_t va, vsize_t off)
54 1.2 matt {
55 1.2 matt __asm volatile("dcbst\t%0,%1" : : "b" (va), "r" (off));
56 1.2 matt }
57 1.2 matt
58 1.2 matt static void inline
59 1.2 matt dcbi(vaddr_t va, vsize_t off)
60 1.2 matt {
61 1.2 matt __asm volatile("dcbi\t%0,%1" : : "b" (va), "r" (off));
62 1.2 matt }
63 1.2 matt
64 1.2 matt static void inline
65 1.2 matt dcbz(vaddr_t va, vsize_t off)
66 1.2 matt {
67 1.2 matt __asm volatile("dcbz\t%0,%1" : : "b" (va), "r" (off));
68 1.2 matt }
69 1.2 matt
70 1.2 matt static void inline
71 1.2 matt dcba(vaddr_t va, vsize_t off)
72 1.2 matt {
73 1.2 matt __asm volatile("dcba\t%0,%1" : : "b" (va), "r" (off));
74 1.2 matt }
75 1.2 matt
76 1.2 matt static void inline
77 1.2 matt icbi(vaddr_t va, vsize_t off)
78 1.2 matt {
79 1.2 matt __asm volatile("icbi\t%0,%1" : : "b" (va), "r" (off));
80 1.2 matt }
81 1.2 matt
82 1.2 matt static inline void
83 1.3 matt cache_op(vaddr_t va, vsize_t len, vsize_t line_size, enum cache_op op)
84 1.2 matt {
85 1.2 matt KASSERT(line_size > 0);
86 1.2 matt
87 1.2 matt if (len == 0)
88 1.2 matt return;
89 1.2 matt
90 1.2 matt /* Make sure we flush all cache lines */
91 1.2 matt len += va & (line_size - 1);
92 1.2 matt va &= -line_size;
93 1.2 matt
94 1.3 matt for (vsize_t i = 0; i < len; i += line_size) {
95 1.3 matt switch (op) {
96 1.3 matt case OP_DCBF: dcbf(va, i); break;
97 1.3 matt case OP_DCBST: dcbst(va, i); break;
98 1.3 matt case OP_DCBI: dcbi(va, i); break;
99 1.3 matt case OP_DCBZ: dcbz(va, i); break;
100 1.3 matt case OP_DCBA: dcba(va, i); break;
101 1.3 matt case OP_ICBI: icbi(va, i); break;
102 1.3 matt }
103 1.3 matt }
104 1.3 matt if (op != OP_ICBI)
105 1.3 matt membar_producer();
106 1.2 matt }
107 1.2 matt
108 1.2 matt void
109 1.2 matt dcache_wb_page(vaddr_t va)
110 1.2 matt {
111 1.3 matt cache_op(va, PAGE_SIZE, curcpu()->ci_ci.dcache_line_size, OP_DCBST);
112 1.2 matt }
113 1.2 matt
114 1.2 matt void
115 1.2 matt dcache_wbinv_page(vaddr_t va)
116 1.2 matt {
117 1.3 matt cache_op(va, PAGE_SIZE, curcpu()->ci_ci.dcache_line_size, OP_DCBF);
118 1.2 matt }
119 1.2 matt
120 1.2 matt void
121 1.2 matt dcache_inv_page(vaddr_t va)
122 1.2 matt {
123 1.3 matt cache_op(va, PAGE_SIZE, curcpu()->ci_ci.dcache_line_size, OP_DCBI);
124 1.2 matt }
125 1.2 matt
126 1.2 matt void
127 1.2 matt dcache_zero_page(vaddr_t va)
128 1.2 matt {
129 1.3 matt cache_op(va, PAGE_SIZE, curcpu()->ci_ci.dcache_line_size, OP_DCBZ);
130 1.2 matt }
131 1.2 matt
132 1.2 matt void
133 1.2 matt icache_inv_page(vaddr_t va)
134 1.2 matt {
135 1.3 matt membar_sync();
136 1.3 matt cache_op(va, PAGE_SIZE, curcpu()->ci_ci.icache_line_size, OP_ICBI);
137 1.3 matt membar_sync();
138 1.2 matt /* synchronizing instruction will be the rfi to user mode */
139 1.2 matt }
140 1.2 matt
141 1.2 matt void
142 1.2 matt dcache_wb(vaddr_t va, vsize_t len)
143 1.2 matt {
144 1.3 matt cache_op(va, len, curcpu()->ci_ci.dcache_line_size, OP_DCBST);
145 1.2 matt }
146 1.2 matt
147 1.2 matt void
148 1.2 matt dcache_wbinv(vaddr_t va, vsize_t len)
149 1.2 matt {
150 1.3 matt cache_op(va, len, curcpu()->ci_ci.dcache_line_size, OP_DCBF);
151 1.2 matt }
152 1.2 matt
153 1.2 matt void
154 1.2 matt dcache_inv(vaddr_t va, vsize_t len)
155 1.2 matt {
156 1.3 matt cache_op(va, len, curcpu()->ci_ci.dcache_line_size, OP_DCBI);
157 1.2 matt }
158 1.2 matt
159 1.2 matt void
160 1.2 matt icache_inv(vaddr_t va, vsize_t len)
161 1.2 matt {
162 1.3 matt membar_sync();
163 1.3 matt cache_op(va, len, curcpu()->ci_ci.icache_line_size, OP_ICBI);
164 1.3 matt membar_sync();
165 1.2 matt }
166