Home | History | Annotate | Line # | Download | only in booke
booke_machdep.c revision 1.12
      1   1.2  matt /*-
      2   1.2  matt  * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc.
      3   1.2  matt  * All rights reserved.
      4   1.2  matt  *
      5   1.2  matt  * This code is derived from software contributed to The NetBSD Foundation
      6   1.2  matt  * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects
      7   1.2  matt  * Agency and which was developed by Matt Thomas of 3am Software Foundry.
      8   1.2  matt  *
      9   1.2  matt  * This material is based upon work supported by the Defense Advanced Research
     10   1.2  matt  * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under
     11   1.2  matt  * Contract No. N66001-09-C-2073.
     12   1.2  matt  * Approved for Public Release, Distribution Unlimited
     13   1.2  matt  *
     14   1.2  matt  * Redistribution and use in source and binary forms, with or without
     15   1.2  matt  * modification, are permitted provided that the following conditions
     16   1.2  matt  * are met:
     17   1.2  matt  * 1. Redistributions of source code must retain the above copyright
     18   1.2  matt  *    notice, this list of conditions and the following disclaimer.
     19   1.2  matt  * 2. Redistributions in binary form must reproduce the above copyright
     20   1.2  matt  *    notice, this list of conditions and the following disclaimer in the
     21   1.2  matt  *    documentation and/or other materials provided with the distribution.
     22   1.2  matt  *
     23   1.2  matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     24   1.2  matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     25   1.2  matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     26   1.2  matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     27   1.2  matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     28   1.2  matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     29   1.2  matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     30   1.2  matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     31   1.2  matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     32   1.2  matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     33   1.2  matt  * POSSIBILITY OF SUCH DAMAGE.
     34   1.2  matt  */
     35   1.2  matt 
     36   1.2  matt #define	__INTR_PRIVATE
     37   1.2  matt #define	_POWERPC_BUS_DMA_PRIVATE
     38   1.2  matt 
     39   1.2  matt #include <sys/cdefs.h>
     40   1.2  matt 
     41   1.9  matt #include "opt_modular.h"
     42   1.9  matt 
     43   1.2  matt #include <sys/param.h>
     44   1.2  matt #include <sys/cpu.h>
     45   1.2  matt #include <sys/device.h>
     46   1.2  matt #include <sys/intr.h>
     47   1.2  matt #include <sys/mount.h>
     48   1.2  matt #include <sys/msgbuf.h>
     49   1.2  matt #include <sys/kernel.h>
     50   1.2  matt #include <sys/reboot.h>
     51   1.2  matt #include <sys/bus.h>
     52   1.2  matt 
     53   1.2  matt #include <uvm/uvm_extern.h>
     54   1.2  matt 
     55  1.12  matt #include <powerpc/cpuset.h>
     56  1.12  matt #include <powerpc/pcb.h>
     57   1.4  matt #include <powerpc/spr.h>
     58   1.4  matt #include <powerpc/booke/spr.h>
     59   1.4  matt #include <powerpc/booke/cpuvar.h>
     60   1.2  matt 
     61   1.2  matt /*
     62   1.2  matt  * Global variables used here and there
     63   1.2  matt  */
     64   1.2  matt paddr_t msgbuf_paddr;
     65   1.2  matt psize_t pmemsize;
     66   1.2  matt struct vm_map *phys_map;
     67   1.2  matt 
     68   1.9  matt #ifdef MODULAR
     69   1.9  matt register_t cpu_psluserset = PSL_USERSET;
     70   1.9  matt register_t cpu_pslusermod = PSL_USERMOD;
     71   1.9  matt register_t cpu_pslusermask = PSL_USERMASK;
     72   1.9  matt #endif
     73   1.9  matt 
     74   1.2  matt static bus_addr_t booke_dma_phys_to_bus_mem(bus_dma_tag_t, bus_addr_t);
     75   1.2  matt static bus_addr_t booke_dma_bus_mem_to_phys(bus_dma_tag_t, bus_addr_t);
     76   1.2  matt 
     77   1.2  matt 
     78   1.2  matt struct powerpc_bus_dma_tag booke_bus_dma_tag = {
     79   1.2  matt 	._dmamap_create = _bus_dmamap_create,
     80   1.2  matt 	._dmamap_destroy = _bus_dmamap_destroy,
     81   1.2  matt 	._dmamap_load = _bus_dmamap_load,
     82   1.2  matt 	._dmamap_load_mbuf = _bus_dmamap_load_mbuf,
     83   1.2  matt 	._dmamap_load_uio = _bus_dmamap_load_uio,
     84   1.2  matt 	._dmamap_load_raw = _bus_dmamap_load_raw,
     85   1.2  matt 	._dmamap_unload = _bus_dmamap_unload,
     86   1.2  matt 	._dmamap_sync = _bus_dmamap_sync,
     87   1.2  matt 	._dmamem_alloc = _bus_dmamem_alloc,
     88   1.2  matt 	._dmamem_free = _bus_dmamem_free,
     89   1.2  matt 	._dmamem_map = _bus_dmamem_map,
     90   1.2  matt 	._dmamem_unmap = _bus_dmamem_unmap,
     91   1.2  matt 	._dmamem_mmap = _bus_dmamem_mmap,
     92   1.2  matt 	._dma_phys_to_bus_mem = booke_dma_phys_to_bus_mem,
     93   1.2  matt 	._dma_bus_mem_to_phys = booke_dma_bus_mem_to_phys,
     94   1.2  matt };
     95   1.2  matt 
     96   1.2  matt static bus_addr_t
     97   1.2  matt booke_dma_phys_to_bus_mem(bus_dma_tag_t t, bus_addr_t a)
     98   1.2  matt {
     99   1.2  matt 	return a;
    100   1.2  matt }
    101   1.2  matt 
    102   1.2  matt static bus_addr_t
    103   1.2  matt booke_dma_bus_mem_to_phys(bus_dma_tag_t t, bus_addr_t a)
    104   1.2  matt {
    105   1.2  matt 	return a;
    106   1.2  matt }
    107   1.2  matt 
    108   1.2  matt struct cpu_md_ops cpu_md_ops;
    109   1.2  matt 
    110   1.6  matt struct cpu_softc cpu_softc[] = {
    111   1.2  matt 	[0] = {
    112   1.6  matt 		.cpu_ci = &cpu_info[0],
    113   1.6  matt 	},
    114   1.6  matt #ifdef MULTIPROCESSOR
    115   1.6  matt 	[CPU_MAXNUM-1] = {
    116   1.6  matt 		.cpu_ci = &cpu_info[CPU_MAXNUM-1],
    117   1.2  matt 	},
    118   1.6  matt #endif
    119   1.2  matt };
    120   1.6  matt struct cpu_info cpu_info[] = {
    121   1.2  matt 	[0] = {
    122   1.2  matt 		.ci_curlwp = &lwp0,
    123   1.2  matt 		.ci_tlb_info = &pmap_tlb0_info,
    124   1.6  matt 		.ci_softc = &cpu_softc[0],
    125   1.6  matt 		.ci_cpl = IPL_HIGH,
    126  1.12  matt 		.ci_idepth = -1,
    127   1.6  matt 	},
    128   1.6  matt #ifdef MULTIPROCESSOR
    129   1.6  matt 	[CPU_MAXNUM-1] = {
    130   1.6  matt 		.ci_curlwp = NULL,
    131   1.6  matt 		.ci_tlb_info = &pmap_tlb0_info,
    132   1.6  matt 		.ci_softc = &cpu_softc[CPU_MAXNUM-1],
    133   1.2  matt 		.ci_cpl = IPL_HIGH,
    134  1.12  matt 		.ci_idepth = -1,
    135   1.6  matt 	},
    136   1.2  matt #endif
    137   1.2  matt };
    138  1.12  matt __CTASSERT(__arraycount(cpu_info) == __arraycount(cpu_softc));
    139   1.2  matt 
    140   1.2  matt /*
    141   1.2  matt  * This should probably be in autoconf!				XXX
    142   1.2  matt  */
    143   1.2  matt char cpu_model[80];
    144   1.2  matt char machine[] = MACHINE;		/* from <machine/param.h> */
    145   1.2  matt char machine_arch[] = MACHINE_ARCH;	/* from <machine/param.h> */
    146   1.2  matt 
    147   1.2  matt char bootpath[256];
    148   1.2  matt 
    149   1.2  matt #if NKSYMS || defined(DDB) || defined(MODULAR)
    150   1.2  matt void *startsym, *endsym;
    151   1.2  matt #endif
    152   1.2  matt 
    153  1.12  matt #if defined(MULTIPROCESSOR)
    154  1.12  matt volatile struct cpu_hatch_data cpu_hatch_data __cacheline_aligned;
    155  1.12  matt #endif
    156  1.12  matt 
    157   1.2  matt int fake_mapiodev = 1;
    158   1.2  matt 
    159   1.2  matt void
    160   1.2  matt booke_cpu_startup(const char *model)
    161   1.2  matt {
    162   1.2  matt 	vaddr_t 	minaddr, maxaddr;
    163   1.2  matt 	char 		pbuf[9];
    164   1.2  matt 
    165   1.2  matt 	strlcpy(cpu_model, model, sizeof(cpu_model));
    166   1.2  matt 
    167   1.2  matt 	printf("%s%s", copyright, version);
    168   1.2  matt 
    169   1.5  matt 	format_bytes(pbuf, sizeof(pbuf), ctob((uint64_t)physmem));
    170   1.2  matt 	printf("total memory = %s\n", pbuf);
    171   1.2  matt 
    172   1.2  matt 	minaddr = 0;
    173   1.2  matt 	/*
    174   1.2  matt 	 * Allocate a submap for physio
    175   1.2  matt 	 */
    176   1.2  matt 	phys_map = uvm_km_suballoc(kernel_map, &minaddr, &maxaddr,
    177   1.2  matt 				 VM_PHYS_SIZE, 0, false, NULL);
    178   1.2  matt 
    179   1.2  matt 	/*
    180   1.2  matt 	 * No need to allocate an mbuf cluster submap.  Mbuf clusters
    181   1.2  matt 	 * are allocated via the pool allocator, and we use direct-mapped
    182   1.2  matt 	 * pool pages.
    183   1.2  matt 	 */
    184   1.2  matt 
    185   1.2  matt 	format_bytes(pbuf, sizeof(pbuf), ptoa(uvmexp.free));
    186   1.2  matt 	printf("avail memory = %s\n", pbuf);
    187   1.2  matt 
    188   1.2  matt 	/*
    189  1.11  matt 	 * Register the tlb's evcnts
    190  1.11  matt 	 */
    191  1.11  matt 	pmap_tlb_info_evcnt_attach(curcpu()->ci_tlb_info);
    192  1.11  matt 
    193  1.11  matt 	/*
    194   1.2  matt 	 * Set up the board properties database.
    195   1.2  matt 	 */
    196   1.2  matt 	board_info_init();
    197   1.2  matt 
    198   1.2  matt 	/*
    199   1.2  matt 	 * Now that we have VM, malloc()s are OK in bus_space.
    200   1.2  matt 	 */
    201   1.2  matt 	bus_space_mallocok();
    202   1.2  matt 	fake_mapiodev = 0;
    203  1.12  matt 
    204  1.12  matt #ifdef MULTIPROCESSOR
    205  1.12  matt 	for (size_t i = 1; i < __arraycount(cpu_info); i++) {
    206  1.12  matt 		struct cpu_info * const ci = &cpu_info[i];
    207  1.12  matt 		struct cpu_softc * const cpu = &cpu_softc[i];
    208  1.12  matt 		cpu->cpu_ci = ci;
    209  1.12  matt 		cpu->cpu_bst = cpu_softc[0].cpu_bst;
    210  1.12  matt 		cpu->cpu_le_bst = cpu_softc[0].cpu_le_bst;
    211  1.12  matt 		cpu->cpu_bsh = cpu_softc[0].cpu_bsh;
    212  1.12  matt 		cpu->cpu_highmem = cpu_softc[0].cpu_highmem;
    213  1.12  matt 		ci->ci_softc = cpu;
    214  1.12  matt 		ci->ci_tlb_info = &pmap_tlb0_info;
    215  1.12  matt 		ci->ci_cpl = IPL_HIGH;
    216  1.12  matt 		ci->ci_idepth = -1;
    217  1.12  matt 		ci->ci_pmap_kern_segtab = curcpu()->ci_pmap_kern_segtab;
    218  1.12  matt 	}
    219  1.12  matt #endif /* MULTIPROCESSOR */
    220   1.2  matt }
    221   1.2  matt 
    222   1.2  matt static void
    223   1.2  matt dumpsys(void)
    224   1.2  matt {
    225   1.2  matt 
    226   1.2  matt 	printf("dumpsys: TBD\n");
    227   1.2  matt }
    228   1.2  matt 
    229   1.2  matt /*
    230   1.2  matt  * Halt or reboot the machine after syncing/dumping according to howto.
    231   1.2  matt  */
    232   1.2  matt void
    233   1.2  matt cpu_reboot(int howto, char *what)
    234   1.2  matt {
    235   1.2  matt 	static int syncing;
    236   1.2  matt 	static char str[256];
    237   1.2  matt 	char *ap = str, *ap1 = ap;
    238   1.2  matt 
    239   1.2  matt 	boothowto = howto;
    240   1.2  matt 	if (!cold && !(howto & RB_NOSYNC) && !syncing) {
    241   1.2  matt 		syncing = 1;
    242   1.2  matt 		vfs_shutdown();		/* sync */
    243   1.2  matt 		resettodr();		/* set wall clock */
    244   1.2  matt 	}
    245   1.2  matt 
    246   1.2  matt 	splhigh();
    247   1.2  matt 
    248   1.2  matt 	if (!cold && (howto & RB_DUMP))
    249   1.2  matt 		dumpsys();
    250   1.2  matt 
    251   1.2  matt 	doshutdownhooks();
    252   1.2  matt 
    253   1.2  matt 	pmf_system_shutdown(boothowto);
    254   1.2  matt 
    255   1.2  matt 	if ((howto & RB_POWERDOWN) == RB_POWERDOWN) {
    256   1.2  matt 	  /* Power off here if we know how...*/
    257   1.2  matt 	}
    258   1.2  matt 
    259   1.2  matt 	if (howto & RB_HALT) {
    260   1.2  matt 		printf("halted\n\n");
    261   1.2  matt 
    262   1.2  matt 		goto reboot;	/* XXX for now... */
    263   1.2  matt 
    264   1.2  matt #ifdef DDB
    265   1.2  matt 		printf("dropping to debugger\n");
    266   1.2  matt 		while(1)
    267   1.2  matt 			Debugger();
    268   1.2  matt #endif
    269   1.2  matt 	}
    270   1.2  matt 
    271   1.2  matt 	printf("rebooting\n\n");
    272   1.2  matt 	if (what && *what) {
    273   1.2  matt 		if (strlen(what) > sizeof str - 5)
    274   1.2  matt 			printf("boot string too large, ignored\n");
    275   1.2  matt 		else {
    276   1.2  matt 			strcpy(str, what);
    277   1.2  matt 			ap1 = ap = str + strlen(str);
    278   1.2  matt 			*ap++ = ' ';
    279   1.2  matt 		}
    280   1.2  matt 	}
    281   1.2  matt 	*ap++ = '-';
    282   1.2  matt 	if (howto & RB_SINGLE)
    283   1.2  matt 		*ap++ = 's';
    284   1.2  matt 	if (howto & RB_KDB)
    285   1.2  matt 		*ap++ = 'd';
    286   1.2  matt 	*ap++ = 0;
    287   1.2  matt 	if (ap[-2] == '-')
    288   1.2  matt 		*ap1 = 0;
    289   1.2  matt 
    290   1.2  matt 	/* flush cache for msgbuf */
    291   1.2  matt 	dcache_wb(msgbuf_paddr, round_page(MSGBUFSIZE));
    292   1.2  matt 
    293   1.2  matt  reboot:
    294   1.2  matt 	__asm volatile("msync; isync");
    295   1.2  matt 	(*cpu_md_ops.md_cpu_reset)();
    296   1.2  matt 
    297   1.2  matt 	printf("%s: md_cpu_reset() failed!\n", __func__);
    298   1.2  matt #ifdef DDB
    299   1.2  matt 	for (;;)
    300   1.2  matt 		Debugger();
    301   1.2  matt #else
    302   1.2  matt 	for (;;)
    303   1.2  matt 		/* nothing */;
    304   1.2  matt #endif
    305   1.2  matt }
    306   1.2  matt 
    307   1.2  matt /*
    308   1.2  matt  * mapiodev:
    309   1.2  matt  *
    310   1.2  matt  * 	Allocate vm space and mapin the I/O address. Use reserved TLB
    311   1.2  matt  * 	mapping if one is found.
    312   1.2  matt  */
    313   1.2  matt void *
    314   1.2  matt mapiodev(paddr_t pa, psize_t len)
    315   1.2  matt {
    316   1.2  matt 	const vsize_t off = pa & PAGE_MASK;
    317   1.2  matt 
    318   1.2  matt 	/*
    319   1.2  matt 	 * See if we have reserved TLB entry for the pa. This needs to be
    320   1.2  matt 	 * true for console as we can't use uvm during early bootstrap.
    321   1.2  matt 	 */
    322   1.2  matt 	void * const p = tlb_mapiodev(pa, len);
    323   1.2  matt 	if (p != NULL)
    324   1.2  matt 		return p;
    325   1.2  matt 
    326   1.2  matt 	if (fake_mapiodev)
    327   1.2  matt 		panic("mapiodev: no TLB entry reserved for %llx+%llx",
    328   1.2  matt 		    (long long)pa, (long long)len);
    329   1.2  matt 
    330   1.2  matt 	pa = trunc_page(pa);
    331   1.2  matt 	len = round_page(off + len);
    332   1.2  matt 	vaddr_t va = uvm_km_alloc(kernel_map, len, 0, UVM_KMF_VAONLY);
    333   1.2  matt 
    334   1.2  matt 	if (va == 0)
    335   1.2  matt 		return NULL;
    336   1.2  matt 
    337   1.2  matt 	for (va += len, pa += len; len > 0; len -= PAGE_SIZE) {
    338   1.2  matt 		va -= PAGE_SIZE;
    339   1.2  matt 		pa -= PAGE_SIZE;
    340   1.2  matt 		pmap_kenter_pa(va, pa, VM_PROT_READ|VM_PROT_WRITE,
    341   1.2  matt 		    PMAP_NOCACHE);
    342   1.2  matt 	}
    343   1.2  matt 	pmap_update(pmap_kernel());
    344   1.2  matt 	return (void *)(va + off);
    345   1.2  matt }
    346   1.2  matt 
    347   1.2  matt void
    348   1.2  matt unmapiodev(vaddr_t va, vsize_t len)
    349   1.2  matt {
    350   1.2  matt 	/* Nothing to do for reserved (ie. not uvm_km_alloc'd) mappings. */
    351   1.2  matt 	if (va < VM_MIN_KERNEL_ADDRESS || va > VM_MAX_KERNEL_ADDRESS) {
    352   1.2  matt 		tlb_unmapiodev(va, len);
    353   1.2  matt 		return;
    354   1.2  matt 	}
    355   1.2  matt 
    356   1.2  matt 	len = round_page((va & PAGE_MASK) + len);
    357   1.2  matt 	va = trunc_page(va);
    358   1.2  matt 
    359   1.2  matt 	pmap_kremove(va, len);
    360   1.2  matt 	uvm_km_free(kernel_map, va, len, UVM_KMF_VAONLY);
    361   1.2  matt }
    362   1.2  matt 
    363   1.2  matt void
    364   1.2  matt cpu_evcnt_attach(struct cpu_info *ci)
    365   1.2  matt {
    366   1.2  matt 	struct cpu_softc * const cpu = ci->ci_softc;
    367  1.12  matt 	const char * const xname = ci->ci_data.cpu_name;
    368   1.2  matt 
    369   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
    370   1.2  matt 		NULL, xname, "clock");
    371   1.2  matt 	evcnt_attach_dynamic_nozero(&cpu->cpu_ev_late_clock, EVCNT_TYPE_INTR,
    372   1.2  matt 		NULL, xname, "late clock");
    373   1.2  matt 	evcnt_attach_dynamic_nozero(&cpu->cpu_ev_exec_trap_sync, EVCNT_TYPE_TRAP,
    374   1.2  matt 		NULL, xname, "exec pages synced (trap)");
    375   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
    376   1.2  matt 		NULL, xname, "traps");
    377   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
    378   1.2  matt 		&ci->ci_ev_traps, xname, "kernel DSI traps");
    379   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
    380   1.2  matt 		&ci->ci_ev_traps, xname, "user DSI traps");
    381   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
    382   1.2  matt 		&ci->ci_ev_udsi, xname, "user DSI failures");
    383   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
    384   1.2  matt 		&ci->ci_ev_traps, xname, "kernel ISI traps");
    385   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
    386   1.2  matt 		&ci->ci_ev_traps, xname, "user ISI traps");
    387   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
    388   1.2  matt 		&ci->ci_ev_isi, xname, "user ISI failures");
    389   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
    390   1.2  matt 		&ci->ci_ev_traps, xname, "system call traps");
    391   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
    392   1.2  matt 		&ci->ci_ev_traps, xname, "PGM traps");
    393   1.3  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_debug, EVCNT_TYPE_TRAP,
    394   1.3  matt 		&ci->ci_ev_traps, xname, "debug traps");
    395   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
    396   1.2  matt 		&ci->ci_ev_traps, xname, "FPU unavailable traps");
    397   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_fpusw, EVCNT_TYPE_MISC,
    398   1.2  matt 		&ci->ci_ev_fpu, xname, "FPU context switches");
    399   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
    400   1.2  matt 		&ci->ci_ev_traps, xname, "user alignment traps");
    401   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
    402   1.2  matt 		&ci->ci_ev_ali, xname, "user alignment traps");
    403   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
    404   1.2  matt 		&ci->ci_ev_umchk, xname, "user MCHK failures");
    405   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
    406   1.2  matt 		&ci->ci_ev_traps, xname, "SPE unavailable");
    407   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_vecsw, EVCNT_TYPE_MISC,
    408   1.2  matt 	    &ci->ci_ev_vec, xname, "SPE context switches");
    409   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_ipi, EVCNT_TYPE_INTR,
    410   1.2  matt 		NULL, xname, "IPIs");
    411   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_tlbmiss_soft, EVCNT_TYPE_TRAP,
    412   1.2  matt 		&ci->ci_ev_traps, xname, "soft tlb misses");
    413   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_dtlbmiss_hard, EVCNT_TYPE_TRAP,
    414   1.2  matt 		&ci->ci_ev_traps, xname, "data tlb misses");
    415   1.2  matt 	evcnt_attach_dynamic_nozero(&ci->ci_ev_itlbmiss_hard, EVCNT_TYPE_TRAP,
    416   1.2  matt 		&ci->ci_ev_traps, xname, "inst tlb misses");
    417   1.2  matt }
    418   1.2  matt 
    419  1.12  matt #ifdef MULTIPROCESSOR
    420  1.12  matt register_t
    421  1.12  matt cpu_hatch(void)
    422  1.12  matt {
    423  1.12  matt 	volatile struct cpuset_info * const csi = &cpuset_info;
    424  1.12  matt 	const size_t id = cpu_number();
    425  1.12  matt 
    426  1.12  matt 	/*
    427  1.12  matt 	 * We've hatched so tell the spinup code.
    428  1.12  matt 	 */
    429  1.12  matt 	CPUSET_ADD(csi->cpus_hatched, id);
    430  1.12  matt 
    431  1.12  matt 	/*
    432  1.12  matt 	 * Loop until running bit for this cpu is set.
    433  1.12  matt 	 */
    434  1.12  matt 	while (!CPUSET_HAS_P(csi->cpus_running, id)) {
    435  1.12  matt 		continue;
    436  1.12  matt 	}
    437  1.12  matt 
    438  1.12  matt 	/*
    439  1.12  matt 	 * Now that we are active, start the clocks.
    440  1.12  matt 	 */
    441  1.12  matt 	cpu_initclocks();
    442  1.12  matt 
    443  1.12  matt 	/*
    444  1.12  matt 	 * Return sp of the idlelwp.  Which we should be already using but ...
    445  1.12  matt 	 */
    446  1.12  matt 	return curcpu()->ci_curpcb->pcb_sp;
    447  1.12  matt }
    448  1.12  matt 
    449  1.12  matt void
    450  1.12  matt cpu_boot_secondary_processors(void)
    451  1.12  matt {
    452  1.12  matt 	volatile struct cpuset_info * const csi = &cpuset_info;
    453  1.12  matt 	CPU_INFO_ITERATOR cii;
    454  1.12  matt 	struct cpu_info *ci;
    455  1.12  matt 	__cpuset_t running = CPUSET_NULLSET;
    456  1.12  matt 
    457  1.12  matt 	for (CPU_INFO_FOREACH(cii, ci)) {
    458  1.12  matt 		/*
    459  1.12  matt 		 * Skip this CPU if it didn't sucessfully hatch.
    460  1.12  matt 		 */
    461  1.12  matt 		if (! CPUSET_HAS_P(csi->cpus_hatched, cpu_index(ci)))
    462  1.12  matt 			continue;
    463  1.12  matt 
    464  1.12  matt 		KASSERT(!CPU_IS_PRIMARY(ci));
    465  1.12  matt 		KASSERT(ci->ci_data.cpu_idlelwp);
    466  1.12  matt 
    467  1.12  matt 		CPUSET_ADD(running, cpu_index(ci));
    468  1.12  matt 	}
    469  1.12  matt 	KASSERT(CPUSET_EQUAL_P(csi->cpus_hatched, running));
    470  1.12  matt 	if (!CPUSET_EMPTY_P(running)) {
    471  1.12  matt 		CPUSET_ADDSET(csi->cpus_running, running);
    472  1.12  matt 	}
    473  1.12  matt }
    474  1.12  matt #endif
    475  1.12  matt 
    476   1.2  matt uint32_t
    477   1.2  matt cpu_read_4(bus_addr_t a)
    478   1.2  matt {
    479   1.2  matt 	struct cpu_softc * const cpu = curcpu()->ci_softc;
    480   1.2  matt //	printf(" %s(%p, %x, %x)", __func__, cpu->cpu_bst, cpu->cpu_bsh, a);
    481   1.2  matt 	return bus_space_read_4(cpu->cpu_bst, cpu->cpu_bsh, a);
    482   1.2  matt }
    483   1.2  matt 
    484   1.2  matt uint8_t
    485   1.2  matt cpu_read_1(bus_addr_t a)
    486   1.2  matt {
    487   1.2  matt 	struct cpu_softc * const cpu = curcpu()->ci_softc;
    488   1.2  matt //	printf(" %s(%p, %x, %x)", __func__, cpu->cpu_bst, cpu->cpu_bsh, a);
    489   1.2  matt 	return bus_space_read_1(cpu->cpu_bst, cpu->cpu_bsh, a);
    490   1.2  matt }
    491   1.2  matt 
    492   1.2  matt void
    493   1.2  matt cpu_write_4(bus_addr_t a, uint32_t v)
    494   1.2  matt {
    495   1.2  matt 	struct cpu_softc * const cpu = curcpu()->ci_softc;
    496   1.2  matt 	bus_space_write_4(cpu->cpu_bst, cpu->cpu_bsh, a, v);
    497   1.2  matt }
    498   1.2  matt 
    499   1.2  matt void
    500   1.2  matt cpu_write_1(bus_addr_t a, uint8_t v)
    501   1.2  matt {
    502   1.2  matt 	struct cpu_softc * const cpu = curcpu()->ci_softc;
    503   1.2  matt 	bus_space_write_1(cpu->cpu_bst, cpu->cpu_bsh, a, v);
    504   1.2  matt }
    505   1.4  matt 
    506   1.4  matt void
    507   1.4  matt booke_sstep(struct trapframe *tf)
    508   1.4  matt {
    509   1.4  matt 	KASSERT(tf->tf_srr1 & PSL_DE);
    510   1.4  matt 	const uint32_t insn = ufetch_32((const void *)tf->tf_srr0);
    511   1.4  matt 	register_t dbcr0 = DBCR0_IAC1 | DBCR0_IDM;
    512   1.4  matt 	register_t dbcr1 = DBCR1_IAC1US_USER | DBCR1_IAC1ER_DS1;
    513   1.4  matt 	if ((insn >> 28) == 4) {
    514   1.4  matt 		uint32_t iac2 = 0;
    515   1.4  matt 		if ((insn >> 26) == 0x12) {
    516   1.4  matt 			const int32_t off = (((int32_t)insn << 6) >> 6) & ~3;
    517   1.4  matt 			iac2 = ((insn & 2) ? 0 : tf->tf_srr0) + off;
    518   1.4  matt 			dbcr0 |= DBCR0_IAC2;
    519   1.4  matt 		} else if ((insn >> 26) == 0x10) {
    520   1.4  matt 			const int16_t off = insn & ~3;
    521   1.4  matt 			iac2 = ((insn & 2) ? 0 : tf->tf_srr0) + off;
    522   1.4  matt 			dbcr0 |= DBCR0_IAC2;
    523   1.4  matt 		} else if ((insn & 0xfc00ffde) == 0x4c000420) {
    524   1.4  matt 			iac2 = tf->tf_ctr;
    525   1.4  matt 			dbcr0 |= DBCR0_IAC2;
    526   1.4  matt 		} else if ((insn & 0xfc00ffde) == 0x4c000020) {
    527   1.4  matt 			iac2 = tf->tf_lr;
    528   1.4  matt 			dbcr0 |= DBCR0_IAC2;
    529   1.4  matt 		}
    530   1.4  matt 		if (dbcr0 & DBCR0_IAC2) {
    531   1.4  matt 			dbcr1 |= DBCR1_IAC2US_USER | DBCR1_IAC2ER_DS1;
    532   1.4  matt 			mtspr(SPR_IAC2, iac2);
    533   1.4  matt 		}
    534   1.4  matt 	}
    535   1.4  matt 	mtspr(SPR_IAC1, tf->tf_srr0 + 4);
    536   1.4  matt 	mtspr(SPR_DBCR1, dbcr1);
    537   1.4  matt 	mtspr(SPR_DBCR0, dbcr0);
    538   1.4  matt }
    539