Home | History | Annotate | Line # | Download | only in dev
pq3ehci.c revision 1.8
      1  1.8  skrll /*	$NetBSD: pq3ehci.c,v 1.8 2016/04/23 10:15:30 skrll Exp $	*/
      2  1.2   matt /*-
      3  1.2   matt  * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc.
      4  1.2   matt  * All rights reserved.
      5  1.2   matt  *
      6  1.2   matt  * This code is derived from software contributed to The NetBSD Foundation
      7  1.2   matt  * by Matt Thomas of 3am Software Foundry.
      8  1.2   matt  *
      9  1.2   matt  * Redistribution and use in source and binary forms, with or without
     10  1.2   matt  * modification, are permitted provided that the following conditions
     11  1.2   matt  * are met:
     12  1.2   matt  * 1. Redistributions of source code must retain the above copyright
     13  1.2   matt  *    notice, this list of conditions and the following disclaimer.
     14  1.2   matt  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.2   matt  *    notice, this list of conditions and the following disclaimer in the
     16  1.2   matt  *    documentation and/or other materials provided with the distribution.
     17  1.2   matt  *
     18  1.2   matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     19  1.2   matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     20  1.2   matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     21  1.2   matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     22  1.2   matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     23  1.2   matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     24  1.2   matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     25  1.2   matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     26  1.2   matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     27  1.2   matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     28  1.2   matt  * POSSIBILITY OF SUCH DAMAGE.
     29  1.2   matt  */
     30  1.2   matt 
     31  1.2   matt #include <sys/cdefs.h>
     32  1.8  skrll __KERNEL_RCSID(0, "$NetBSD: pq3ehci.c,v 1.8 2016/04/23 10:15:30 skrll Exp $");
     33  1.4   matt 
     34  1.4   matt #include "opt_usb.h"
     35  1.2   matt 
     36  1.2   matt #include <sys/param.h>
     37  1.2   matt #include <sys/systm.h>
     38  1.2   matt #include <sys/device.h>
     39  1.2   matt #include <sys/kernel.h>
     40  1.2   matt #include <sys/proc.h>
     41  1.2   matt #include <sys/queue.h>
     42  1.2   matt 
     43  1.2   matt #include <sys/bus.h>
     44  1.2   matt 
     45  1.2   matt #include <powerpc/booke/cpuvar.h>
     46  1.2   matt #include <powerpc/booke/e500var.h>
     47  1.2   matt #include <powerpc/booke/e500reg.h>
     48  1.2   matt 
     49  1.2   matt #include <dev/usb/usb.h>
     50  1.2   matt #include <dev/usb/usbdi.h>
     51  1.2   matt #include <dev/usb/usbdivar.h>
     52  1.2   matt #include <dev/usb/usb_mem.h>
     53  1.2   matt 
     54  1.2   matt #include <dev/usb/ehcireg.h>
     55  1.2   matt #include <dev/usb/ehcivar.h>
     56  1.2   matt 
     57  1.6  skrll /*
     58  1.6  skrll  * This is relative to the start of the unreserved registers in USB contoller
     59  1.6  skrll  * block and not the full USB block which would be 0x1a8.
     60  1.6  skrll  */
     61  1.6  skrll #define	PQ3_USBMODE		0xa8			/* USB mode */
     62  1.6  skrll #define	 USBMODE_CM		__BITS(0,1)		/* Controller Mode */
     63  1.6  skrll #define	 USBMODE_CM_IDLE	__SHIFTIN(0,USBMODE_CM)	/* Idle (both) */
     64  1.6  skrll #define	 USBMODE_CM_DEVICE	__SHIFTIN(2,USBMODE_CM)	/* Device Controller */
     65  1.6  skrll #define	 USBMODE_CM_HOST	__SHIFTIN(3,USBMODE_CM)	/* Host Controller */
     66  1.6  skrll 
     67  1.2   matt #ifdef EHCI_DEBUG
     68  1.2   matt #define DPRINTF(x)	if (ehcidebug) printf x
     69  1.2   matt extern int ehcidebug;
     70  1.2   matt #else
     71  1.2   matt #define DPRINTF(x)
     72  1.2   matt #endif
     73  1.2   matt 
     74  1.2   matt static int pq3ehci_match(device_t, cfdata_t, void *);
     75  1.2   matt static void pq3ehci_attach(device_t, device_t, void *);
     76  1.2   matt 
     77  1.2   matt struct pq3ehci_softc {
     78  1.2   matt 	ehci_softc_t		sc;
     79  1.2   matt 	void 			*sc_ih;		/* interrupt vectoring */
     80  1.2   matt };
     81  1.2   matt 
     82  1.6  skrll static void pq3ehci_init(struct ehci_softc *);
     83  1.6  skrll 
     84  1.2   matt CFATTACH_DECL_NEW(pq3ehci, sizeof(struct pq3ehci_softc),
     85  1.2   matt     pq3ehci_match, pq3ehci_attach, NULL, NULL);
     86  1.2   matt 
     87  1.2   matt static int
     88  1.2   matt pq3ehci_match(device_t parent, cfdata_t cf, void *aux)
     89  1.2   matt {
     90  1.2   matt 
     91  1.2   matt         if (!e500_cpunode_submatch(parent, cf, cf->cf_name, aux))
     92  1.2   matt                 return 0;
     93  1.2   matt 
     94  1.2   matt         return 1;
     95  1.2   matt }
     96  1.2   matt 
     97  1.2   matt static void
     98  1.2   matt pq3ehci_attach(device_t parent, device_t self, void *aux)
     99  1.2   matt {
    100  1.2   matt 	struct cpunode_softc * const psc = device_private(parent);
    101  1.2   matt 	struct pq3ehci_softc * const sc = device_private(self);
    102  1.2   matt 	struct cpunode_attach_args * const cna = aux;
    103  1.2   matt 	struct cpunode_locators * const cnl = &cna->cna_locs;
    104  1.2   matt 	int error;
    105  1.2   matt 
    106  1.2   matt 	psc->sc_children |= cna->cna_childmask;
    107  1.3   matt 	sc->sc.iot = cna->cna_le_memt;	/* EHCI registers are little endian */
    108  1.2   matt 	sc->sc.sc_dev = self;
    109  1.8  skrll 	sc->sc.sc_bus.ub_dmatag = cna->cna_dmat;
    110  1.8  skrll 	sc->sc.sc_bus.ub_hcpriv = sc;
    111  1.8  skrll 	sc->sc.sc_bus.ub_revision = USBREV_2_0;
    112  1.2   matt 	sc->sc.sc_ncomp = 0;
    113  1.2   matt 	sc->sc.sc_flags |= EHCIF_ETTF;
    114  1.6  skrll 	sc->sc.sc_vendor_init = pq3ehci_init;
    115  1.2   matt 
    116  1.2   matt 	aprint_naive(": USB controller\n");
    117  1.2   matt 	aprint_normal(": USB controller\n");
    118  1.2   matt 
    119  1.2   matt 	error = bus_space_map(sc->sc.iot, cnl->cnl_addr, cnl->cnl_size, 0,
    120  1.2   matt 	    &sc->sc.ioh);
    121  1.2   matt 	if (error) {
    122  1.2   matt 		aprint_error_dev(self,
    123  1.2   matt 		    "can't map registers for %s#%u: %d\n",
    124  1.2   matt 		    cnl->cnl_name, cnl->cnl_instance, error);
    125  1.2   matt 		return;
    126  1.2   matt 	}
    127  1.2   matt 	sc->sc.sc_size = cnl->cnl_size;
    128  1.2   matt 
    129  1.3   matt 	/*
    130  1.3   matt 	 * We need to tell the USB interface to snoop all off RAM starting
    131  1.3   matt 	 * at 0.  Since it can do it by powers of 2, get the highest RAM
    132  1.3   matt 	 * address and roughly round it to the next power of 2 and find
    133  1.7  skrll 	 * the number of leading zero bits.
    134  1.3   matt 	 */
    135  1.3   matt 	cpu_write_4(cnl->cnl_addr + USB_SNOOP1,
    136  1.3   matt 	    SNOOP_2GB - __builtin_clz(curcpu()->ci_softc->cpu_highmem * 2 - 1));
    137  1.4   matt 	cpu_write_4(cnl->cnl_addr + USB_CONTROL, USB_EN);
    138  1.3   matt 
    139  1.3   matt 	sc->sc_ih = intr_establish(cnl->cnl_intrs[0], IPL_USB, IST_ONCHIP,
    140  1.2   matt 	    ehci_intr, sc);
    141  1.2   matt 	if (sc->sc_ih == NULL) {
    142  1.2   matt 		aprint_error_dev(self, "failed to establish interrupt %d\n",
    143  1.2   matt 		     cnl->cnl_intrs[0]);
    144  1.2   matt 		goto fail;
    145  1.2   matt 	}
    146  1.2   matt 	aprint_normal_dev(self, "interrupting on irq %d\n",
    147  1.2   matt 	     cnl->cnl_intrs[0]);
    148  1.2   matt 
    149  1.2   matt 	/* offs is needed for EOWRITEx */
    150  1.2   matt 	sc->sc.sc_offs = EREAD1(&sc->sc, EHCI_CAPLENGTH);
    151  1.2   matt 
    152  1.2   matt 	/* Disable interrupts, so we don't get any spurious ones. */
    153  1.2   matt 	DPRINTF(("%s: offs=%d\n", device_xname(self), sc->sc.sc_offs));
    154  1.5   matt 	EOWRITE4(&sc->sc, EHCI_USBINTR, 0);
    155  1.2   matt 
    156  1.2   matt 	error = ehci_init(&sc->sc);
    157  1.8  skrll 	if (error) {
    158  1.2   matt 		aprint_error_dev(self, "init failed, error=%d\n", error);
    159  1.2   matt 		goto fail;
    160  1.2   matt 	}
    161  1.2   matt 
    162  1.2   matt 	/* Attach usb device. */
    163  1.2   matt 	sc->sc.sc_child = config_found(self, &sc->sc.sc_bus, usbctlprint);
    164  1.2   matt 	return;
    165  1.2   matt 
    166  1.2   matt fail:
    167  1.2   matt 	if (sc->sc_ih) {
    168  1.2   matt 		intr_disestablish(sc->sc_ih);
    169  1.2   matt 		sc->sc_ih = NULL;
    170  1.2   matt 	}
    171  1.2   matt 	if (sc->sc.sc_size) {
    172  1.2   matt 		bus_space_unmap(sc->sc.iot, sc->sc.ioh, sc->sc.sc_size);
    173  1.2   matt 		sc->sc.sc_size = 0;
    174  1.2   matt 	}
    175  1.2   matt 	return;
    176  1.2   matt }
    177  1.6  skrll 
    178  1.6  skrll static void
    179  1.6  skrll pq3ehci_init(struct ehci_softc *hsc)
    180  1.6  skrll {
    181  1.6  skrll 	uint32_t old = bus_space_read_4(hsc->iot, hsc->ioh, PQ3_USBMODE);
    182  1.6  skrll 	uint32_t reg = old;
    183  1.6  skrll 
    184  1.6  skrll 	reg &= ~USBMODE_CM;
    185  1.6  skrll 	reg |= USBMODE_CM_HOST;
    186  1.6  skrll 	if (reg != old)
    187  1.6  skrll 		bus_space_write_4(hsc->iot, hsc->ioh, PQ3_USBMODE, reg);
    188  1.6  skrll }
    189