pq3gpio.c revision 1.1.4.1 1 1.1.4.1 jruoho /* $NetBSD: pq3gpio.c,v 1.1.4.1 2011/06/06 09:06:26 jruoho Exp $ */
2 1.1.4.1 jruoho /*-
3 1.1.4.1 jruoho * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc.
4 1.1.4.1 jruoho * All rights reserved.
5 1.1.4.1 jruoho *
6 1.1.4.1 jruoho * This code is derived from software contributed to The NetBSD Foundation
7 1.1.4.1 jruoho * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects
8 1.1.4.1 jruoho * Agency and which was developed by Matt Thomas of 3am Software Foundry.
9 1.1.4.1 jruoho *
10 1.1.4.1 jruoho * This material is based upon work supported by the Defense Advanced Research
11 1.1.4.1 jruoho * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under
12 1.1.4.1 jruoho * Contract No. N66001-09-C-2073.
13 1.1.4.1 jruoho * Approved for Public Release, Distribution Unlimited
14 1.1.4.1 jruoho *
15 1.1.4.1 jruoho * Redistribution and use in source and binary forms, with or without
16 1.1.4.1 jruoho * modification, are permitted provided that the following conditions
17 1.1.4.1 jruoho * are met:
18 1.1.4.1 jruoho * 1. Redistributions of source code must retain the above copyright
19 1.1.4.1 jruoho * notice, this list of conditions and the following disclaimer.
20 1.1.4.1 jruoho * 2. Redistributions in binary form must reproduce the above copyright
21 1.1.4.1 jruoho * notice, this list of conditions and the following disclaimer in the
22 1.1.4.1 jruoho * documentation and/or other materials provided with the distribution.
23 1.1.4.1 jruoho *
24 1.1.4.1 jruoho * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
25 1.1.4.1 jruoho * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
26 1.1.4.1 jruoho * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27 1.1.4.1 jruoho * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
28 1.1.4.1 jruoho * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 1.1.4.1 jruoho * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 1.1.4.1 jruoho * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 1.1.4.1 jruoho * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 1.1.4.1 jruoho * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 1.1.4.1 jruoho * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.1.4.1 jruoho * POSSIBILITY OF SUCH DAMAGE.
35 1.1.4.1 jruoho */
36 1.1.4.1 jruoho
37 1.1.4.1 jruoho #define GLOBAL_PRIVATE
38 1.1.4.1 jruoho
39 1.1.4.1 jruoho #include "opt_mpc85xx.h"
40 1.1.4.1 jruoho
41 1.1.4.1 jruoho #include <sys/cdefs.h>
42 1.1.4.1 jruoho
43 1.1.4.1 jruoho __KERNEL_RCSID(0, "$NetBSD");
44 1.1.4.1 jruoho
45 1.1.4.1 jruoho #include <sys/param.h>
46 1.1.4.1 jruoho #include <sys/cpu.h>
47 1.1.4.1 jruoho #include <sys/device.h>
48 1.1.4.1 jruoho #include <sys/tty.h>
49 1.1.4.1 jruoho #include <sys/kmem.h>
50 1.1.4.1 jruoho #include <sys/gpio.h>
51 1.1.4.1 jruoho #include <sys/bitops.h>
52 1.1.4.1 jruoho
53 1.1.4.1 jruoho #include "ioconf.h"
54 1.1.4.1 jruoho
55 1.1.4.1 jruoho #include <sys/intr.h>
56 1.1.4.1 jruoho #include <sys/bus.h>
57 1.1.4.1 jruoho
58 1.1.4.1 jruoho #include <dev/gpio/gpiovar.h>
59 1.1.4.1 jruoho
60 1.1.4.1 jruoho #include <powerpc/booke/cpuvar.h>
61 1.1.4.1 jruoho #include <powerpc/booke/spr.h>
62 1.1.4.1 jruoho #include <powerpc/booke/e500var.h>
63 1.1.4.1 jruoho #include <powerpc/booke/e500reg.h>
64 1.1.4.1 jruoho
65 1.1.4.1 jruoho struct pq3gpio_group {
66 1.1.4.1 jruoho #if 0
67 1.1.4.1 jruoho SIMPLEQ_ENTRY(pq3gpio_group) gc_link;
68 1.1.4.1 jruoho struct pq3gpio_softc *gc_softc;
69 1.1.4.1 jruoho #endif
70 1.1.4.1 jruoho struct gpio_chipset_tag gc_tag;
71 1.1.4.1 jruoho gpio_pin_t gc_pins[32];
72 1.1.4.1 jruoho bus_space_tag_t gc_bst;
73 1.1.4.1 jruoho bus_space_handle_t gc_bsh;
74 1.1.4.1 jruoho bus_size_t gc_reg;
75 1.1.4.1 jruoho };
76 1.1.4.1 jruoho
77 1.1.4.1 jruoho struct pq3gpio_softc {
78 1.1.4.1 jruoho device_t sc_dev;
79 1.1.4.1 jruoho bus_space_tag_t sc_bst;
80 1.1.4.1 jruoho bus_space_handle_t sc_bsh;
81 1.1.4.1 jruoho SIMPLEQ_HEAD(,pq3gpio_group) sc_gpios;
82 1.1.4.1 jruoho };
83 1.1.4.1 jruoho
84 1.1.4.1 jruoho static int
85 1.1.4.1 jruoho pq3gpio_pin_read(void *v, int num)
86 1.1.4.1 jruoho {
87 1.1.4.1 jruoho struct pq3gpio_group * const gc = v;
88 1.1.4.1 jruoho
89 1.1.4.1 jruoho uint32_t data = bus_space_read_4(gc->gc_bst, gc->gc_bsh, gc->gc_reg);
90 1.1.4.1 jruoho
91 1.1.4.1 jruoho return (data >> (gc->gc_pins[num].pin_num ^ 31)) & 1;
92 1.1.4.1 jruoho }
93 1.1.4.1 jruoho
94 1.1.4.1 jruoho static void
95 1.1.4.1 jruoho pq3gpio_pin_write(void *v, int num, int val)
96 1.1.4.1 jruoho {
97 1.1.4.1 jruoho struct pq3gpio_group * const gc = v;
98 1.1.4.1 jruoho const u_int mask = 1 << (gc->gc_pins[num].pin_num ^ 31);
99 1.1.4.1 jruoho
100 1.1.4.1 jruoho val = val ? mask : 0;
101 1.1.4.1 jruoho u_int data = bus_space_read_4(gc->gc_bst, gc->gc_bsh, gc->gc_reg);
102 1.1.4.1 jruoho if ((data & mask) != val) {
103 1.1.4.1 jruoho data = (data & ~mask) | val;
104 1.1.4.1 jruoho bus_space_write_4(gc->gc_bst, gc->gc_bsh, gc->gc_reg, data);
105 1.1.4.1 jruoho }
106 1.1.4.1 jruoho }
107 1.1.4.1 jruoho
108 1.1.4.1 jruoho static void
109 1.1.4.1 jruoho pq3gpio_pin_ctl(void *v, int num, int ctl)
110 1.1.4.1 jruoho {
111 1.1.4.1 jruoho }
112 1.1.4.1 jruoho
113 1.1.4.1 jruoho static void
114 1.1.4.1 jruoho pq3gpio_group_create(device_t self, bus_space_tag_t bst, bus_space_handle_t bsh,
115 1.1.4.1 jruoho bus_size_t reg, uint32_t pinmask, int pincaps)
116 1.1.4.1 jruoho {
117 1.1.4.1 jruoho struct pq3gpio_group * const gc = kmem_zalloc(sizeof(*gc), KM_SLEEP);
118 1.1.4.1 jruoho
119 1.1.4.1 jruoho gc->gc_bst = bst;
120 1.1.4.1 jruoho gc->gc_bsh = bsh;
121 1.1.4.1 jruoho gc->gc_reg = reg;
122 1.1.4.1 jruoho gc->gc_tag.gp_cookie = gc;
123 1.1.4.1 jruoho #if 0
124 1.1.4.1 jruoho gc->gc_tag.gp_gc_open = pq3gpio_gc_open;
125 1.1.4.1 jruoho gc->gc_tag.gp_gc_close = pq3gpio_gc_close;
126 1.1.4.1 jruoho #endif
127 1.1.4.1 jruoho gc->gc_tag.gp_pin_read = pq3gpio_pin_read;
128 1.1.4.1 jruoho gc->gc_tag.gp_pin_write = pq3gpio_pin_write;
129 1.1.4.1 jruoho gc->gc_tag.gp_pin_ctl = pq3gpio_pin_ctl;
130 1.1.4.1 jruoho
131 1.1.4.1 jruoho u_int data = bus_space_read_4(gc->gc_bst, gc->gc_bsh, reg);
132 1.1.4.1 jruoho u_int mask = __BIT(31);
133 1.1.4.1 jruoho gpio_pin_t *pin = gc->gc_pins;
134 1.1.4.1 jruoho for (u_int i = 0; mask != 0; i++, mask >>= 1) {
135 1.1.4.1 jruoho if (mask & pinmask) {
136 1.1.4.1 jruoho pin->pin_num = i;
137 1.1.4.1 jruoho pin->pin_caps = pincaps;
138 1.1.4.1 jruoho pin->pin_flags = pincaps;
139 1.1.4.1 jruoho pin->pin_state = (data & mask) != 0;
140 1.1.4.1 jruoho pin++;
141 1.1.4.1 jruoho }
142 1.1.4.1 jruoho }
143 1.1.4.1 jruoho
144 1.1.4.1 jruoho struct gpiobus_attach_args gba = {
145 1.1.4.1 jruoho .gba_gc = &gc->gc_tag,
146 1.1.4.1 jruoho .gba_pins = gc->gc_pins,
147 1.1.4.1 jruoho .gba_npins = pin - gc->gc_pins,
148 1.1.4.1 jruoho };
149 1.1.4.1 jruoho
150 1.1.4.1 jruoho config_found_ia(self, "gpiobus", &gba, gpiobus_print);
151 1.1.4.1 jruoho }
152 1.1.4.1 jruoho
153 1.1.4.1 jruoho #ifdef MPC8536
154 1.1.4.1 jruoho static void
155 1.1.4.1 jruoho pq3gpio_mpc8536_attach(device_t self, bus_space_tag_t bst,
156 1.1.4.1 jruoho bus_space_handle_t bsh, u_int svr)
157 1.1.4.1 jruoho {
158 1.1.4.1 jruoho static const uint8_t gpio2pmuxcr_map[] = {
159 1.1.4.1 jruoho [0] = ilog2(PMUXCR_PCI_REQGNT3),
160 1.1.4.1 jruoho [1] = ilog2(PMUXCR_PCI_REQGNT4),
161 1.1.4.1 jruoho [2] = ilog2(PMUXCR_PCI_REQGNT3),
162 1.1.4.1 jruoho [3] = ilog2(PMUXCR_PCI_REQGNT4),
163 1.1.4.1 jruoho [4] = ilog2(PMUXCR_SDHC_CD),
164 1.1.4.1 jruoho [5] = ilog2(PMUXCR_SDHC_WP),
165 1.1.4.1 jruoho [6] = ilog2(PMUXCR_USB1),
166 1.1.4.1 jruoho [7] = ilog2(PMUXCR_USB1),
167 1.1.4.1 jruoho [8] = ilog2(PMUXCR_USB2),
168 1.1.4.1 jruoho [9] = ilog2(PMUXCR_USB2),
169 1.1.4.1 jruoho [10] = ilog2(PMUXCR_DMA0),
170 1.1.4.1 jruoho [11] = ilog2(PMUXCR_DMA1),
171 1.1.4.1 jruoho [12] = ilog2(PMUXCR_DMA0),
172 1.1.4.1 jruoho [13] = ilog2(PMUXCR_DMA1),
173 1.1.4.1 jruoho [14] = ilog2(PMUXCR_DMA0),
174 1.1.4.1 jruoho [15] = ilog2(PMUXCR_DMA1),
175 1.1.4.1 jruoho };
176 1.1.4.1 jruoho
177 1.1.4.1 jruoho uint32_t pinmask = ~0; /* assume all bits are valid */
178 1.1.4.1 jruoho uint32_t gpiomask = __BIT(31);
179 1.1.4.1 jruoho size_t pincnt = 32;
180 1.1.4.1 jruoho const uint32_t pmuxcr = bus_space_read_4(bst, bsh, PMUXCR);
181 1.1.4.1 jruoho for (size_t i = 0; i < __arraycount(gpio2pmuxcr_map);
182 1.1.4.1 jruoho i++, gpiomask >>= 1) {
183 1.1.4.1 jruoho if (pmuxcr & __BIT(gpio2pmuxcr_map[i])) {
184 1.1.4.1 jruoho pinmask &= ~gpiomask;
185 1.1.4.1 jruoho pincnt--;
186 1.1.4.1 jruoho }
187 1.1.4.1 jruoho }
188 1.1.4.1 jruoho
189 1.1.4.1 jruoho /*
190 1.1.4.1 jruoho * Create GPIO pin groups
191 1.1.4.1 jruoho */
192 1.1.4.1 jruoho aprint_normal_dev(self, "%zu input pins, %zu output pins\n",
193 1.1.4.1 jruoho pincnt, pincnt);
194 1.1.4.1 jruoho pq3gpio_group_create(self, bst, bsh, GPINDR, pinmask, GPIO_PIN_INPUT);
195 1.1.4.1 jruoho pq3gpio_group_create(self, bst, bsh, GPOUTDR, pinmask, GPIO_PIN_OUTPUT);
196 1.1.4.1 jruoho }
197 1.1.4.1 jruoho #endif /* MPC8536 */
198 1.1.4.1 jruoho
199 1.1.4.1 jruoho #ifdef MPC8544
200 1.1.4.1 jruoho static void
201 1.1.4.1 jruoho pq3gpio_mpc8544_attach(device_t self, bus_space_tag_t bst,
202 1.1.4.1 jruoho bus_space_handle_t bsh, u_int svr)
203 1.1.4.1 jruoho {
204 1.1.4.1 jruoho /*
205 1.1.4.1 jruoho * Enable GPOUT
206 1.1.4.1 jruoho */
207 1.1.4.1 jruoho uint32_t gpiocr = bus_space_read_4(bst, bsh, GPIOCR);
208 1.1.4.1 jruoho gpiocr |= GPIOCR_GPOUT;
209 1.1.4.1 jruoho bus_space_write_4(bst, bsh, GPIOCR, gpiocr);
210 1.1.4.1 jruoho
211 1.1.4.1 jruoho aprint_normal_dev(self, "8 input pins, 8 output pins\n");
212 1.1.4.1 jruoho
213 1.1.4.1 jruoho /*
214 1.1.4.1 jruoho * Create GPIO pin groups
215 1.1.4.1 jruoho */
216 1.1.4.1 jruoho pq3gpio_group_create(self, bst, bsh, GPINDR, 0xff000000, GPIO_PIN_INPUT);
217 1.1.4.1 jruoho pq3gpio_group_create(self, bst, bsh, GPOUTDR, 0xff000000, GPIO_PIN_OUTPUT);
218 1.1.4.1 jruoho }
219 1.1.4.1 jruoho #endif /* MPC8544 */
220 1.1.4.1 jruoho
221 1.1.4.1 jruoho #if defined(MPC8548) || defined(MPC8555)
222 1.1.4.1 jruoho static void
223 1.1.4.1 jruoho pq3gpio_mpc8548_attach(device_t self, bus_space_tag_t bst,
224 1.1.4.1 jruoho bus_space_handle_t bsh, u_int svr)
225 1.1.4.1 jruoho {
226 1.1.4.1 jruoho const uint32_t pordevsr = bus_space_read_4(bst, bsh, PORDEVSR);
227 1.1.4.1 jruoho const uint32_t devdisr = bus_space_read_4(bst, bsh, DEVDISR);
228 1.1.4.1 jruoho uint32_t gpiocr = bus_space_read_4(bst, bsh, GPIOCR);
229 1.1.4.1 jruoho
230 1.1.4.1 jruoho uint32_t inmask = 0;
231 1.1.4.1 jruoho uint32_t outmask = 0;
232 1.1.4.1 jruoho
233 1.1.4.1 jruoho size_t ipins = 0;
234 1.1.4.1 jruoho size_t opins = 0;
235 1.1.4.1 jruoho
236 1.1.4.1 jruoho aprint_normal_dev(self, "GPIOCR %#x, DEVDISR %#x, PORDEVSR %#x\n",
237 1.1.4.1 jruoho gpiocr, devdisr, pordevsr);
238 1.1.4.1 jruoho aprint_normal_dev(self, "GPINDR %#x, GPOUTDR %#x, GPPORCR %#x\n",
239 1.1.4.1 jruoho bus_space_read_4(bst, bsh, GPINDR),
240 1.1.4.1 jruoho bus_space_read_4(bst, bsh, GPOUTDR),
241 1.1.4.1 jruoho bus_space_read_4(bst, bsh, GPPORCR));
242 1.1.4.1 jruoho
243 1.1.4.1 jruoho /*
244 1.1.4.1 jruoho * Use PCI2 AD[15:0] as GPIO if PCI2 is disabled and
245 1.1.4.1 jruoho * PCI1 is either disabled or not 64bits wide.
246 1.1.4.1 jruoho */
247 1.1.4.1 jruoho if ((devdisr & DEVDISR_PCI2) &&
248 1.1.4.1 jruoho ((devdisr & DEVDISR_PCI1) || (pordevsr & PORDEVSR_PCI32))) {
249 1.1.4.1 jruoho gpiocr |= GPIOCR_PCIOUT;
250 1.1.4.1 jruoho gpiocr |= GPIOCR_PCIIN;
251 1.1.4.1 jruoho outmask |= 0x00ff0000;
252 1.1.4.1 jruoho inmask |= 0x00ff0000;
253 1.1.4.1 jruoho opins += 8;
254 1.1.4.1 jruoho ipins += 8;
255 1.1.4.1 jruoho }
256 1.1.4.1 jruoho if (devdisr & DEVDISR_TSEC2) {
257 1.1.4.1 jruoho gpiocr |= GPIOCR_TX2;
258 1.1.4.1 jruoho gpiocr |= GPIOCR_RX2;
259 1.1.4.1 jruoho outmask |= 0xff000000;
260 1.1.4.1 jruoho inmask |= 0xff000000;
261 1.1.4.1 jruoho opins += 8;
262 1.1.4.1 jruoho ipins += 8;
263 1.1.4.1 jruoho }
264 1.1.4.1 jruoho if (svr != (SVR_MPC8555v1 >> 16)) {
265 1.1.4.1 jruoho gpiocr |= GPIOCR_GPOUT;
266 1.1.4.1 jruoho outmask |= 0x000000ff;
267 1.1.4.1 jruoho opins += 8;
268 1.1.4.1 jruoho }
269 1.1.4.1 jruoho #if 1
270 1.1.4.1 jruoho aprint_normal_dev(self, "GPIOCR: %#x\n", gpiocr);
271 1.1.4.1 jruoho #else
272 1.1.4.1 jruoho bus_space_write_4(bst, bsh, GPIOCR, gpiocr);
273 1.1.4.1 jruoho #endif
274 1.1.4.1 jruoho
275 1.1.4.1 jruoho /*
276 1.1.4.1 jruoho * Create GPIO pin groups
277 1.1.4.1 jruoho */
278 1.1.4.1 jruoho aprint_normal_dev(self, "%zu input pins, %zu output pins\n",
279 1.1.4.1 jruoho ipins, opins);
280 1.1.4.1 jruoho
281 1.1.4.1 jruoho if (inmask)
282 1.1.4.1 jruoho pq3gpio_group_create(self, bst, bsh, GPINDR, inmask, GPIO_PIN_INPUT);
283 1.1.4.1 jruoho if (outmask)
284 1.1.4.1 jruoho pq3gpio_group_create(self, bst, bsh, GPOUTDR, outmask, GPIO_PIN_OUTPUT);
285 1.1.4.1 jruoho }
286 1.1.4.1 jruoho #endif /* MPC8548 */
287 1.1.4.1 jruoho
288 1.1.4.1 jruoho #ifdef P2020
289 1.1.4.1 jruoho static void
290 1.1.4.1 jruoho pq3gpio_p20x0_attach(device_t self, bus_space_tag_t bst,
291 1.1.4.1 jruoho bus_space_handle_t bsh, u_int svr)
292 1.1.4.1 jruoho {
293 1.1.4.1 jruoho static const uint32_t gpio2pmuxcr_map[][2] = {
294 1.1.4.1 jruoho { __BIT(10), PMUXCR_TSEC3_TS|PMUXCR_USB },
295 1.1.4.1 jruoho { __BIT(11), PMUXCR_TSEC3_TS|PMUXCR_USB },
296 1.1.4.1 jruoho { __BIT(12), PMUXCR_TSEC1_TS },
297 1.1.4.1 jruoho { __BIT(13), PMUXCR_TSEC1_TS },
298 1.1.4.1 jruoho { __BIT(14), PMUXCR_TSEC2_TS },
299 1.1.4.1 jruoho { __BIT(15), PMUXCR_TSEC2_TS },
300 1.1.4.1 jruoho };
301 1.1.4.1 jruoho
302 1.1.4.1 jruoho uint32_t pinmask = ~0; /* assume all bits are valid */
303 1.1.4.1 jruoho size_t pincnt = 32;
304 1.1.4.1 jruoho const uint32_t pmuxcr = bus_space_read_4(bst, bsh, PMUXCR);
305 1.1.4.1 jruoho for (size_t i = 0; i < __arraycount(gpio2pmuxcr_map); i++) {
306 1.1.4.1 jruoho if (pmuxcr & gpio2pmuxcr_map[i][1]) {
307 1.1.4.1 jruoho pinmask &= ~gpio2pmuxcr_map[i][0];
308 1.1.4.1 jruoho pincnt--;
309 1.1.4.1 jruoho }
310 1.1.4.1 jruoho }
311 1.1.4.1 jruoho
312 1.1.4.1 jruoho /*
313 1.1.4.1 jruoho * Create GPIO pin groups
314 1.1.4.1 jruoho */
315 1.1.4.1 jruoho aprint_normal_dev(self, "%zu input pins, %zu output pins\n",
316 1.1.4.1 jruoho pincnt, pincnt);
317 1.1.4.1 jruoho pq3gpio_group_create(self, bst, bsh, GPINDR, pinmask, GPIO_PIN_INPUT);
318 1.1.4.1 jruoho pq3gpio_group_create(self, bst, bsh, GPOUTDR, pinmask, GPIO_PIN_OUTPUT);
319 1.1.4.1 jruoho }
320 1.1.4.1 jruoho #endif /* P2020 */
321 1.1.4.1 jruoho
322 1.1.4.1 jruoho static const struct {
323 1.1.4.1 jruoho uint16_t svr;
324 1.1.4.1 jruoho void (*attach)(device_t, bus_space_tag_t, bus_space_handle_t, u_int);
325 1.1.4.1 jruoho } pq3gpio_svrs[] = {
326 1.1.4.1 jruoho #ifdef MPC8548
327 1.1.4.1 jruoho { SVR_MPC8548v2 >> 16, pq3gpio_mpc8548_attach },
328 1.1.4.1 jruoho #endif
329 1.1.4.1 jruoho #ifdef MPC8555
330 1.1.4.1 jruoho { SVR_MPC8555v1 >> 16, pq3gpio_mpc8548_attach },
331 1.1.4.1 jruoho #endif
332 1.1.4.1 jruoho #ifdef MPC8544
333 1.1.4.1 jruoho { SVR_MPC8544v1 >> 16, pq3gpio_mpc8544_attach },
334 1.1.4.1 jruoho #endif
335 1.1.4.1 jruoho #ifdef MPC8536
336 1.1.4.1 jruoho { SVR_MPC8536v1 >> 16, pq3gpio_mpc8536_attach },
337 1.1.4.1 jruoho #endif
338 1.1.4.1 jruoho #ifdef P2020
339 1.1.4.1 jruoho { SVR_P2020v2 >> 16, pq3gpio_p20x0_attach },
340 1.1.4.1 jruoho #endif
341 1.1.4.1 jruoho };
342 1.1.4.1 jruoho
343 1.1.4.1 jruoho void
344 1.1.4.1 jruoho pq3gpio_attach(device_t parent, device_t self, void *aux)
345 1.1.4.1 jruoho {
346 1.1.4.1 jruoho struct mainbus_attach_args * const ma = aux;
347 1.1.4.1 jruoho bus_space_tag_t bst = ma->ma_memt;
348 1.1.4.1 jruoho bus_space_handle_t bsh;
349 1.1.4.1 jruoho int error;
350 1.1.4.1 jruoho
351 1.1.4.1 jruoho error = bus_space_map(bst, GLOBAL_BASE, GLOBAL_SIZE, 0, &bsh);
352 1.1.4.1 jruoho if (error) {
353 1.1.4.1 jruoho aprint_error_dev(self,
354 1.1.4.1 jruoho "can't map global registers for gpio: %d\n",
355 1.1.4.1 jruoho error);
356 1.1.4.1 jruoho return;
357 1.1.4.1 jruoho }
358 1.1.4.1 jruoho
359 1.1.4.1 jruoho const uint16_t svr = e500_get_svr();
360 1.1.4.1 jruoho for (u_int i = 0; i < __arraycount(pq3gpio_svrs); i++) {
361 1.1.4.1 jruoho if (pq3gpio_svrs[i].svr == svr) {
362 1.1.4.1 jruoho (*pq3gpio_svrs[i].attach)(self, bst, bsh, svr);
363 1.1.4.1 jruoho return;
364 1.1.4.1 jruoho }
365 1.1.4.1 jruoho }
366 1.1.4.1 jruoho aprint_normal_dev(self,
367 1.1.4.1 jruoho "0 input groups, 0 output groups (unknown svr %#x)\n",
368 1.1.4.1 jruoho svr);
369 1.1.4.1 jruoho }
370