Home | History | Annotate | Line # | Download | only in dev
pq3gpio.c revision 1.4.2.3
      1  1.4.2.3  yamt /*	$NetBSD: pq3gpio.c,v 1.4.2.3 2012/10/30 17:20:10 yamt Exp $	*/
      2      1.2  matt /*-
      3      1.2  matt  * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc.
      4      1.2  matt  * All rights reserved.
      5      1.2  matt  *
      6      1.2  matt  * This code is derived from software contributed to The NetBSD Foundation
      7      1.2  matt  * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects
      8      1.2  matt  * Agency and which was developed by Matt Thomas of 3am Software Foundry.
      9      1.2  matt  *
     10      1.2  matt  * This material is based upon work supported by the Defense Advanced Research
     11      1.2  matt  * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under
     12      1.2  matt  * Contract No. N66001-09-C-2073.
     13      1.2  matt  * Approved for Public Release, Distribution Unlimited
     14      1.2  matt  *
     15      1.2  matt  * Redistribution and use in source and binary forms, with or without
     16      1.2  matt  * modification, are permitted provided that the following conditions
     17      1.2  matt  * are met:
     18      1.2  matt  * 1. Redistributions of source code must retain the above copyright
     19      1.2  matt  *    notice, this list of conditions and the following disclaimer.
     20      1.2  matt  * 2. Redistributions in binary form must reproduce the above copyright
     21      1.2  matt  *    notice, this list of conditions and the following disclaimer in the
     22      1.2  matt  *    documentation and/or other materials provided with the distribution.
     23      1.2  matt  *
     24      1.2  matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     25      1.2  matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     26      1.2  matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     27      1.2  matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     28      1.2  matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     29      1.2  matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     30      1.2  matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     31      1.2  matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     32      1.2  matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     33      1.2  matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     34      1.2  matt  * POSSIBILITY OF SUCH DAMAGE.
     35      1.2  matt  */
     36      1.2  matt 
     37      1.2  matt #define	GLOBAL_PRIVATE
     38  1.4.2.1  yamt #define	GPIO_PRIVATE
     39      1.2  matt 
     40      1.2  matt #include "opt_mpc85xx.h"
     41      1.2  matt 
     42      1.2  matt #include <sys/cdefs.h>
     43      1.2  matt 
     44  1.4.2.3  yamt __KERNEL_RCSID(0, "$NetBSD: pq3gpio.c,v 1.4.2.3 2012/10/30 17:20:10 yamt Exp $");
     45      1.2  matt 
     46      1.2  matt #include <sys/param.h>
     47      1.2  matt #include <sys/cpu.h>
     48      1.2  matt #include <sys/device.h>
     49      1.2  matt #include <sys/tty.h>
     50      1.2  matt #include <sys/kmem.h>
     51      1.2  matt #include <sys/gpio.h>
     52      1.2  matt #include <sys/bitops.h>
     53      1.2  matt 
     54      1.2  matt #include "ioconf.h"
     55      1.2  matt 
     56      1.2  matt #include <sys/intr.h>
     57      1.2  matt #include <sys/bus.h>
     58      1.2  matt 
     59      1.2  matt #include <dev/gpio/gpiovar.h>
     60      1.2  matt 
     61      1.2  matt #include <powerpc/booke/cpuvar.h>
     62      1.2  matt #include <powerpc/booke/spr.h>
     63      1.2  matt #include <powerpc/booke/e500var.h>
     64      1.2  matt #include <powerpc/booke/e500reg.h>
     65      1.2  matt 
     66      1.2  matt struct pq3gpio_group {
     67      1.2  matt 	struct gpio_chipset_tag gc_tag;
     68      1.2  matt 	gpio_pin_t gc_pins[32];
     69      1.2  matt 	bus_space_tag_t gc_bst;
     70      1.2  matt 	bus_space_handle_t gc_bsh;
     71      1.2  matt 	bus_size_t gc_reg;
     72      1.2  matt };
     73      1.2  matt 
     74      1.2  matt struct pq3gpio_softc {
     75      1.2  matt 	device_t sc_dev;
     76      1.2  matt 	bus_space_tag_t sc_bst;
     77      1.2  matt 	bus_space_handle_t sc_bsh;
     78      1.2  matt 	SIMPLEQ_HEAD(,pq3gpio_group) sc_gpios;
     79      1.2  matt };
     80      1.2  matt 
     81      1.2  matt static int
     82      1.2  matt pq3gpio_pin_read(void *v, int num)
     83      1.2  matt {
     84      1.2  matt 	struct pq3gpio_group * const gc = v;
     85      1.2  matt 
     86      1.2  matt 	uint32_t data = bus_space_read_4(gc->gc_bst, gc->gc_bsh, gc->gc_reg);
     87      1.2  matt 
     88      1.2  matt 	return (data >> (gc->gc_pins[num].pin_num ^ 31)) & 1;
     89      1.2  matt }
     90      1.2  matt 
     91      1.2  matt static void
     92      1.2  matt pq3gpio_pin_write(void *v, int num, int val)
     93      1.2  matt {
     94      1.2  matt 	struct pq3gpio_group * const gc = v;
     95      1.2  matt 	const u_int mask = 1 << (gc->gc_pins[num].pin_num ^ 31);
     96      1.2  matt 
     97      1.2  matt 	val = val ? mask : 0;
     98      1.2  matt 	u_int data = bus_space_read_4(gc->gc_bst, gc->gc_bsh, gc->gc_reg);
     99      1.2  matt 	if ((data & mask) != val) {
    100      1.2  matt 		data = (data & ~mask) | val;
    101      1.2  matt 		bus_space_write_4(gc->gc_bst, gc->gc_bsh, gc->gc_reg, data);
    102      1.2  matt 	}
    103      1.2  matt }
    104      1.2  matt 
    105  1.4.2.2  yamt #if defined(MPC8548) || defined(MPC8555) || defined(MPC8544)
    106  1.4.2.2  yamt static void
    107  1.4.2.2  yamt pq3gpio_null_pin_ctl(void *v, int num, int ctl)
    108  1.4.2.2  yamt {
    109  1.4.2.2  yamt }
    110  1.4.2.2  yamt #endif
    111  1.4.2.2  yamt 
    112  1.4.2.3  yamt #if defined(P1025)
    113  1.4.2.3  yamt /*
    114  1.4.2.3  yamt  * P1025 has controllable input/output pins
    115  1.4.2.3  yamt  */
    116  1.4.2.3  yamt static void
    117  1.4.2.3  yamt pq3gpio_pin_ctl(void *v, int num, int ctl)
    118  1.4.2.3  yamt {
    119  1.4.2.3  yamt 	struct pq3gpio_group * const gc = v;
    120  1.4.2.3  yamt 	const size_t shift = gc->gc_pins[num].pin_num ^ 31;
    121  1.4.2.3  yamt 
    122  1.4.2.3  yamt 	uint64_t old_dir =
    123  1.4.2.3  yamt 	    ((uint64_t)bus_space_read_4(gc->gc_bst, gc->gc_bsh, CPDIR1) << 32)
    124  1.4.2.3  yamt 	    | (bus_space_read_4(gc->gc_bst, gc->gc_bsh, CPDIR2) << 0);
    125  1.4.2.3  yamt 
    126  1.4.2.3  yamt 	uint32_t dir = 0;
    127  1.4.2.3  yamt 	switch (ctl & (GPIO_PIN_INPUT|GPIO_PIN_OUTPUT)) {
    128  1.4.2.3  yamt 	case GPIO_PIN_INPUT|GPIO_PIN_OUTPUT:	dir = CPDIR_INOUT; break;
    129  1.4.2.3  yamt 	case GPIO_PIN_OUTPUT:			dir = CPDIR_OUT; break;
    130  1.4.2.3  yamt 	case GPIO_PIN_INPUT:			dir = CPDIR_INOUT; break;
    131  1.4.2.3  yamt 	case 0:					dir = CPDIR_DIS; break;
    132  1.4.2.3  yamt 	}
    133  1.4.2.3  yamt 
    134  1.4.2.3  yamt 	uint64_t new_dir = (old_dir & (3ULL << (2 * shift)))
    135  1.4.2.3  yamt 	    | ((uint64_t)dir << (2 * shift));
    136  1.4.2.3  yamt 
    137  1.4.2.3  yamt 	if ((uint32_t)old_dir != (uint32_t)new_dir)
    138  1.4.2.3  yamt 		bus_space_write_4(gc->gc_bst, gc->gc_bsh, CPDIR2,
    139  1.4.2.3  yamt 		    (uint32_t)new_dir);
    140  1.4.2.3  yamt 	new_dir >>= 32;
    141  1.4.2.3  yamt 	old_dir >>= 32;
    142  1.4.2.3  yamt 	if ((uint32_t)old_dir != (uint32_t)new_dir)
    143  1.4.2.3  yamt 		bus_space_write_4(gc->gc_bst, gc->gc_bsh, CPDIR1,
    144  1.4.2.3  yamt 		    (uint32_t)new_dir);
    145  1.4.2.3  yamt 
    146  1.4.2.3  yamt 	/*
    147  1.4.2.3  yamt 	 * Now handle opendrain
    148  1.4.2.3  yamt 	 */
    149  1.4.2.3  yamt 	uint32_t old_odr = bus_space_read_4(gc->gc_bst, gc->gc_bsh, CPODR);
    150  1.4.2.3  yamt 	uint32_t new_odr = old_odr;
    151  1.4.2.3  yamt 	uint32_t odr_mask = 1UL << shift;
    152  1.4.2.3  yamt 
    153  1.4.2.3  yamt 	if (ctl & GPIO_PIN_OPENDRAIN) {
    154  1.4.2.3  yamt 		new_odr |= odr_mask;
    155  1.4.2.3  yamt 	} else {
    156  1.4.2.3  yamt 		new_odr &= ~odr_mask;
    157  1.4.2.3  yamt 	}
    158  1.4.2.3  yamt 
    159  1.4.2.3  yamt 	if (old_odr != new_odr)
    160  1.4.2.3  yamt 		bus_space_write_4(gc->gc_bst, gc->gc_bsh, CPODR, new_odr);
    161  1.4.2.3  yamt }
    162  1.4.2.3  yamt #endif
    163  1.4.2.3  yamt 
    164  1.4.2.2  yamt #if defined(MPC8536) || defined(P2020)
    165  1.4.2.2  yamt /*
    166  1.4.2.2  yamt  * MPC8536 / P20x0 have controllable input/output pins
    167  1.4.2.2  yamt  */
    168      1.2  matt static void
    169      1.2  matt pq3gpio_pin_ctl(void *v, int num, int ctl)
    170      1.2  matt {
    171  1.4.2.1  yamt 	struct pq3gpio_group * const gc = v;
    172  1.4.2.1  yamt 	const u_int mask = 1 << (gc->gc_pins[num].pin_num ^ 31);
    173  1.4.2.1  yamt 
    174  1.4.2.2  yamt 	uint32_t old_dir = bus_space_read_4(gc->gc_bst, gc->gc_bsh, GPDIR);
    175  1.4.2.2  yamt 	uint32_t new_dir = old_dir;
    176  1.4.2.2  yamt 	switch (ctl & (GPIO_PIN_INPUT|GPIO_PIN_OUTPUT)) {
    177  1.4.2.2  yamt 	case GPIO_PIN_OUTPUT:	new_dir |= mask; break;
    178  1.4.2.2  yamt 	case GPIO_PIN_INPUT:	new_dir &= ~mask; break;
    179  1.4.2.2  yamt 	default:		return;
    180  1.4.2.2  yamt 	}
    181  1.4.2.2  yamt 	if (old_dir != new_dir)
    182  1.4.2.2  yamt 		bus_space_write_4(gc->gc_bst, gc->gc_bsh, GPDIR, new_dir);
    183  1.4.2.2  yamt 
    184  1.4.2.2  yamt 	/*
    185  1.4.2.2  yamt 	 * Now handle opendrain
    186  1.4.2.2  yamt 	 */
    187  1.4.2.2  yamt 	uint32_t old_odr = bus_space_read_4(gc->gc_bst, gc->gc_bsh, GPODR);
    188  1.4.2.2  yamt 	uint32_t new_odr = old_odr;
    189  1.4.2.2  yamt 
    190  1.4.2.2  yamt 	if (ctl & GPIO_PIN_OPENDRAIN) {
    191  1.4.2.2  yamt 		new_odr |= mask;
    192  1.4.2.2  yamt 	} else {
    193  1.4.2.2  yamt 		new_odr &= ~mask;
    194  1.4.2.2  yamt 	}
    195  1.4.2.2  yamt 
    196  1.4.2.2  yamt 	if (old_odr != new_odr)
    197  1.4.2.2  yamt 		bus_space_write_4(gc->gc_bst, gc->gc_bsh, GPODR, new_odr);
    198      1.2  matt }
    199  1.4.2.2  yamt #endif
    200      1.2  matt 
    201      1.2  matt static void
    202      1.2  matt pq3gpio_group_create(device_t self, bus_space_tag_t bst, bus_space_handle_t bsh,
    203  1.4.2.2  yamt 	bus_size_t reg, uint32_t pinmask, int pincaps,
    204  1.4.2.2  yamt 	void (*pin_ctl)(void *, int, int))
    205      1.2  matt {
    206      1.2  matt 	struct pq3gpio_group * const gc = kmem_zalloc(sizeof(*gc), KM_SLEEP);
    207      1.2  matt 
    208      1.2  matt 	gc->gc_bst = bst;
    209      1.2  matt 	gc->gc_bsh = bsh;
    210      1.2  matt 	gc->gc_reg = reg;
    211      1.2  matt 	gc->gc_tag.gp_cookie = gc;
    212      1.2  matt #if 0
    213      1.2  matt 	gc->gc_tag.gp_gc_open = pq3gpio_gc_open;
    214      1.2  matt 	gc->gc_tag.gp_gc_close = pq3gpio_gc_close;
    215      1.2  matt #endif
    216      1.2  matt 	gc->gc_tag.gp_pin_read = pq3gpio_pin_read;
    217      1.2  matt 	gc->gc_tag.gp_pin_write = pq3gpio_pin_write;
    218  1.4.2.2  yamt 	gc->gc_tag.gp_pin_ctl = pin_ctl;
    219      1.2  matt 
    220      1.2  matt 	u_int data = bus_space_read_4(gc->gc_bst, gc->gc_bsh, reg);
    221      1.2  matt 	u_int mask = __BIT(31);
    222      1.2  matt 	gpio_pin_t *pin = gc->gc_pins;
    223      1.2  matt 	for (u_int i = 0; mask != 0; i++, mask >>= 1) {
    224      1.2  matt 		if (mask & pinmask) {
    225      1.2  matt 			pin->pin_num = i;
    226      1.2  matt 			pin->pin_caps = pincaps;
    227      1.2  matt 			pin->pin_flags = pincaps;
    228      1.2  matt 			pin->pin_state = (data & mask) != 0;
    229      1.2  matt 			pin++;
    230      1.2  matt 		}
    231      1.2  matt 	}
    232      1.2  matt 
    233      1.2  matt 	struct gpiobus_attach_args gba = {
    234      1.2  matt 		.gba_gc = &gc->gc_tag,
    235      1.2  matt 		.gba_pins = gc->gc_pins,
    236      1.2  matt 		.gba_npins = pin - gc->gc_pins,
    237      1.2  matt 	};
    238      1.2  matt 
    239      1.2  matt 	config_found_ia(self, "gpiobus", &gba, gpiobus_print);
    240      1.2  matt }
    241      1.2  matt 
    242      1.2  matt #ifdef MPC8536
    243      1.2  matt static void
    244      1.2  matt pq3gpio_mpc8536_attach(device_t self, bus_space_tag_t bst,
    245      1.2  matt 	bus_space_handle_t bsh, u_int svr)
    246      1.2  matt {
    247      1.2  matt 	static const uint8_t gpio2pmuxcr_map[] = {
    248      1.2  matt 		[0] = ilog2(PMUXCR_PCI_REQGNT3),
    249      1.2  matt 		[1] = ilog2(PMUXCR_PCI_REQGNT4),
    250      1.2  matt 		[2] = ilog2(PMUXCR_PCI_REQGNT3),
    251      1.2  matt 		[3] = ilog2(PMUXCR_PCI_REQGNT4),
    252      1.2  matt 		[4] = ilog2(PMUXCR_SDHC_CD),
    253      1.2  matt 		[5] = ilog2(PMUXCR_SDHC_WP),
    254      1.2  matt 		[6] = ilog2(PMUXCR_USB1),
    255      1.2  matt 		[7] = ilog2(PMUXCR_USB1),
    256      1.2  matt 		[8] = ilog2(PMUXCR_USB2),
    257      1.2  matt 		[9] = ilog2(PMUXCR_USB2),
    258      1.2  matt 		[10] = ilog2(PMUXCR_DMA0),
    259      1.2  matt 		[11] = ilog2(PMUXCR_DMA1),
    260      1.2  matt 		[12] = ilog2(PMUXCR_DMA0),
    261      1.2  matt 		[13] = ilog2(PMUXCR_DMA1),
    262      1.2  matt 		[14] = ilog2(PMUXCR_DMA0),
    263      1.2  matt 		[15] = ilog2(PMUXCR_DMA1),
    264      1.2  matt 	};
    265      1.2  matt 
    266  1.4.2.2  yamt 	uint32_t pinmask = 0xffff0000;	/* assume all bits are valid */
    267      1.2  matt 	uint32_t gpiomask = __BIT(31);
    268  1.4.2.2  yamt 	size_t pincnt = 16;
    269  1.4.2.2  yamt 	const uint32_t pmuxcr = cpu_read_4(GLOBAL_BASE + PMUXCR);
    270      1.2  matt 	for (size_t i = 0; i < __arraycount(gpio2pmuxcr_map);
    271      1.2  matt 	     i++, gpiomask >>= 1) {
    272      1.2  matt 		if (pmuxcr & __BIT(gpio2pmuxcr_map[i])) {
    273      1.2  matt 			pinmask &= ~gpiomask;
    274      1.2  matt 			pincnt--;
    275      1.2  matt 		}
    276      1.2  matt 	}
    277      1.2  matt 
    278      1.2  matt 	/*
    279      1.2  matt 	 * Create GPIO pin groups
    280      1.2  matt 	 */
    281  1.4.2.2  yamt 	aprint_normal_dev(self, "%zu input/output/opendrain pins\n",
    282  1.4.2.2  yamt 	    pincnt);
    283  1.4.2.2  yamt 	pq3gpio_group_create(self, bst, bsh, GPDAT, pinmask,
    284  1.4.2.2  yamt 	    GPIO_PIN_INPUT | GPIO_PIN_OUTPUT | GPIO_PIN_OPENDRAIN,
    285  1.4.2.2  yamt 	    pq3gpio_pin_ctl);
    286      1.2  matt }
    287      1.2  matt #endif /* MPC8536 */
    288      1.2  matt 
    289      1.2  matt #ifdef MPC8544
    290      1.2  matt static void
    291      1.2  matt pq3gpio_mpc8544_attach(device_t self, bus_space_tag_t bst,
    292      1.2  matt 	bus_space_handle_t bsh, u_int svr)
    293      1.2  matt {
    294      1.2  matt 	/*
    295      1.2  matt 	 * Enable GPOUT
    296      1.2  matt 	 */
    297      1.2  matt 	uint32_t gpiocr = bus_space_read_4(bst, bsh, GPIOCR);
    298      1.2  matt 	gpiocr |= GPIOCR_GPOUT;
    299      1.2  matt 	bus_space_write_4(bst, bsh, GPIOCR, gpiocr);
    300      1.2  matt 
    301      1.2  matt 	aprint_normal_dev(self, "8 input pins, 8 output pins\n");
    302      1.2  matt 
    303      1.2  matt 	/*
    304      1.2  matt 	 * Create GPIO pin groups
    305      1.2  matt 	 */
    306  1.4.2.2  yamt 	pq3gpio_group_create(self, bst, bsh, GPINDR, 0xff000000,
    307  1.4.2.2  yamt 	    GPIO_PIN_INPUT, pq3gpio_null_pin_ctl);
    308  1.4.2.2  yamt 	pq3gpio_group_create(self, bst, bsh, GPOUTDR, 0xff000000,
    309  1.4.2.2  yamt 	    GPIO_PIN_OUTPUT, pq3gpio_null_pin_ctl);
    310      1.2  matt }
    311      1.2  matt #endif /* MPC8544 */
    312      1.2  matt 
    313      1.2  matt #if defined(MPC8548) || defined(MPC8555)
    314      1.2  matt static void
    315      1.2  matt pq3gpio_mpc8548_attach(device_t self, bus_space_tag_t bst,
    316      1.2  matt 	bus_space_handle_t bsh, u_int svr)
    317      1.2  matt {
    318      1.2  matt 	const uint32_t pordevsr = bus_space_read_4(bst, bsh, PORDEVSR);
    319      1.2  matt 	const uint32_t devdisr = bus_space_read_4(bst, bsh, DEVDISR);
    320      1.2  matt 	uint32_t gpiocr = bus_space_read_4(bst, bsh, GPIOCR);
    321      1.2  matt 
    322      1.2  matt 	uint32_t inmask = 0;
    323      1.2  matt 	uint32_t outmask = 0;
    324      1.2  matt 
    325      1.2  matt 	size_t ipins = 0;
    326      1.2  matt 	size_t opins = 0;
    327      1.2  matt 
    328      1.2  matt 	aprint_normal_dev(self, "GPIOCR %#x, DEVDISR %#x, PORDEVSR %#x\n",
    329      1.2  matt 	    gpiocr, devdisr, pordevsr);
    330      1.2  matt 	aprint_normal_dev(self, "GPINDR %#x, GPOUTDR %#x, GPPORCR %#x\n",
    331      1.2  matt 	    bus_space_read_4(bst, bsh, GPINDR),
    332      1.2  matt 	    bus_space_read_4(bst, bsh, GPOUTDR),
    333      1.2  matt 	    bus_space_read_4(bst, bsh, GPPORCR));
    334      1.2  matt 
    335      1.2  matt 	/*
    336      1.2  matt 	 * Use PCI2 AD[15:0] as GPIO if PCI2 is disabled and
    337      1.2  matt 	 * PCI1 is either disabled or not 64bits wide.
    338      1.2  matt 	 */
    339      1.2  matt 	if ((devdisr & DEVDISR_PCI2) &&
    340      1.2  matt 	    ((devdisr & DEVDISR_PCI1) || (pordevsr & PORDEVSR_PCI32))) {
    341      1.2  matt 		gpiocr |= GPIOCR_PCIOUT;
    342      1.2  matt 		gpiocr |= GPIOCR_PCIIN;
    343      1.2  matt 		outmask |= 0x00ff0000;
    344      1.2  matt 		inmask |= 0x00ff0000;
    345      1.2  matt 		opins += 8;
    346      1.2  matt 		ipins += 8;
    347      1.2  matt 	}
    348      1.2  matt 	if (devdisr & DEVDISR_TSEC2) {
    349      1.2  matt 		gpiocr |= GPIOCR_TX2;
    350      1.2  matt 		gpiocr |= GPIOCR_RX2;
    351      1.2  matt 		outmask |= 0xff000000;
    352      1.2  matt 		inmask |= 0xff000000;
    353      1.2  matt 		opins += 8;
    354      1.2  matt 		ipins += 8;
    355      1.2  matt 	}
    356      1.2  matt 	if (svr != (SVR_MPC8555v1 >> 16)) {
    357      1.2  matt 		gpiocr |= GPIOCR_GPOUT;
    358      1.2  matt 		outmask |= 0x000000ff;
    359      1.2  matt 		opins += 8;
    360      1.2  matt 	}
    361      1.2  matt #if 1
    362      1.2  matt 	aprint_normal_dev(self, "GPIOCR: %#x\n", gpiocr);
    363      1.2  matt #else
    364      1.2  matt 	bus_space_write_4(bst, bsh, GPIOCR, gpiocr);
    365      1.2  matt #endif
    366      1.2  matt 
    367      1.2  matt 	/*
    368      1.2  matt 	 * Create GPIO pin groups
    369      1.2  matt 	 */
    370      1.2  matt 	aprint_normal_dev(self, "%zu input pins, %zu output pins\n",
    371      1.2  matt 	    ipins, opins);
    372      1.2  matt 
    373      1.2  matt 	if (inmask)
    374  1.4.2.2  yamt 		pq3gpio_group_create(self, bst, bsh, GPINDR, inmask,
    375  1.4.2.2  yamt 		    GPIO_PIN_INPUT, pq3gpio_null_pin_ctl);
    376      1.2  matt 	if (outmask)
    377  1.4.2.2  yamt 		pq3gpio_group_create(self, bst, bsh, GPOUTDR, outmask,
    378  1.4.2.2  yamt 		    GPIO_PIN_OUTPUT, pq3gpio_null_pin_ctl);
    379      1.2  matt }
    380      1.2  matt #endif /* MPC8548 */
    381      1.2  matt 
    382  1.4.2.3  yamt #ifdef P1025
    383  1.4.2.3  yamt static void
    384  1.4.2.3  yamt pq3gpio_p1025_attach(device_t self, bus_space_tag_t bst,
    385  1.4.2.3  yamt 	bus_space_handle_t bsh, u_int svr)
    386  1.4.2.3  yamt {
    387  1.4.2.3  yamt 	static const uint32_t gpio2pmuxcr_map[][4] = {
    388  1.4.2.3  yamt 		{ 0, __BIT(12), 0, PMUXCR_SDHC_WP },
    389  1.4.2.3  yamt 		{ __BIT(15), __BIT(8), 0, PMUXCR_USB1 },
    390  1.4.2.3  yamt 		{ __BITS(14,4)|__BIT(16)|__BITS(27,17)|__BIT(30),
    391  1.4.2.3  yamt 		  __BIT(1)|__BITS(3,2), 0, PMUXCR_QE0 },
    392  1.4.2.3  yamt 		{ __BITS(3,1), 0, 0, PMUXCR_QE3 },
    393  1.4.2.3  yamt 		{ 0, __BITS(17,14), 0, PMUXCR_QE8 },
    394  1.4.2.3  yamt 		{ __BIT(29), __BITS(19,18), 0, PMUXCR_QE9 },
    395  1.4.2.3  yamt 		{ 0, __BITS(22,21), 0, PMUXCR_QE10 },
    396  1.4.2.3  yamt 		{ 0, __BITS(28,23), 0, PMUXCR_QE11 },
    397  1.4.2.3  yamt 		{ 0, __BIT(20), 0, PMUXCR_QE12 },
    398  1.4.2.3  yamt 	};
    399  1.4.2.3  yamt 
    400  1.4.2.3  yamt 	uint32_t pinmask[3] = {
    401  1.4.2.3  yamt 		 0xffffffff, 0xffffffff, 0xffffffff
    402  1.4.2.3  yamt 	};	/* assume all bits are valid */
    403  1.4.2.3  yamt 	const uint32_t pmuxcr = cpu_read_4(GLOBAL_BASE + PMUXCR);
    404  1.4.2.3  yamt 	for (size_t i = 0; i < __arraycount(gpio2pmuxcr_map); i++) {
    405  1.4.2.3  yamt 		if (pmuxcr & gpio2pmuxcr_map[i][3]) {
    406  1.4.2.3  yamt 			pinmask[0] &= ~gpio2pmuxcr_map[i][0];
    407  1.4.2.3  yamt 			pinmask[1] &= ~gpio2pmuxcr_map[i][1];
    408  1.4.2.3  yamt 			pinmask[2] &= ~gpio2pmuxcr_map[i][2];
    409  1.4.2.3  yamt 		}
    410  1.4.2.3  yamt 	}
    411  1.4.2.3  yamt 
    412  1.4.2.3  yamt 	/*
    413  1.4.2.3  yamt 	 * Create GPIO pin groups
    414  1.4.2.3  yamt 	 */
    415  1.4.2.3  yamt 	for (size_t i = 0; i < 3; i++) {
    416  1.4.2.3  yamt 		if (pinmask[i]) {
    417  1.4.2.3  yamt 			bus_space_handle_t bsh2;
    418  1.4.2.3  yamt 			aprint_normal_dev(self,
    419  1.4.2.3  yamt 			    "gpio[%c]: %zu input/output/opendrain pins\n",
    420  1.4.2.3  yamt 			    "abc"[i], popcount32(pinmask[i]));
    421  1.4.2.3  yamt 			bus_space_subregion(bst, bsh, CPBASE(i), 0x20, &bsh2);
    422  1.4.2.3  yamt 			pq3gpio_group_create(self, bst, bsh2, CPDAT,
    423  1.4.2.3  yamt 			    pinmask[0],
    424  1.4.2.3  yamt 			    GPIO_PIN_INPUT|GPIO_PIN_OUTPUT|GPIO_PIN_OPENDRAIN,
    425  1.4.2.3  yamt 			    pq3gpio_pin_ctl);
    426  1.4.2.3  yamt 		}
    427  1.4.2.3  yamt 	}
    428  1.4.2.3  yamt }
    429  1.4.2.3  yamt #endif /* P1025 */
    430  1.4.2.3  yamt 
    431      1.3  matt #ifdef P2020
    432      1.3  matt static void
    433      1.3  matt pq3gpio_p20x0_attach(device_t self, bus_space_tag_t bst,
    434      1.3  matt 	bus_space_handle_t bsh, u_int svr)
    435      1.3  matt {
    436      1.3  matt 	static const uint32_t gpio2pmuxcr_map[][2] = {
    437  1.4.2.1  yamt 		{ __BIT(8), PMUXCR_SDHC_CD },
    438  1.4.2.1  yamt 		{ __BIT(9), PMUXCR_SDHC_WP },
    439  1.4.2.1  yamt 		/*
    440  1.4.2.1  yamt 		 * These are really two bits but the low bit MBZ so we ignore
    441  1.4.2.1  yamt 		 * it.
    442  1.4.2.1  yamt 		 */
    443  1.4.2.1  yamt 		{ __BIT(10), PMUXCR_TSEC3_TS },
    444  1.4.2.1  yamt 		{ __BIT(11), PMUXCR_TSEC3_TS },
    445      1.3  matt 	};
    446      1.3  matt 
    447  1.4.2.1  yamt 	uint32_t pinmask = 0xffff0000;	/* assume all bits are valid */
    448  1.4.2.1  yamt 	size_t pincnt = 16;
    449  1.4.2.2  yamt 	const uint32_t pmuxcr = cpu_read_4(GLOBAL_BASE + PMUXCR);
    450      1.3  matt 	for (size_t i = 0; i < __arraycount(gpio2pmuxcr_map); i++) {
    451  1.4.2.2  yamt 		if (pmuxcr & gpio2pmuxcr_map[i][1]) {
    452      1.3  matt 			pinmask &= ~gpio2pmuxcr_map[i][0];
    453      1.3  matt 			pincnt--;
    454      1.3  matt 		}
    455      1.3  matt 	}
    456      1.3  matt 
    457      1.3  matt 	/*
    458      1.3  matt 	 * Create GPIO pin groups
    459      1.3  matt 	 */
    460  1.4.2.2  yamt 	aprint_normal_dev(self, "%zu input/output/opendrain pins\n",
    461  1.4.2.1  yamt 	    pincnt);
    462  1.4.2.1  yamt 	pq3gpio_group_create(self, bst, bsh, GPDAT, pinmask,
    463  1.4.2.2  yamt 	    GPIO_PIN_INPUT|GPIO_PIN_OUTPUT|GPIO_PIN_OPENDRAIN,
    464  1.4.2.2  yamt 	    pq3gpio_pin_ctl);
    465      1.3  matt }
    466      1.3  matt #endif /* P2020 */
    467      1.3  matt 
    468  1.4.2.2  yamt static const struct pq3gpio_svr_info {
    469  1.4.2.2  yamt 	uint16_t si_svr;
    470  1.4.2.2  yamt 	void (*si_attach)(device_t, bus_space_tag_t, bus_space_handle_t, u_int);
    471  1.4.2.2  yamt 	bus_addr_t si_base;
    472  1.4.2.2  yamt 	bus_size_t si_size;
    473      1.2  matt } pq3gpio_svrs[] = {
    474      1.2  matt #ifdef MPC8548
    475  1.4.2.2  yamt 	{ SVR_MPC8548v2 >> 16, pq3gpio_mpc8548_attach,
    476  1.4.2.2  yamt 	    GLOBAL_BASE, GLOBAL_SIZE },
    477      1.2  matt #endif
    478      1.2  matt #ifdef MPC8555
    479  1.4.2.2  yamt 	{ SVR_MPC8555v1 >> 16, pq3gpio_mpc8548_attach,
    480  1.4.2.2  yamt 	    GLOBAL_BASE, GLOBAL_SIZE },
    481      1.2  matt #endif
    482      1.2  matt #ifdef MPC8544
    483  1.4.2.2  yamt 	{ SVR_MPC8544v1 >> 16, pq3gpio_mpc8544_attach,
    484  1.4.2.2  yamt 	    GLOBAL_BASE, GLOBAL_SIZE },
    485      1.2  matt #endif
    486      1.2  matt #ifdef MPC8536
    487  1.4.2.2  yamt 	{ SVR_MPC8536v1 >> 16, pq3gpio_mpc8536_attach,
    488  1.4.2.2  yamt 	    GPIO_BASE, GPIO_SIZE },
    489      1.2  matt #endif
    490  1.4.2.3  yamt #ifdef P1025
    491  1.4.2.3  yamt 	{ SVR_P1025v1 >> 16, pq3gpio_p1025_attach,
    492  1.4.2.3  yamt 	    GLOBAL_BASE, GLOBAL_SIZE },
    493  1.4.2.3  yamt #endif
    494      1.3  matt #ifdef P2020
    495  1.4.2.2  yamt 	{ SVR_P2020v2 >> 16, pq3gpio_p20x0_attach,
    496  1.4.2.2  yamt 	    GPIO_BASE, GPIO_SIZE },
    497      1.3  matt #endif
    498      1.2  matt };
    499      1.2  matt 
    500      1.2  matt void
    501      1.2  matt pq3gpio_attach(device_t parent, device_t self, void *aux)
    502      1.2  matt {
    503      1.2  matt 	struct mainbus_attach_args * const ma = aux;
    504      1.2  matt 	bus_space_tag_t bst = ma->ma_memt;
    505      1.2  matt 	bus_space_handle_t bsh;
    506      1.2  matt 
    507      1.2  matt 	const uint16_t svr = e500_get_svr();
    508      1.2  matt 	for (u_int i = 0; i < __arraycount(pq3gpio_svrs); i++) {
    509  1.4.2.2  yamt 		const struct pq3gpio_svr_info * const si = &pq3gpio_svrs[i];
    510  1.4.2.2  yamt 		if (si->si_svr == svr) {
    511  1.4.2.2  yamt 			int error = bus_space_map(bst, si->si_base,
    512  1.4.2.2  yamt 			    si->si_size, 0, &bsh);
    513  1.4.2.2  yamt 			if (error) {
    514  1.4.2.2  yamt 				aprint_error_dev(self,
    515  1.4.2.2  yamt 				    "can't map global registers for gpio: %d\n",
    516  1.4.2.2  yamt 				    error);
    517  1.4.2.2  yamt 				return;
    518  1.4.2.2  yamt 			}
    519  1.4.2.2  yamt 			(*si->si_attach)(self, bst, bsh, svr);
    520      1.2  matt 			return;
    521      1.2  matt 		}
    522      1.2  matt 	}
    523      1.2  matt 	aprint_normal_dev(self,
    524      1.2  matt 	    "0 input groups, 0 output groups (unknown svr %#x)\n",
    525      1.2  matt 	    svr);
    526      1.2  matt }
    527