pq3gpio.c revision 1.5 1 1.5 matt /* $NetBSD: pq3gpio.c,v 1.5 2012/03/29 14:47:09 matt Exp $ */
2 1.2 matt /*-
3 1.2 matt * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc.
4 1.2 matt * All rights reserved.
5 1.2 matt *
6 1.2 matt * This code is derived from software contributed to The NetBSD Foundation
7 1.2 matt * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects
8 1.2 matt * Agency and which was developed by Matt Thomas of 3am Software Foundry.
9 1.2 matt *
10 1.2 matt * This material is based upon work supported by the Defense Advanced Research
11 1.2 matt * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under
12 1.2 matt * Contract No. N66001-09-C-2073.
13 1.2 matt * Approved for Public Release, Distribution Unlimited
14 1.2 matt *
15 1.2 matt * Redistribution and use in source and binary forms, with or without
16 1.2 matt * modification, are permitted provided that the following conditions
17 1.2 matt * are met:
18 1.2 matt * 1. Redistributions of source code must retain the above copyright
19 1.2 matt * notice, this list of conditions and the following disclaimer.
20 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright
21 1.2 matt * notice, this list of conditions and the following disclaimer in the
22 1.2 matt * documentation and/or other materials provided with the distribution.
23 1.2 matt *
24 1.2 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
25 1.2 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
26 1.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27 1.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
28 1.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 1.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 1.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 1.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 1.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 1.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.2 matt * POSSIBILITY OF SUCH DAMAGE.
35 1.2 matt */
36 1.2 matt
37 1.2 matt #define GLOBAL_PRIVATE
38 1.5 matt #define GPIO_PRIVATE
39 1.2 matt
40 1.2 matt #include "opt_mpc85xx.h"
41 1.2 matt
42 1.2 matt #include <sys/cdefs.h>
43 1.2 matt
44 1.5 matt __KERNEL_RCSID(0, "$NetBSD: pq3gpio.c,v 1.5 2012/03/29 14:47:09 matt Exp $");
45 1.2 matt
46 1.2 matt #include <sys/param.h>
47 1.2 matt #include <sys/cpu.h>
48 1.2 matt #include <sys/device.h>
49 1.2 matt #include <sys/tty.h>
50 1.2 matt #include <sys/kmem.h>
51 1.2 matt #include <sys/gpio.h>
52 1.2 matt #include <sys/bitops.h>
53 1.2 matt
54 1.2 matt #include "ioconf.h"
55 1.2 matt
56 1.2 matt #include <sys/intr.h>
57 1.2 matt #include <sys/bus.h>
58 1.2 matt
59 1.2 matt #include <dev/gpio/gpiovar.h>
60 1.2 matt
61 1.2 matt #include <powerpc/booke/cpuvar.h>
62 1.2 matt #include <powerpc/booke/spr.h>
63 1.2 matt #include <powerpc/booke/e500var.h>
64 1.2 matt #include <powerpc/booke/e500reg.h>
65 1.2 matt
66 1.2 matt struct pq3gpio_group {
67 1.2 matt #if 0
68 1.2 matt SIMPLEQ_ENTRY(pq3gpio_group) gc_link;
69 1.2 matt struct pq3gpio_softc *gc_softc;
70 1.2 matt #endif
71 1.2 matt struct gpio_chipset_tag gc_tag;
72 1.2 matt gpio_pin_t gc_pins[32];
73 1.2 matt bus_space_tag_t gc_bst;
74 1.2 matt bus_space_handle_t gc_bsh;
75 1.2 matt bus_size_t gc_reg;
76 1.2 matt };
77 1.2 matt
78 1.2 matt struct pq3gpio_softc {
79 1.2 matt device_t sc_dev;
80 1.2 matt bus_space_tag_t sc_bst;
81 1.2 matt bus_space_handle_t sc_bsh;
82 1.2 matt SIMPLEQ_HEAD(,pq3gpio_group) sc_gpios;
83 1.2 matt };
84 1.2 matt
85 1.2 matt static int
86 1.2 matt pq3gpio_pin_read(void *v, int num)
87 1.2 matt {
88 1.2 matt struct pq3gpio_group * const gc = v;
89 1.2 matt
90 1.2 matt uint32_t data = bus_space_read_4(gc->gc_bst, gc->gc_bsh, gc->gc_reg);
91 1.2 matt
92 1.2 matt return (data >> (gc->gc_pins[num].pin_num ^ 31)) & 1;
93 1.2 matt }
94 1.2 matt
95 1.2 matt static void
96 1.2 matt pq3gpio_pin_write(void *v, int num, int val)
97 1.2 matt {
98 1.2 matt struct pq3gpio_group * const gc = v;
99 1.2 matt const u_int mask = 1 << (gc->gc_pins[num].pin_num ^ 31);
100 1.2 matt
101 1.2 matt val = val ? mask : 0;
102 1.2 matt u_int data = bus_space_read_4(gc->gc_bst, gc->gc_bsh, gc->gc_reg);
103 1.2 matt if ((data & mask) != val) {
104 1.2 matt data = (data & ~mask) | val;
105 1.2 matt bus_space_write_4(gc->gc_bst, gc->gc_bsh, gc->gc_reg, data);
106 1.2 matt }
107 1.2 matt }
108 1.2 matt
109 1.2 matt static void
110 1.2 matt pq3gpio_pin_ctl(void *v, int num, int ctl)
111 1.2 matt {
112 1.5 matt struct pq3gpio_group * const gc = v;
113 1.5 matt const u_int mask = 1 << (gc->gc_pins[num].pin_num ^ 31);
114 1.5 matt uint32_t old, new;
115 1.5 matt
116 1.5 matt old = bus_space_read_4(gc->gc_bst, gc->gc_bsh, GPDIR);
117 1.5 matt new = old;
118 1.5 matt switch (ctl & (GPIO_PIN_INPUT|GPIO_PIN_OUTPUT)) {
119 1.5 matt case GPIO_PIN_OUTPUT: new |= mask; break;
120 1.5 matt case GPIO_PIN_INPUT: new &= ~mask; break;
121 1.5 matt default: return;
122 1.5 matt }
123 1.5 matt if (old != new)
124 1.5 matt bus_space_write_4(gc->gc_bst, gc->gc_bsh, GPDIR, new);
125 1.2 matt }
126 1.2 matt
127 1.2 matt static void
128 1.2 matt pq3gpio_group_create(device_t self, bus_space_tag_t bst, bus_space_handle_t bsh,
129 1.2 matt bus_size_t reg, uint32_t pinmask, int pincaps)
130 1.2 matt {
131 1.2 matt struct pq3gpio_group * const gc = kmem_zalloc(sizeof(*gc), KM_SLEEP);
132 1.2 matt
133 1.2 matt gc->gc_bst = bst;
134 1.2 matt gc->gc_bsh = bsh;
135 1.2 matt gc->gc_reg = reg;
136 1.2 matt gc->gc_tag.gp_cookie = gc;
137 1.2 matt #if 0
138 1.2 matt gc->gc_tag.gp_gc_open = pq3gpio_gc_open;
139 1.2 matt gc->gc_tag.gp_gc_close = pq3gpio_gc_close;
140 1.2 matt #endif
141 1.2 matt gc->gc_tag.gp_pin_read = pq3gpio_pin_read;
142 1.2 matt gc->gc_tag.gp_pin_write = pq3gpio_pin_write;
143 1.2 matt gc->gc_tag.gp_pin_ctl = pq3gpio_pin_ctl;
144 1.2 matt
145 1.2 matt u_int data = bus_space_read_4(gc->gc_bst, gc->gc_bsh, reg);
146 1.2 matt u_int mask = __BIT(31);
147 1.2 matt gpio_pin_t *pin = gc->gc_pins;
148 1.2 matt for (u_int i = 0; mask != 0; i++, mask >>= 1) {
149 1.2 matt if (mask & pinmask) {
150 1.2 matt pin->pin_num = i;
151 1.2 matt pin->pin_caps = pincaps;
152 1.2 matt pin->pin_flags = pincaps;
153 1.2 matt pin->pin_state = (data & mask) != 0;
154 1.2 matt pin++;
155 1.2 matt }
156 1.2 matt }
157 1.2 matt
158 1.2 matt struct gpiobus_attach_args gba = {
159 1.2 matt .gba_gc = &gc->gc_tag,
160 1.2 matt .gba_pins = gc->gc_pins,
161 1.2 matt .gba_npins = pin - gc->gc_pins,
162 1.2 matt };
163 1.2 matt
164 1.2 matt config_found_ia(self, "gpiobus", &gba, gpiobus_print);
165 1.2 matt }
166 1.2 matt
167 1.2 matt #ifdef MPC8536
168 1.2 matt static void
169 1.2 matt pq3gpio_mpc8536_attach(device_t self, bus_space_tag_t bst,
170 1.2 matt bus_space_handle_t bsh, u_int svr)
171 1.2 matt {
172 1.2 matt static const uint8_t gpio2pmuxcr_map[] = {
173 1.2 matt [0] = ilog2(PMUXCR_PCI_REQGNT3),
174 1.2 matt [1] = ilog2(PMUXCR_PCI_REQGNT4),
175 1.2 matt [2] = ilog2(PMUXCR_PCI_REQGNT3),
176 1.2 matt [3] = ilog2(PMUXCR_PCI_REQGNT4),
177 1.2 matt [4] = ilog2(PMUXCR_SDHC_CD),
178 1.2 matt [5] = ilog2(PMUXCR_SDHC_WP),
179 1.2 matt [6] = ilog2(PMUXCR_USB1),
180 1.2 matt [7] = ilog2(PMUXCR_USB1),
181 1.2 matt [8] = ilog2(PMUXCR_USB2),
182 1.2 matt [9] = ilog2(PMUXCR_USB2),
183 1.2 matt [10] = ilog2(PMUXCR_DMA0),
184 1.2 matt [11] = ilog2(PMUXCR_DMA1),
185 1.2 matt [12] = ilog2(PMUXCR_DMA0),
186 1.2 matt [13] = ilog2(PMUXCR_DMA1),
187 1.2 matt [14] = ilog2(PMUXCR_DMA0),
188 1.2 matt [15] = ilog2(PMUXCR_DMA1),
189 1.2 matt };
190 1.2 matt
191 1.2 matt uint32_t pinmask = ~0; /* assume all bits are valid */
192 1.2 matt uint32_t gpiomask = __BIT(31);
193 1.2 matt size_t pincnt = 32;
194 1.2 matt const uint32_t pmuxcr = bus_space_read_4(bst, bsh, PMUXCR);
195 1.2 matt for (size_t i = 0; i < __arraycount(gpio2pmuxcr_map);
196 1.2 matt i++, gpiomask >>= 1) {
197 1.2 matt if (pmuxcr & __BIT(gpio2pmuxcr_map[i])) {
198 1.2 matt pinmask &= ~gpiomask;
199 1.2 matt pincnt--;
200 1.2 matt }
201 1.2 matt }
202 1.2 matt
203 1.2 matt /*
204 1.2 matt * Create GPIO pin groups
205 1.2 matt */
206 1.2 matt aprint_normal_dev(self, "%zu input pins, %zu output pins\n",
207 1.2 matt pincnt, pincnt);
208 1.2 matt pq3gpio_group_create(self, bst, bsh, GPINDR, pinmask, GPIO_PIN_INPUT);
209 1.2 matt pq3gpio_group_create(self, bst, bsh, GPOUTDR, pinmask, GPIO_PIN_OUTPUT);
210 1.2 matt }
211 1.2 matt #endif /* MPC8536 */
212 1.2 matt
213 1.2 matt #ifdef MPC8544
214 1.2 matt static void
215 1.2 matt pq3gpio_mpc8544_attach(device_t self, bus_space_tag_t bst,
216 1.2 matt bus_space_handle_t bsh, u_int svr)
217 1.2 matt {
218 1.2 matt /*
219 1.2 matt * Enable GPOUT
220 1.2 matt */
221 1.2 matt uint32_t gpiocr = bus_space_read_4(bst, bsh, GPIOCR);
222 1.2 matt gpiocr |= GPIOCR_GPOUT;
223 1.2 matt bus_space_write_4(bst, bsh, GPIOCR, gpiocr);
224 1.2 matt
225 1.2 matt aprint_normal_dev(self, "8 input pins, 8 output pins\n");
226 1.2 matt
227 1.2 matt /*
228 1.2 matt * Create GPIO pin groups
229 1.2 matt */
230 1.2 matt pq3gpio_group_create(self, bst, bsh, GPINDR, 0xff000000, GPIO_PIN_INPUT);
231 1.2 matt pq3gpio_group_create(self, bst, bsh, GPOUTDR, 0xff000000, GPIO_PIN_OUTPUT);
232 1.2 matt }
233 1.2 matt #endif /* MPC8544 */
234 1.2 matt
235 1.2 matt #if defined(MPC8548) || defined(MPC8555)
236 1.2 matt static void
237 1.2 matt pq3gpio_mpc8548_attach(device_t self, bus_space_tag_t bst,
238 1.2 matt bus_space_handle_t bsh, u_int svr)
239 1.2 matt {
240 1.2 matt const uint32_t pordevsr = bus_space_read_4(bst, bsh, PORDEVSR);
241 1.2 matt const uint32_t devdisr = bus_space_read_4(bst, bsh, DEVDISR);
242 1.2 matt uint32_t gpiocr = bus_space_read_4(bst, bsh, GPIOCR);
243 1.2 matt
244 1.2 matt uint32_t inmask = 0;
245 1.2 matt uint32_t outmask = 0;
246 1.2 matt
247 1.2 matt size_t ipins = 0;
248 1.2 matt size_t opins = 0;
249 1.2 matt
250 1.2 matt aprint_normal_dev(self, "GPIOCR %#x, DEVDISR %#x, PORDEVSR %#x\n",
251 1.2 matt gpiocr, devdisr, pordevsr);
252 1.2 matt aprint_normal_dev(self, "GPINDR %#x, GPOUTDR %#x, GPPORCR %#x\n",
253 1.2 matt bus_space_read_4(bst, bsh, GPINDR),
254 1.2 matt bus_space_read_4(bst, bsh, GPOUTDR),
255 1.2 matt bus_space_read_4(bst, bsh, GPPORCR));
256 1.2 matt
257 1.2 matt /*
258 1.2 matt * Use PCI2 AD[15:0] as GPIO if PCI2 is disabled and
259 1.2 matt * PCI1 is either disabled or not 64bits wide.
260 1.2 matt */
261 1.2 matt if ((devdisr & DEVDISR_PCI2) &&
262 1.2 matt ((devdisr & DEVDISR_PCI1) || (pordevsr & PORDEVSR_PCI32))) {
263 1.2 matt gpiocr |= GPIOCR_PCIOUT;
264 1.2 matt gpiocr |= GPIOCR_PCIIN;
265 1.2 matt outmask |= 0x00ff0000;
266 1.2 matt inmask |= 0x00ff0000;
267 1.2 matt opins += 8;
268 1.2 matt ipins += 8;
269 1.2 matt }
270 1.2 matt if (devdisr & DEVDISR_TSEC2) {
271 1.2 matt gpiocr |= GPIOCR_TX2;
272 1.2 matt gpiocr |= GPIOCR_RX2;
273 1.2 matt outmask |= 0xff000000;
274 1.2 matt inmask |= 0xff000000;
275 1.2 matt opins += 8;
276 1.2 matt ipins += 8;
277 1.2 matt }
278 1.2 matt if (svr != (SVR_MPC8555v1 >> 16)) {
279 1.2 matt gpiocr |= GPIOCR_GPOUT;
280 1.2 matt outmask |= 0x000000ff;
281 1.2 matt opins += 8;
282 1.2 matt }
283 1.2 matt #if 1
284 1.2 matt aprint_normal_dev(self, "GPIOCR: %#x\n", gpiocr);
285 1.2 matt #else
286 1.2 matt bus_space_write_4(bst, bsh, GPIOCR, gpiocr);
287 1.2 matt #endif
288 1.2 matt
289 1.2 matt /*
290 1.2 matt * Create GPIO pin groups
291 1.2 matt */
292 1.2 matt aprint_normal_dev(self, "%zu input pins, %zu output pins\n",
293 1.2 matt ipins, opins);
294 1.2 matt
295 1.2 matt if (inmask)
296 1.2 matt pq3gpio_group_create(self, bst, bsh, GPINDR, inmask, GPIO_PIN_INPUT);
297 1.2 matt if (outmask)
298 1.2 matt pq3gpio_group_create(self, bst, bsh, GPOUTDR, outmask, GPIO_PIN_OUTPUT);
299 1.2 matt }
300 1.2 matt #endif /* MPC8548 */
301 1.2 matt
302 1.3 matt #ifdef P2020
303 1.3 matt static void
304 1.3 matt pq3gpio_p20x0_attach(device_t self, bus_space_tag_t bst,
305 1.3 matt bus_space_handle_t bsh, u_int svr)
306 1.3 matt {
307 1.3 matt static const uint32_t gpio2pmuxcr_map[][2] = {
308 1.5 matt { __BIT(8), PMUXCR_SDHC_CD },
309 1.5 matt { __BIT(9), PMUXCR_SDHC_WP },
310 1.5 matt /*
311 1.5 matt * These are really two bits but the low bit MBZ so we ignore
312 1.5 matt * it.
313 1.5 matt */
314 1.5 matt { __BIT(10), PMUXCR_TSEC3_TS },
315 1.5 matt { __BIT(11), PMUXCR_TSEC3_TS },
316 1.3 matt };
317 1.3 matt
318 1.5 matt uint32_t pinmask = 0xffff0000; /* assume all bits are valid */
319 1.5 matt size_t pincnt = 16;
320 1.3 matt const uint32_t pmuxcr = bus_space_read_4(bst, bsh, PMUXCR);
321 1.3 matt for (size_t i = 0; i < __arraycount(gpio2pmuxcr_map); i++) {
322 1.5 matt if ((pmuxcr & gpio2pmuxcr_map[i][1]) == 0) {
323 1.3 matt pinmask &= ~gpio2pmuxcr_map[i][0];
324 1.3 matt pincnt--;
325 1.3 matt }
326 1.3 matt }
327 1.3 matt
328 1.3 matt /*
329 1.3 matt * Create GPIO pin groups
330 1.3 matt */
331 1.5 matt aprint_normal_dev(self, "%zu input/output pins\n",
332 1.5 matt pincnt);
333 1.5 matt pq3gpio_group_create(self, bst, bsh, GPDAT, pinmask,
334 1.5 matt GPIO_PIN_INPUT|GPIO_PIN_OUTPUT);
335 1.3 matt }
336 1.3 matt #endif /* P2020 */
337 1.3 matt
338 1.2 matt static const struct {
339 1.2 matt uint16_t svr;
340 1.2 matt void (*attach)(device_t, bus_space_tag_t, bus_space_handle_t, u_int);
341 1.2 matt } pq3gpio_svrs[] = {
342 1.2 matt #ifdef MPC8548
343 1.2 matt { SVR_MPC8548v2 >> 16, pq3gpio_mpc8548_attach },
344 1.2 matt #endif
345 1.2 matt #ifdef MPC8555
346 1.2 matt { SVR_MPC8555v1 >> 16, pq3gpio_mpc8548_attach },
347 1.2 matt #endif
348 1.2 matt #ifdef MPC8544
349 1.2 matt { SVR_MPC8544v1 >> 16, pq3gpio_mpc8544_attach },
350 1.2 matt #endif
351 1.2 matt #ifdef MPC8536
352 1.2 matt { SVR_MPC8536v1 >> 16, pq3gpio_mpc8536_attach },
353 1.2 matt #endif
354 1.3 matt #ifdef P2020
355 1.3 matt { SVR_P2020v2 >> 16, pq3gpio_p20x0_attach },
356 1.3 matt #endif
357 1.2 matt };
358 1.2 matt
359 1.2 matt void
360 1.2 matt pq3gpio_attach(device_t parent, device_t self, void *aux)
361 1.2 matt {
362 1.2 matt struct mainbus_attach_args * const ma = aux;
363 1.2 matt bus_space_tag_t bst = ma->ma_memt;
364 1.2 matt bus_space_handle_t bsh;
365 1.2 matt int error;
366 1.2 matt
367 1.2 matt error = bus_space_map(bst, GLOBAL_BASE, GLOBAL_SIZE, 0, &bsh);
368 1.2 matt if (error) {
369 1.2 matt aprint_error_dev(self,
370 1.2 matt "can't map global registers for gpio: %d\n",
371 1.2 matt error);
372 1.2 matt return;
373 1.2 matt }
374 1.2 matt
375 1.2 matt const uint16_t svr = e500_get_svr();
376 1.2 matt for (u_int i = 0; i < __arraycount(pq3gpio_svrs); i++) {
377 1.2 matt if (pq3gpio_svrs[i].svr == svr) {
378 1.2 matt (*pq3gpio_svrs[i].attach)(self, bst, bsh, svr);
379 1.2 matt return;
380 1.2 matt }
381 1.2 matt }
382 1.2 matt aprint_normal_dev(self,
383 1.2 matt "0 input groups, 0 output groups (unknown svr %#x)\n",
384 1.2 matt svr);
385 1.2 matt }
386