pq3gpio.c revision 1.7 1 1.7 matt /* $NetBSD: pq3gpio.c,v 1.7 2012/05/19 00:11:46 matt Exp $ */
2 1.2 matt /*-
3 1.2 matt * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc.
4 1.2 matt * All rights reserved.
5 1.2 matt *
6 1.2 matt * This code is derived from software contributed to The NetBSD Foundation
7 1.2 matt * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects
8 1.2 matt * Agency and which was developed by Matt Thomas of 3am Software Foundry.
9 1.2 matt *
10 1.2 matt * This material is based upon work supported by the Defense Advanced Research
11 1.2 matt * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under
12 1.2 matt * Contract No. N66001-09-C-2073.
13 1.2 matt * Approved for Public Release, Distribution Unlimited
14 1.2 matt *
15 1.2 matt * Redistribution and use in source and binary forms, with or without
16 1.2 matt * modification, are permitted provided that the following conditions
17 1.2 matt * are met:
18 1.2 matt * 1. Redistributions of source code must retain the above copyright
19 1.2 matt * notice, this list of conditions and the following disclaimer.
20 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright
21 1.2 matt * notice, this list of conditions and the following disclaimer in the
22 1.2 matt * documentation and/or other materials provided with the distribution.
23 1.2 matt *
24 1.2 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
25 1.2 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
26 1.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27 1.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
28 1.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 1.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 1.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 1.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 1.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 1.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.2 matt * POSSIBILITY OF SUCH DAMAGE.
35 1.2 matt */
36 1.2 matt
37 1.2 matt #define GLOBAL_PRIVATE
38 1.5 matt #define GPIO_PRIVATE
39 1.2 matt
40 1.2 matt #include "opt_mpc85xx.h"
41 1.2 matt
42 1.2 matt #include <sys/cdefs.h>
43 1.2 matt
44 1.7 matt __KERNEL_RCSID(0, "$NetBSD: pq3gpio.c,v 1.7 2012/05/19 00:11:46 matt Exp $");
45 1.2 matt
46 1.2 matt #include <sys/param.h>
47 1.2 matt #include <sys/cpu.h>
48 1.2 matt #include <sys/device.h>
49 1.2 matt #include <sys/tty.h>
50 1.2 matt #include <sys/kmem.h>
51 1.2 matt #include <sys/gpio.h>
52 1.2 matt #include <sys/bitops.h>
53 1.2 matt
54 1.2 matt #include "ioconf.h"
55 1.2 matt
56 1.2 matt #include <sys/intr.h>
57 1.2 matt #include <sys/bus.h>
58 1.2 matt
59 1.2 matt #include <dev/gpio/gpiovar.h>
60 1.2 matt
61 1.2 matt #include <powerpc/booke/cpuvar.h>
62 1.2 matt #include <powerpc/booke/spr.h>
63 1.2 matt #include <powerpc/booke/e500var.h>
64 1.2 matt #include <powerpc/booke/e500reg.h>
65 1.2 matt
66 1.2 matt struct pq3gpio_group {
67 1.2 matt struct gpio_chipset_tag gc_tag;
68 1.2 matt gpio_pin_t gc_pins[32];
69 1.2 matt bus_space_tag_t gc_bst;
70 1.2 matt bus_space_handle_t gc_bsh;
71 1.2 matt bus_size_t gc_reg;
72 1.2 matt };
73 1.2 matt
74 1.2 matt struct pq3gpio_softc {
75 1.2 matt device_t sc_dev;
76 1.2 matt bus_space_tag_t sc_bst;
77 1.2 matt bus_space_handle_t sc_bsh;
78 1.2 matt SIMPLEQ_HEAD(,pq3gpio_group) sc_gpios;
79 1.2 matt };
80 1.2 matt
81 1.2 matt static int
82 1.2 matt pq3gpio_pin_read(void *v, int num)
83 1.2 matt {
84 1.2 matt struct pq3gpio_group * const gc = v;
85 1.2 matt
86 1.2 matt uint32_t data = bus_space_read_4(gc->gc_bst, gc->gc_bsh, gc->gc_reg);
87 1.2 matt
88 1.2 matt return (data >> (gc->gc_pins[num].pin_num ^ 31)) & 1;
89 1.2 matt }
90 1.2 matt
91 1.2 matt static void
92 1.2 matt pq3gpio_pin_write(void *v, int num, int val)
93 1.2 matt {
94 1.2 matt struct pq3gpio_group * const gc = v;
95 1.2 matt const u_int mask = 1 << (gc->gc_pins[num].pin_num ^ 31);
96 1.2 matt
97 1.2 matt val = val ? mask : 0;
98 1.2 matt u_int data = bus_space_read_4(gc->gc_bst, gc->gc_bsh, gc->gc_reg);
99 1.2 matt if ((data & mask) != val) {
100 1.2 matt data = (data & ~mask) | val;
101 1.2 matt bus_space_write_4(gc->gc_bst, gc->gc_bsh, gc->gc_reg, data);
102 1.2 matt }
103 1.2 matt }
104 1.2 matt
105 1.6 matt #if defined(MPC8548) || defined(MPC8555) || defined(MPC8544)
106 1.6 matt static void
107 1.6 matt pq3gpio_null_pin_ctl(void *v, int num, int ctl)
108 1.6 matt {
109 1.6 matt }
110 1.6 matt #endif
111 1.6 matt
112 1.6 matt #if defined(MPC8536) || defined(P2020)
113 1.6 matt /*
114 1.6 matt * MPC8536 / P20x0 have controllable input/output pins
115 1.6 matt */
116 1.2 matt static void
117 1.2 matt pq3gpio_pin_ctl(void *v, int num, int ctl)
118 1.2 matt {
119 1.5 matt struct pq3gpio_group * const gc = v;
120 1.5 matt const u_int mask = 1 << (gc->gc_pins[num].pin_num ^ 31);
121 1.5 matt
122 1.6 matt uint32_t old_dir = bus_space_read_4(gc->gc_bst, gc->gc_bsh, GPDIR);
123 1.6 matt uint32_t new_dir = old_dir;
124 1.6 matt switch (ctl & (GPIO_PIN_INPUT|GPIO_PIN_OUTPUT)) {
125 1.6 matt case GPIO_PIN_OUTPUT: new_dir |= mask; break;
126 1.6 matt case GPIO_PIN_INPUT: new_dir &= ~mask; break;
127 1.6 matt default: return;
128 1.6 matt }
129 1.6 matt if (old_dir != new_dir)
130 1.6 matt bus_space_write_4(gc->gc_bst, gc->gc_bsh, GPDIR, new_dir);
131 1.6 matt
132 1.6 matt /*
133 1.6 matt * Now handle opendrain
134 1.6 matt */
135 1.6 matt uint32_t old_odr = bus_space_read_4(gc->gc_bst, gc->gc_bsh, GPODR);
136 1.6 matt uint32_t new_odr = old_odr;
137 1.6 matt
138 1.6 matt if (ctl & GPIO_PIN_OPENDRAIN) {
139 1.6 matt new_odr |= mask;
140 1.6 matt } else {
141 1.6 matt new_odr &= ~mask;
142 1.6 matt }
143 1.6 matt
144 1.6 matt if (old_odr != new_odr)
145 1.6 matt bus_space_write_4(gc->gc_bst, gc->gc_bsh, GPODR, new_odr);
146 1.2 matt }
147 1.6 matt #endif
148 1.2 matt
149 1.2 matt static void
150 1.2 matt pq3gpio_group_create(device_t self, bus_space_tag_t bst, bus_space_handle_t bsh,
151 1.6 matt bus_size_t reg, uint32_t pinmask, int pincaps,
152 1.6 matt void (*pin_ctl)(void *, int, int))
153 1.2 matt {
154 1.2 matt struct pq3gpio_group * const gc = kmem_zalloc(sizeof(*gc), KM_SLEEP);
155 1.2 matt
156 1.2 matt gc->gc_bst = bst;
157 1.2 matt gc->gc_bsh = bsh;
158 1.2 matt gc->gc_reg = reg;
159 1.2 matt gc->gc_tag.gp_cookie = gc;
160 1.2 matt #if 0
161 1.2 matt gc->gc_tag.gp_gc_open = pq3gpio_gc_open;
162 1.2 matt gc->gc_tag.gp_gc_close = pq3gpio_gc_close;
163 1.2 matt #endif
164 1.2 matt gc->gc_tag.gp_pin_read = pq3gpio_pin_read;
165 1.2 matt gc->gc_tag.gp_pin_write = pq3gpio_pin_write;
166 1.7 matt gc->gc_tag.gp_pin_ctl = pin_ctl;
167 1.2 matt
168 1.2 matt u_int data = bus_space_read_4(gc->gc_bst, gc->gc_bsh, reg);
169 1.2 matt u_int mask = __BIT(31);
170 1.2 matt gpio_pin_t *pin = gc->gc_pins;
171 1.2 matt for (u_int i = 0; mask != 0; i++, mask >>= 1) {
172 1.2 matt if (mask & pinmask) {
173 1.2 matt pin->pin_num = i;
174 1.2 matt pin->pin_caps = pincaps;
175 1.2 matt pin->pin_flags = pincaps;
176 1.2 matt pin->pin_state = (data & mask) != 0;
177 1.2 matt pin++;
178 1.2 matt }
179 1.2 matt }
180 1.2 matt
181 1.2 matt struct gpiobus_attach_args gba = {
182 1.2 matt .gba_gc = &gc->gc_tag,
183 1.2 matt .gba_pins = gc->gc_pins,
184 1.2 matt .gba_npins = pin - gc->gc_pins,
185 1.2 matt };
186 1.2 matt
187 1.2 matt config_found_ia(self, "gpiobus", &gba, gpiobus_print);
188 1.2 matt }
189 1.2 matt
190 1.2 matt #ifdef MPC8536
191 1.2 matt static void
192 1.2 matt pq3gpio_mpc8536_attach(device_t self, bus_space_tag_t bst,
193 1.2 matt bus_space_handle_t bsh, u_int svr)
194 1.2 matt {
195 1.2 matt static const uint8_t gpio2pmuxcr_map[] = {
196 1.2 matt [0] = ilog2(PMUXCR_PCI_REQGNT3),
197 1.2 matt [1] = ilog2(PMUXCR_PCI_REQGNT4),
198 1.2 matt [2] = ilog2(PMUXCR_PCI_REQGNT3),
199 1.2 matt [3] = ilog2(PMUXCR_PCI_REQGNT4),
200 1.2 matt [4] = ilog2(PMUXCR_SDHC_CD),
201 1.2 matt [5] = ilog2(PMUXCR_SDHC_WP),
202 1.2 matt [6] = ilog2(PMUXCR_USB1),
203 1.2 matt [7] = ilog2(PMUXCR_USB1),
204 1.2 matt [8] = ilog2(PMUXCR_USB2),
205 1.2 matt [9] = ilog2(PMUXCR_USB2),
206 1.2 matt [10] = ilog2(PMUXCR_DMA0),
207 1.2 matt [11] = ilog2(PMUXCR_DMA1),
208 1.2 matt [12] = ilog2(PMUXCR_DMA0),
209 1.2 matt [13] = ilog2(PMUXCR_DMA1),
210 1.2 matt [14] = ilog2(PMUXCR_DMA0),
211 1.2 matt [15] = ilog2(PMUXCR_DMA1),
212 1.2 matt };
213 1.2 matt
214 1.6 matt uint32_t pinmask = 0xffff0000; /* assume all bits are valid */
215 1.2 matt uint32_t gpiomask = __BIT(31);
216 1.6 matt size_t pincnt = 16;
217 1.6 matt const uint32_t pmuxcr = cpu_read_4(GLOBAL_BASE + PMUXCR);
218 1.2 matt for (size_t i = 0; i < __arraycount(gpio2pmuxcr_map);
219 1.2 matt i++, gpiomask >>= 1) {
220 1.2 matt if (pmuxcr & __BIT(gpio2pmuxcr_map[i])) {
221 1.2 matt pinmask &= ~gpiomask;
222 1.2 matt pincnt--;
223 1.2 matt }
224 1.2 matt }
225 1.2 matt
226 1.2 matt /*
227 1.2 matt * Create GPIO pin groups
228 1.2 matt */
229 1.6 matt aprint_normal_dev(self, "%zu input/output/opendrain pins\n",
230 1.7 matt pincnt);
231 1.6 matt pq3gpio_group_create(self, bst, bsh, GPDAT, pinmask,
232 1.6 matt GPIO_PIN_INPUT | GPIO_PIN_OUTPUT | GPIO_PIN_OPENDRAIN,
233 1.6 matt pq3gpio_pin_ctl);
234 1.2 matt }
235 1.2 matt #endif /* MPC8536 */
236 1.2 matt
237 1.2 matt #ifdef MPC8544
238 1.2 matt static void
239 1.2 matt pq3gpio_mpc8544_attach(device_t self, bus_space_tag_t bst,
240 1.2 matt bus_space_handle_t bsh, u_int svr)
241 1.2 matt {
242 1.2 matt /*
243 1.2 matt * Enable GPOUT
244 1.2 matt */
245 1.2 matt uint32_t gpiocr = bus_space_read_4(bst, bsh, GPIOCR);
246 1.2 matt gpiocr |= GPIOCR_GPOUT;
247 1.2 matt bus_space_write_4(bst, bsh, GPIOCR, gpiocr);
248 1.2 matt
249 1.2 matt aprint_normal_dev(self, "8 input pins, 8 output pins\n");
250 1.2 matt
251 1.2 matt /*
252 1.2 matt * Create GPIO pin groups
253 1.2 matt */
254 1.6 matt pq3gpio_group_create(self, bst, bsh, GPINDR, 0xff000000,
255 1.6 matt GPIO_PIN_INPUT, pq3gpio_null_pin_ctl);
256 1.6 matt pq3gpio_group_create(self, bst, bsh, GPOUTDR, 0xff000000,
257 1.6 matt GPIO_PIN_OUTPUT, pq3gpio_null_pin_ctl);
258 1.2 matt }
259 1.2 matt #endif /* MPC8544 */
260 1.2 matt
261 1.2 matt #if defined(MPC8548) || defined(MPC8555)
262 1.2 matt static void
263 1.2 matt pq3gpio_mpc8548_attach(device_t self, bus_space_tag_t bst,
264 1.2 matt bus_space_handle_t bsh, u_int svr)
265 1.2 matt {
266 1.2 matt const uint32_t pordevsr = bus_space_read_4(bst, bsh, PORDEVSR);
267 1.2 matt const uint32_t devdisr = bus_space_read_4(bst, bsh, DEVDISR);
268 1.2 matt uint32_t gpiocr = bus_space_read_4(bst, bsh, GPIOCR);
269 1.2 matt
270 1.2 matt uint32_t inmask = 0;
271 1.2 matt uint32_t outmask = 0;
272 1.2 matt
273 1.2 matt size_t ipins = 0;
274 1.2 matt size_t opins = 0;
275 1.2 matt
276 1.2 matt aprint_normal_dev(self, "GPIOCR %#x, DEVDISR %#x, PORDEVSR %#x\n",
277 1.2 matt gpiocr, devdisr, pordevsr);
278 1.2 matt aprint_normal_dev(self, "GPINDR %#x, GPOUTDR %#x, GPPORCR %#x\n",
279 1.2 matt bus_space_read_4(bst, bsh, GPINDR),
280 1.2 matt bus_space_read_4(bst, bsh, GPOUTDR),
281 1.2 matt bus_space_read_4(bst, bsh, GPPORCR));
282 1.2 matt
283 1.2 matt /*
284 1.2 matt * Use PCI2 AD[15:0] as GPIO if PCI2 is disabled and
285 1.2 matt * PCI1 is either disabled or not 64bits wide.
286 1.2 matt */
287 1.2 matt if ((devdisr & DEVDISR_PCI2) &&
288 1.2 matt ((devdisr & DEVDISR_PCI1) || (pordevsr & PORDEVSR_PCI32))) {
289 1.2 matt gpiocr |= GPIOCR_PCIOUT;
290 1.2 matt gpiocr |= GPIOCR_PCIIN;
291 1.2 matt outmask |= 0x00ff0000;
292 1.2 matt inmask |= 0x00ff0000;
293 1.2 matt opins += 8;
294 1.2 matt ipins += 8;
295 1.2 matt }
296 1.2 matt if (devdisr & DEVDISR_TSEC2) {
297 1.2 matt gpiocr |= GPIOCR_TX2;
298 1.2 matt gpiocr |= GPIOCR_RX2;
299 1.2 matt outmask |= 0xff000000;
300 1.2 matt inmask |= 0xff000000;
301 1.2 matt opins += 8;
302 1.2 matt ipins += 8;
303 1.2 matt }
304 1.2 matt if (svr != (SVR_MPC8555v1 >> 16)) {
305 1.2 matt gpiocr |= GPIOCR_GPOUT;
306 1.2 matt outmask |= 0x000000ff;
307 1.2 matt opins += 8;
308 1.2 matt }
309 1.2 matt #if 1
310 1.2 matt aprint_normal_dev(self, "GPIOCR: %#x\n", gpiocr);
311 1.2 matt #else
312 1.2 matt bus_space_write_4(bst, bsh, GPIOCR, gpiocr);
313 1.2 matt #endif
314 1.2 matt
315 1.2 matt /*
316 1.2 matt * Create GPIO pin groups
317 1.2 matt */
318 1.2 matt aprint_normal_dev(self, "%zu input pins, %zu output pins\n",
319 1.2 matt ipins, opins);
320 1.2 matt
321 1.2 matt if (inmask)
322 1.6 matt pq3gpio_group_create(self, bst, bsh, GPINDR, inmask,
323 1.6 matt GPIO_PIN_INPUT, pq3gpio_null_pin_ctl);
324 1.2 matt if (outmask)
325 1.6 matt pq3gpio_group_create(self, bst, bsh, GPOUTDR, outmask,
326 1.6 matt GPIO_PIN_OUTPUT, pq3gpio_null_pin_ctl);
327 1.2 matt }
328 1.2 matt #endif /* MPC8548 */
329 1.2 matt
330 1.3 matt #ifdef P2020
331 1.3 matt static void
332 1.3 matt pq3gpio_p20x0_attach(device_t self, bus_space_tag_t bst,
333 1.3 matt bus_space_handle_t bsh, u_int svr)
334 1.3 matt {
335 1.3 matt static const uint32_t gpio2pmuxcr_map[][2] = {
336 1.5 matt { __BIT(8), PMUXCR_SDHC_CD },
337 1.5 matt { __BIT(9), PMUXCR_SDHC_WP },
338 1.5 matt /*
339 1.5 matt * These are really two bits but the low bit MBZ so we ignore
340 1.5 matt * it.
341 1.5 matt */
342 1.5 matt { __BIT(10), PMUXCR_TSEC3_TS },
343 1.5 matt { __BIT(11), PMUXCR_TSEC3_TS },
344 1.3 matt };
345 1.3 matt
346 1.5 matt uint32_t pinmask = 0xffff0000; /* assume all bits are valid */
347 1.5 matt size_t pincnt = 16;
348 1.6 matt const uint32_t pmuxcr = cpu_read_4(GLOBAL_BASE + PMUXCR);
349 1.3 matt for (size_t i = 0; i < __arraycount(gpio2pmuxcr_map); i++) {
350 1.6 matt if (pmuxcr & gpio2pmuxcr_map[i][1]) {
351 1.3 matt pinmask &= ~gpio2pmuxcr_map[i][0];
352 1.3 matt pincnt--;
353 1.3 matt }
354 1.3 matt }
355 1.3 matt
356 1.3 matt /*
357 1.3 matt * Create GPIO pin groups
358 1.3 matt */
359 1.6 matt aprint_normal_dev(self, "%zu input/output/opendrain pins\n",
360 1.5 matt pincnt);
361 1.5 matt pq3gpio_group_create(self, bst, bsh, GPDAT, pinmask,
362 1.6 matt GPIO_PIN_INPUT|GPIO_PIN_OUTPUT|GPIO_PIN_OPENDRAIN,
363 1.6 matt pq3gpio_pin_ctl);
364 1.3 matt }
365 1.3 matt #endif /* P2020 */
366 1.3 matt
367 1.6 matt static const struct pq3gpio_svr_info {
368 1.6 matt uint16_t si_svr;
369 1.6 matt void (*si_attach)(device_t, bus_space_tag_t, bus_space_handle_t, u_int);
370 1.6 matt bus_addr_t si_base;
371 1.6 matt bus_size_t si_size;
372 1.2 matt } pq3gpio_svrs[] = {
373 1.2 matt #ifdef MPC8548
374 1.6 matt { SVR_MPC8548v2 >> 16, pq3gpio_mpc8548_attach,
375 1.6 matt GLOBAL_BASE, GLOBAL_SIZE },
376 1.2 matt #endif
377 1.2 matt #ifdef MPC8555
378 1.6 matt { SVR_MPC8555v1 >> 16, pq3gpio_mpc8548_attach,
379 1.6 matt GLOBAL_BASE, GLOBAL_SIZE },
380 1.2 matt #endif
381 1.2 matt #ifdef MPC8544
382 1.6 matt { SVR_MPC8544v1 >> 16, pq3gpio_mpc8544_attach,
383 1.6 matt GLOBAL_BASE, GLOBAL_SIZE },
384 1.2 matt #endif
385 1.2 matt #ifdef MPC8536
386 1.6 matt { SVR_MPC8536v1 >> 16, pq3gpio_mpc8536_attach,
387 1.6 matt GPIO_BASE, GPIO_SIZE },
388 1.2 matt #endif
389 1.3 matt #ifdef P2020
390 1.6 matt { SVR_P2020v2 >> 16, pq3gpio_p20x0_attach,
391 1.6 matt GPIO_BASE, GPIO_SIZE },
392 1.3 matt #endif
393 1.2 matt };
394 1.2 matt
395 1.2 matt void
396 1.2 matt pq3gpio_attach(device_t parent, device_t self, void *aux)
397 1.2 matt {
398 1.2 matt struct mainbus_attach_args * const ma = aux;
399 1.2 matt bus_space_tag_t bst = ma->ma_memt;
400 1.2 matt bus_space_handle_t bsh;
401 1.2 matt
402 1.2 matt const uint16_t svr = e500_get_svr();
403 1.2 matt for (u_int i = 0; i < __arraycount(pq3gpio_svrs); i++) {
404 1.6 matt const struct pq3gpio_svr_info * const si = &pq3gpio_svrs[i];
405 1.6 matt if (si->si_svr == svr) {
406 1.6 matt int error = bus_space_map(bst, si->si_base,
407 1.6 matt si->si_size, 0, &bsh);
408 1.6 matt if (error) {
409 1.6 matt aprint_error_dev(self,
410 1.6 matt "can't map global registers for gpio: %d\n",
411 1.6 matt error);
412 1.6 matt return;
413 1.6 matt }
414 1.6 matt (*si->si_attach)(self, bst, bsh, svr);
415 1.2 matt return;
416 1.2 matt }
417 1.2 matt }
418 1.2 matt aprint_normal_dev(self,
419 1.2 matt "0 input groups, 0 output groups (unknown svr %#x)\n",
420 1.2 matt svr);
421 1.2 matt }
422