e500_intr.c revision 1.32 1 1.32 nonaka /* $NetBSD: e500_intr.c,v 1.32 2015/01/23 09:02:42 nonaka Exp $ */
2 1.2 matt /*-
3 1.2 matt * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc.
4 1.2 matt * All rights reserved.
5 1.2 matt *
6 1.2 matt * This code is derived from software contributed to The NetBSD Foundation
7 1.2 matt * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects
8 1.2 matt * Agency and which was developed by Matt Thomas of 3am Software Foundry.
9 1.2 matt *
10 1.2 matt * This material is based upon work supported by the Defense Advanced Research
11 1.2 matt * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under
12 1.2 matt * Contract No. N66001-09-C-2073.
13 1.2 matt * Approved for Public Release, Distribution Unlimited
14 1.2 matt *
15 1.2 matt * Redistribution and use in source and binary forms, with or without
16 1.2 matt * modification, are permitted provided that the following conditions
17 1.2 matt * are met:
18 1.2 matt * 1. Redistributions of source code must retain the above copyright
19 1.2 matt * notice, this list of conditions and the following disclaimer.
20 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright
21 1.2 matt * notice, this list of conditions and the following disclaimer in the
22 1.2 matt * documentation and/or other materials provided with the distribution.
23 1.2 matt *
24 1.2 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
25 1.2 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
26 1.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27 1.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
28 1.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 1.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 1.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 1.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 1.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 1.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.2 matt * POSSIBILITY OF SUCH DAMAGE.
35 1.2 matt */
36 1.2 matt
37 1.3 matt #include "opt_mpc85xx.h"
38 1.31 nonaka #include "opt_multiprocessor.h"
39 1.31 nonaka #include "opt_ddb.h"
40 1.3 matt
41 1.2 matt #define __INTR_PRIVATE
42 1.2 matt
43 1.15 dholland #include <sys/cdefs.h>
44 1.32 nonaka __KERNEL_RCSID(0, "$NetBSD: e500_intr.c,v 1.32 2015/01/23 09:02:42 nonaka Exp $");
45 1.15 dholland
46 1.2 matt #include <sys/param.h>
47 1.2 matt #include <sys/proc.h>
48 1.2 matt #include <sys/intr.h>
49 1.2 matt #include <sys/cpu.h>
50 1.2 matt #include <sys/kmem.h>
51 1.2 matt #include <sys/atomic.h>
52 1.2 matt #include <sys/bus.h>
53 1.8 matt #include <sys/xcall.h>
54 1.24 rmind #include <sys/ipi.h>
55 1.8 matt #include <sys/bitops.h>
56 1.2 matt
57 1.2 matt #include <uvm/uvm_extern.h>
58 1.2 matt
59 1.10 matt #ifdef __HAVE_FAST_SOFTINTS
60 1.10 matt #include <powerpc/softint.h>
61 1.10 matt #endif
62 1.10 matt
63 1.2 matt #include <powerpc/spr.h>
64 1.2 matt #include <powerpc/booke/spr.h>
65 1.2 matt
66 1.2 matt #include <powerpc/booke/cpuvar.h>
67 1.2 matt #include <powerpc/booke/e500reg.h>
68 1.2 matt #include <powerpc/booke/e500var.h>
69 1.2 matt #include <powerpc/booke/openpicreg.h>
70 1.2 matt
71 1.2 matt #define IPL2CTPR(ipl) ((ipl) + 15 - IPL_HIGH)
72 1.2 matt #define CTPR2IPL(ctpr) ((ctpr) - (15 - IPL_HIGH))
73 1.2 matt
74 1.2 matt #define IST_PERCPU_P(ist) ((ist) >= IST_TIMER)
75 1.2 matt
76 1.2 matt struct e500_intr_irq_info {
77 1.2 matt bus_addr_t irq_vpr;
78 1.2 matt bus_addr_t irq_dr;
79 1.2 matt u_int irq_vector;
80 1.2 matt };
81 1.2 matt
82 1.2 matt struct intr_source {
83 1.2 matt int (*is_func)(void *);
84 1.2 matt void *is_arg;
85 1.2 matt int8_t is_ipl;
86 1.2 matt uint8_t is_ist;
87 1.2 matt uint8_t is_irq;
88 1.30 nonaka uint8_t is_refcnt;
89 1.2 matt bus_size_t is_vpr;
90 1.2 matt bus_size_t is_dr;
91 1.2 matt };
92 1.2 matt
93 1.2 matt #define INTR_SOURCE_INITIALIZER \
94 1.2 matt { .is_func = e500_intr_spurious, .is_arg = NULL, \
95 1.2 matt .is_irq = -1, .is_ipl = IPL_NONE, .is_ist = IST_NONE, }
96 1.2 matt
97 1.2 matt struct e500_intr_name {
98 1.2 matt uint8_t in_irq;
99 1.2 matt const char in_name[15];
100 1.2 matt };
101 1.2 matt
102 1.2 matt static const struct e500_intr_name e500_onchip_intr_names[] = {
103 1.2 matt { ISOURCE_L2, "l2" },
104 1.2 matt { ISOURCE_ECM, "ecm" },
105 1.2 matt { ISOURCE_DDR, "ddr" },
106 1.2 matt { ISOURCE_LBC, "lbc" },
107 1.2 matt { ISOURCE_DMA_CHAN1, "dma-chan1" },
108 1.2 matt { ISOURCE_DMA_CHAN2, "dma-chan2" },
109 1.2 matt { ISOURCE_DMA_CHAN3, "dma-chan3" },
110 1.2 matt { ISOURCE_DMA_CHAN4, "dma-chan4" },
111 1.2 matt { ISOURCE_PCI1, "pci1" },
112 1.2 matt { ISOURCE_PCIEX2, "pcie2" },
113 1.2 matt { ISOURCE_PCIEX , "pcie1" },
114 1.2 matt { ISOURCE_PCIEX3, "pcie3" },
115 1.3 matt { ISOURCE_USB1, "usb1" },
116 1.2 matt { ISOURCE_ETSEC1_TX, "etsec1-tx" },
117 1.2 matt { ISOURCE_ETSEC1_RX, "etsec1-rx" },
118 1.2 matt { ISOURCE_ETSEC3_TX, "etsec3-tx" },
119 1.2 matt { ISOURCE_ETSEC3_RX, "etsec3-rx" },
120 1.2 matt { ISOURCE_ETSEC3_ERR, "etsec3-err" },
121 1.2 matt { ISOURCE_ETSEC1_ERR, "etsec1-err" },
122 1.2 matt { ISOURCE_ETSEC2_TX, "etsec2-tx" },
123 1.2 matt { ISOURCE_ETSEC2_RX, "etsec2-rx" },
124 1.2 matt { ISOURCE_ETSEC4_TX, "etsec4-tx" },
125 1.2 matt { ISOURCE_ETSEC4_RX, "etsec4-rx" },
126 1.2 matt { ISOURCE_ETSEC4_ERR, "etsec4-err" },
127 1.2 matt { ISOURCE_ETSEC2_ERR, "etsec2-err" },
128 1.2 matt { ISOURCE_DUART, "duart" },
129 1.2 matt { ISOURCE_I2C, "i2c" },
130 1.2 matt { ISOURCE_PERFMON, "perfmon" },
131 1.2 matt { ISOURCE_SECURITY1, "sec1" },
132 1.3 matt { ISOURCE_GPIO, "gpio" },
133 1.2 matt { ISOURCE_SRIO_EWPU, "srio-ewpu" },
134 1.2 matt { ISOURCE_SRIO_ODBELL, "srio-odbell" },
135 1.2 matt { ISOURCE_SRIO_IDBELL, "srio-idbell" },
136 1.2 matt { ISOURCE_SRIO_OMU1, "srio-omu1" },
137 1.2 matt { ISOURCE_SRIO_IMU1, "srio-imu1" },
138 1.2 matt { ISOURCE_SRIO_OMU2, "srio-omu2" },
139 1.7 matt { ISOURCE_SRIO_IMU2, "srio-imu2" },
140 1.2 matt { ISOURCE_SECURITY2, "sec2" },
141 1.2 matt { ISOURCE_SPI, "spi" },
142 1.2 matt { ISOURCE_ETSEC1_PTP, "etsec1-ptp" },
143 1.3 matt { ISOURCE_ETSEC2_PTP, "etsec2-ptp" },
144 1.2 matt { ISOURCE_ETSEC3_PTP, "etsec3-ptp" },
145 1.3 matt { ISOURCE_ETSEC4_PTP, "etsec4-ptp" },
146 1.2 matt { ISOURCE_ESDHC, "esdhc" },
147 1.2 matt { 0, "" },
148 1.2 matt };
149 1.2 matt
150 1.3 matt const struct e500_intr_name default_external_intr_names[] = {
151 1.2 matt { 0, "" },
152 1.2 matt };
153 1.2 matt
154 1.2 matt static const struct e500_intr_name e500_msigroup_intr_names[] = {
155 1.2 matt { 0, "msigroup0" },
156 1.2 matt { 1, "msigroup1" },
157 1.2 matt { 2, "msigroup2" },
158 1.2 matt { 3, "msigroup3" },
159 1.2 matt { 4, "msigroup4" },
160 1.2 matt { 5, "msigroup5" },
161 1.2 matt { 6, "msigroup6" },
162 1.2 matt { 7, "msigroup7" },
163 1.2 matt { 0, "" },
164 1.2 matt };
165 1.2 matt
166 1.2 matt static const struct e500_intr_name e500_timer_intr_names[] = {
167 1.2 matt { 0, "timer0" },
168 1.2 matt { 1, "timer1" },
169 1.2 matt { 2, "timer2" },
170 1.2 matt { 3, "timer3" },
171 1.2 matt { 0, "" },
172 1.2 matt };
173 1.2 matt
174 1.2 matt static const struct e500_intr_name e500_ipi_intr_names[] = {
175 1.2 matt { 0, "ipi0" },
176 1.2 matt { 1, "ipi1" },
177 1.2 matt { 2, "ipi2" },
178 1.2 matt { 3, "ipi3" },
179 1.2 matt { 0, "" },
180 1.2 matt };
181 1.2 matt
182 1.2 matt static const struct e500_intr_name e500_mi_intr_names[] = {
183 1.2 matt { 0, "mi0" },
184 1.2 matt { 1, "mi1" },
185 1.2 matt { 2, "mi2" },
186 1.2 matt { 3, "mi3" },
187 1.2 matt { 0, "" },
188 1.2 matt };
189 1.2 matt
190 1.2 matt struct e500_intr_info {
191 1.2 matt u_int ii_external_sources;
192 1.2 matt uint32_t ii_onchip_bitmap[2];
193 1.2 matt u_int ii_onchip_sources;
194 1.2 matt u_int ii_msigroup_sources;
195 1.2 matt u_int ii_ipi_sources; /* per-cpu */
196 1.2 matt u_int ii_timer_sources; /* per-cpu */
197 1.2 matt u_int ii_mi_sources; /* per-cpu */
198 1.2 matt u_int ii_percpu_sources;
199 1.2 matt const struct e500_intr_name *ii_external_intr_names;
200 1.2 matt const struct e500_intr_name *ii_onchip_intr_names;
201 1.2 matt u_int8_t ii_ist_vectors[IST_MAX+1];
202 1.2 matt };
203 1.2 matt
204 1.3 matt static kmutex_t e500_intr_lock __cacheline_aligned;
205 1.2 matt static struct e500_intr_info e500_intr_info;
206 1.2 matt
207 1.3 matt #define INTR_INFO_DECL(lc_chip, UC_CHIP) \
208 1.3 matt static const struct e500_intr_info lc_chip##_intr_info = { \
209 1.3 matt .ii_external_sources = UC_CHIP ## _EXTERNALSOURCES, \
210 1.3 matt .ii_onchip_bitmap = UC_CHIP ## _ONCHIPBITMAP, \
211 1.3 matt .ii_onchip_sources = UC_CHIP ## _ONCHIPSOURCES, \
212 1.3 matt .ii_msigroup_sources = UC_CHIP ## _MSIGROUPSOURCES, \
213 1.3 matt .ii_timer_sources = UC_CHIP ## _TIMERSOURCES, \
214 1.3 matt .ii_ipi_sources = UC_CHIP ## _IPISOURCES, \
215 1.3 matt .ii_mi_sources = UC_CHIP ## _MISOURCES, \
216 1.3 matt .ii_percpu_sources = UC_CHIP ## _TIMERSOURCES \
217 1.3 matt + UC_CHIP ## _IPISOURCES + UC_CHIP ## _MISOURCES, \
218 1.3 matt .ii_external_intr_names = lc_chip ## _external_intr_names, \
219 1.3 matt .ii_onchip_intr_names = lc_chip ## _onchip_intr_names, \
220 1.3 matt .ii_ist_vectors = { \
221 1.3 matt [IST_NONE] = ~0, \
222 1.3 matt [IST_EDGE] = 0, \
223 1.3 matt [IST_LEVEL_LOW] = 0, \
224 1.3 matt [IST_LEVEL_HIGH] = 0, \
225 1.11 matt [IST_PULSE] = 0, \
226 1.3 matt [IST_ONCHIP] = UC_CHIP ## _EXTERNALSOURCES, \
227 1.3 matt [IST_MSIGROUP] = UC_CHIP ## _EXTERNALSOURCES \
228 1.3 matt + UC_CHIP ## _ONCHIPSOURCES, \
229 1.3 matt [IST_TIMER] = UC_CHIP ## _EXTERNALSOURCES \
230 1.3 matt + UC_CHIP ## _ONCHIPSOURCES \
231 1.3 matt + UC_CHIP ## _MSIGROUPSOURCES, \
232 1.3 matt [IST_IPI] = UC_CHIP ## _EXTERNALSOURCES \
233 1.3 matt + UC_CHIP ## _ONCHIPSOURCES \
234 1.3 matt + UC_CHIP ## _MSIGROUPSOURCES \
235 1.3 matt + UC_CHIP ## _TIMERSOURCES, \
236 1.3 matt [IST_MI] = UC_CHIP ## _EXTERNALSOURCES \
237 1.3 matt + UC_CHIP ## _ONCHIPSOURCES \
238 1.3 matt + UC_CHIP ## _MSIGROUPSOURCES \
239 1.3 matt + UC_CHIP ## _TIMERSOURCES \
240 1.3 matt + UC_CHIP ## _IPISOURCES, \
241 1.3 matt [IST_MAX] = UC_CHIP ## _EXTERNALSOURCES \
242 1.3 matt + UC_CHIP ## _ONCHIPSOURCES \
243 1.3 matt + UC_CHIP ## _MSIGROUPSOURCES \
244 1.3 matt + UC_CHIP ## _TIMERSOURCES \
245 1.3 matt + UC_CHIP ## _IPISOURCES \
246 1.3 matt + UC_CHIP ## _MISOURCES, \
247 1.3 matt }, \
248 1.3 matt }
249 1.3 matt
250 1.3 matt #ifdef MPC8536
251 1.3 matt #define mpc8536_external_intr_names default_external_intr_names
252 1.3 matt const struct e500_intr_name mpc8536_onchip_intr_names[] = {
253 1.3 matt { ISOURCE_SATA2, "sata2" },
254 1.3 matt { ISOURCE_USB2, "usb2" },
255 1.3 matt { ISOURCE_USB3, "usb3" },
256 1.3 matt { ISOURCE_SATA1, "sata1" },
257 1.3 matt { 0, "" },
258 1.3 matt };
259 1.3 matt
260 1.3 matt INTR_INFO_DECL(mpc8536, MPC8536);
261 1.3 matt #endif
262 1.3 matt
263 1.3 matt #ifdef MPC8544
264 1.3 matt #define mpc8544_external_intr_names default_external_intr_names
265 1.3 matt const struct e500_intr_name mpc8544_onchip_intr_names[] = {
266 1.3 matt { 0, "" },
267 1.3 matt };
268 1.3 matt
269 1.3 matt INTR_INFO_DECL(mpc8544, MPC8544);
270 1.3 matt #endif
271 1.3 matt #ifdef MPC8548
272 1.3 matt #define mpc8548_external_intr_names default_external_intr_names
273 1.3 matt const struct e500_intr_name mpc8548_onchip_intr_names[] = {
274 1.3 matt { ISOURCE_PCI1, "pci1" },
275 1.3 matt { ISOURCE_PCI2, "pci2" },
276 1.3 matt { 0, "" },
277 1.2 matt };
278 1.2 matt
279 1.3 matt INTR_INFO_DECL(mpc8548, MPC8548);
280 1.3 matt #endif
281 1.3 matt #ifdef MPC8555
282 1.3 matt #define mpc8555_external_intr_names default_external_intr_names
283 1.3 matt const struct e500_intr_name mpc8555_onchip_intr_names[] = {
284 1.3 matt { ISOURCE_PCI2, "pci2" },
285 1.3 matt { ISOURCE_CPM, "CPM" },
286 1.3 matt { 0, "" },
287 1.3 matt };
288 1.3 matt
289 1.3 matt INTR_INFO_DECL(mpc8555, MPC8555);
290 1.3 matt #endif
291 1.3 matt #ifdef MPC8568
292 1.3 matt #define mpc8568_external_intr_names default_external_intr_names
293 1.3 matt const struct e500_intr_name mpc8568_onchip_intr_names[] = {
294 1.3 matt { ISOURCE_QEB_LOW, "QEB low" },
295 1.3 matt { ISOURCE_QEB_PORT, "QEB port" },
296 1.3 matt { ISOURCE_QEB_IECC, "QEB iram ecc" },
297 1.3 matt { ISOURCE_QEB_MUECC, "QEB ram ecc" },
298 1.3 matt { ISOURCE_TLU1, "tlu1" },
299 1.3 matt { ISOURCE_QEB_HIGH, "QEB high" },
300 1.3 matt { 0, "" },
301 1.3 matt };
302 1.3 matt
303 1.3 matt INTR_INFO_DECL(mpc8568, MPC8568);
304 1.3 matt #endif
305 1.3 matt #ifdef MPC8572
306 1.3 matt #define mpc8572_external_intr_names default_external_intr_names
307 1.3 matt const struct e500_intr_name mpc8572_onchip_intr_names[] = {
308 1.3 matt { ISOURCE_PCIEX3_MPC8572, "pcie3" },
309 1.3 matt { ISOURCE_FEC, "fec" },
310 1.3 matt { ISOURCE_PME_GENERAL, "pme" },
311 1.3 matt { ISOURCE_TLU1, "tlu1" },
312 1.3 matt { ISOURCE_TLU2, "tlu2" },
313 1.3 matt { ISOURCE_PME_CHAN1, "pme-chan1" },
314 1.3 matt { ISOURCE_PME_CHAN2, "pme-chan2" },
315 1.3 matt { ISOURCE_PME_CHAN3, "pme-chan3" },
316 1.3 matt { ISOURCE_PME_CHAN4, "pme-chan4" },
317 1.3 matt { ISOURCE_DMA2_CHAN1, "dma2-chan1" },
318 1.3 matt { ISOURCE_DMA2_CHAN2, "dma2-chan2" },
319 1.3 matt { ISOURCE_DMA2_CHAN3, "dma2-chan3" },
320 1.3 matt { ISOURCE_DMA2_CHAN4, "dma2-chan4" },
321 1.3 matt { 0, "" },
322 1.2 matt };
323 1.2 matt
324 1.3 matt INTR_INFO_DECL(mpc8572, MPC8572);
325 1.3 matt #endif
326 1.19 matt
327 1.19 matt #ifdef P1025
328 1.19 matt #define p1025_external_intr_names default_external_intr_names
329 1.19 matt const struct e500_intr_name p1025_onchip_intr_names[] = {
330 1.19 matt { ISOURCE_PCIEX3_MPC8572, "pcie3" },
331 1.19 matt { ISOURCE_ETSEC1_G1_TX, "etsec1-g1-tx" },
332 1.19 matt { ISOURCE_ETSEC1_G1_RX, "etsec1-g1-rx" },
333 1.19 matt { ISOURCE_ETSEC1_G1_ERR, "etsec1-g1-error" },
334 1.19 matt { ISOURCE_ETSEC2_G1_TX, "etsec2-g1-tx" },
335 1.19 matt { ISOURCE_ETSEC2_G1_RX, "etsec2-g1-rx" },
336 1.19 matt { ISOURCE_ETSEC2_G1_ERR, "etsec2-g1-error" },
337 1.19 matt { ISOURCE_ETSEC3_G1_TX, "etsec3-g1-tx" },
338 1.19 matt { ISOURCE_ETSEC3_G1_RX, "etsec3-g1-rx" },
339 1.19 matt { ISOURCE_ETSEC3_G1_ERR, "etsec3-g1-error" },
340 1.20 matt { ISOURCE_QEB_MUECC, "qeb-low" },
341 1.20 matt { ISOURCE_QEB_HIGH, "qeb-crit" },
342 1.19 matt { ISOURCE_DMA2_CHAN1, "dma2-chan1" },
343 1.19 matt { ISOURCE_DMA2_CHAN2, "dma2-chan2" },
344 1.19 matt { ISOURCE_DMA2_CHAN3, "dma2-chan3" },
345 1.19 matt { ISOURCE_DMA2_CHAN4, "dma2-chan4" },
346 1.19 matt { 0, "" },
347 1.19 matt };
348 1.19 matt
349 1.19 matt INTR_INFO_DECL(p1025, P1025);
350 1.19 matt #endif
351 1.19 matt
352 1.3 matt #ifdef P2020
353 1.3 matt #define p20x0_external_intr_names default_external_intr_names
354 1.3 matt const struct e500_intr_name p20x0_onchip_intr_names[] = {
355 1.3 matt { ISOURCE_PCIEX3_MPC8572, "pcie3" },
356 1.3 matt { ISOURCE_DMA2_CHAN1, "dma2-chan1" },
357 1.3 matt { ISOURCE_DMA2_CHAN2, "dma2-chan2" },
358 1.3 matt { ISOURCE_DMA2_CHAN3, "dma2-chan3" },
359 1.3 matt { ISOURCE_DMA2_CHAN4, "dma2-chan4" },
360 1.3 matt { 0, "" },
361 1.2 matt };
362 1.2 matt
363 1.3 matt INTR_INFO_DECL(p20x0, P20x0);
364 1.3 matt #endif
365 1.3 matt
366 1.28 nonaka #ifdef P1023
367 1.28 nonaka #define p1023_external_intr_names default_external_intr_names
368 1.28 nonaka const struct e500_intr_name p1023_onchip_intr_names[] = {
369 1.28 nonaka { ISOURCE_FMAN, "fman" },
370 1.28 nonaka { ISOURCE_MDIO, "mdio" },
371 1.28 nonaka { ISOURCE_QMAN0, "qman0" },
372 1.28 nonaka { ISOURCE_BMAN0, "bman0" },
373 1.28 nonaka { ISOURCE_QMAN1, "qman1" },
374 1.28 nonaka { ISOURCE_BMAN1, "bman1" },
375 1.28 nonaka { ISOURCE_QMAN2, "qman2" },
376 1.28 nonaka { ISOURCE_BMAN2, "bman2" },
377 1.28 nonaka { ISOURCE_SECURITY2_P1023, "sec2" },
378 1.28 nonaka { ISOURCE_SEC_GENERAL, "sec-general" },
379 1.28 nonaka { ISOURCE_DMA2_CHAN1, "dma2-chan1" },
380 1.28 nonaka { ISOURCE_DMA2_CHAN2, "dma2-chan2" },
381 1.28 nonaka { ISOURCE_DMA2_CHAN3, "dma2-chan3" },
382 1.28 nonaka { ISOURCE_DMA2_CHAN4, "dma2-chan4" },
383 1.28 nonaka { 0, "" },
384 1.28 nonaka };
385 1.28 nonaka
386 1.28 nonaka INTR_INFO_DECL(p1023, P1023);
387 1.28 nonaka #endif
388 1.28 nonaka
389 1.2 matt static const char ist_names[][12] = {
390 1.2 matt [IST_NONE] = "none",
391 1.2 matt [IST_EDGE] = "edge",
392 1.2 matt [IST_LEVEL_LOW] = "level-",
393 1.2 matt [IST_LEVEL_HIGH] = "level+",
394 1.11 matt [IST_PULSE] = "pulse",
395 1.2 matt [IST_MSI] = "msi",
396 1.2 matt [IST_ONCHIP] = "onchip",
397 1.2 matt [IST_MSIGROUP] = "msigroup",
398 1.2 matt [IST_TIMER] = "timer",
399 1.2 matt [IST_IPI] = "ipi",
400 1.2 matt [IST_MI] = "msgint",
401 1.2 matt };
402 1.2 matt
403 1.2 matt static struct intr_source *e500_intr_sources;
404 1.2 matt static const struct intr_source *e500_intr_last_source;
405 1.2 matt
406 1.2 matt static void *e500_intr_establish(int, int, int, int (*)(void *), void *);
407 1.2 matt static void e500_intr_disestablish(void *);
408 1.8 matt static void e500_intr_cpu_attach(struct cpu_info *ci);
409 1.8 matt static void e500_intr_cpu_hatch(struct cpu_info *ci);
410 1.8 matt static void e500_intr_cpu_send_ipi(cpuid_t, uintptr_t);
411 1.2 matt static void e500_intr_init(void);
412 1.32 nonaka static void e500_intr_init_precpu(void);
413 1.23 christos static const char *e500_intr_string(int, int, char *, size_t);
414 1.11 matt static const char *e500_intr_typename(int);
415 1.2 matt static void e500_critintr(struct trapframe *tf);
416 1.2 matt static void e500_decrintr(struct trapframe *tf);
417 1.2 matt static void e500_extintr(struct trapframe *tf);
418 1.2 matt static void e500_fitintr(struct trapframe *tf);
419 1.2 matt static void e500_wdogintr(struct trapframe *tf);
420 1.2 matt static void e500_spl0(void);
421 1.2 matt static int e500_splraise(int);
422 1.2 matt static void e500_splx(int);
423 1.2 matt
424 1.2 matt const struct intrsw e500_intrsw = {
425 1.2 matt .intrsw_establish = e500_intr_establish,
426 1.2 matt .intrsw_disestablish = e500_intr_disestablish,
427 1.2 matt .intrsw_init = e500_intr_init,
428 1.8 matt .intrsw_cpu_attach = e500_intr_cpu_attach,
429 1.8 matt .intrsw_cpu_hatch = e500_intr_cpu_hatch,
430 1.8 matt .intrsw_cpu_send_ipi = e500_intr_cpu_send_ipi,
431 1.2 matt .intrsw_string = e500_intr_string,
432 1.11 matt .intrsw_typename = e500_intr_typename,
433 1.2 matt
434 1.2 matt .intrsw_critintr = e500_critintr,
435 1.2 matt .intrsw_decrintr = e500_decrintr,
436 1.2 matt .intrsw_extintr = e500_extintr,
437 1.2 matt .intrsw_fitintr = e500_fitintr,
438 1.2 matt .intrsw_wdogintr = e500_wdogintr,
439 1.2 matt
440 1.2 matt .intrsw_splraise = e500_splraise,
441 1.2 matt .intrsw_splx = e500_splx,
442 1.2 matt .intrsw_spl0 = e500_spl0,
443 1.2 matt
444 1.2 matt #ifdef __HAVE_FAST_SOFTINTS
445 1.10 matt .intrsw_softint_init_md = powerpc_softint_init_md,
446 1.10 matt .intrsw_softint_trigger = powerpc_softint_trigger,
447 1.2 matt #endif
448 1.2 matt };
449 1.2 matt
450 1.21 matt static bool wdog_barked;
451 1.21 matt
452 1.2 matt static inline uint32_t
453 1.2 matt openpic_read(struct cpu_softc *cpu, bus_size_t offset)
454 1.2 matt {
455 1.2 matt
456 1.2 matt return bus_space_read_4(cpu->cpu_bst, cpu->cpu_bsh,
457 1.2 matt OPENPIC_BASE + offset);
458 1.2 matt }
459 1.2 matt
460 1.2 matt static inline void
461 1.2 matt openpic_write(struct cpu_softc *cpu, bus_size_t offset, uint32_t val)
462 1.2 matt {
463 1.2 matt
464 1.2 matt return bus_space_write_4(cpu->cpu_bst, cpu->cpu_bsh,
465 1.2 matt OPENPIC_BASE + offset, val);
466 1.2 matt }
467 1.2 matt
468 1.2 matt static const char *
469 1.2 matt e500_intr_external_name_lookup(int irq)
470 1.2 matt {
471 1.2 matt prop_array_t extirqs = board_info_get_object("external-irqs");
472 1.2 matt prop_string_t irqname = prop_array_get(extirqs, irq);
473 1.2 matt KASSERT(irqname != NULL);
474 1.2 matt KASSERT(prop_object_type(irqname) == PROP_TYPE_STRING);
475 1.2 matt
476 1.2 matt return prop_string_cstring_nocopy(irqname);
477 1.2 matt }
478 1.2 matt
479 1.2 matt static const char *
480 1.2 matt e500_intr_name_lookup(const struct e500_intr_name *names, int irq)
481 1.2 matt {
482 1.2 matt for (; names->in_name[0] != '\0'; names++) {
483 1.2 matt if (names->in_irq == irq)
484 1.2 matt return names->in_name;
485 1.2 matt }
486 1.2 matt
487 1.2 matt return NULL;
488 1.2 matt }
489 1.2 matt
490 1.2 matt static const char *
491 1.2 matt e500_intr_onchip_name_lookup(int irq)
492 1.2 matt {
493 1.2 matt const char *name;
494 1.2 matt
495 1.5 matt name = e500_intr_name_lookup(e500_intr_info.ii_onchip_intr_names, irq);
496 1.5 matt if (name == NULL)
497 1.5 matt name = e500_intr_name_lookup(e500_onchip_intr_names, irq);
498 1.2 matt
499 1.5 matt return name;
500 1.2 matt }
501 1.2 matt
502 1.2 matt static inline void
503 1.2 matt e500_splset(struct cpu_info *ci, int ipl)
504 1.2 matt {
505 1.2 matt struct cpu_softc * const cpu = ci->ci_softc;
506 1.13 matt
507 1.2 matt KASSERT((curlwp->l_pflag & LP_INTR) == 0 || ipl != IPL_NONE);
508 1.13 matt const u_int ctpr = IPL2CTPR(ipl);
509 1.12 matt KASSERT(openpic_read(cpu, OPENPIC_CTPR) == IPL2CTPR(ci->ci_cpl));
510 1.2 matt openpic_write(cpu, OPENPIC_CTPR, ctpr);
511 1.2 matt KASSERT(openpic_read(cpu, OPENPIC_CTPR) == ctpr);
512 1.21 matt #ifdef DIAGNOSTIC
513 1.21 matt cpu->cpu_spl_tb[ipl][ci->ci_cpl] = mftb();
514 1.21 matt #endif
515 1.2 matt ci->ci_cpl = ipl;
516 1.2 matt }
517 1.2 matt
518 1.2 matt static void
519 1.2 matt e500_spl0(void)
520 1.2 matt {
521 1.12 matt wrtee(0);
522 1.12 matt
523 1.2 matt struct cpu_info * const ci = curcpu();
524 1.2 matt
525 1.2 matt #ifdef __HAVE_FAST_SOFTINTS
526 1.2 matt if (__predict_false(ci->ci_data.cpu_softints != 0)) {
527 1.2 matt e500_splset(ci, IPL_HIGH);
528 1.21 matt wrtee(PSL_EE);
529 1.10 matt powerpc_softint(ci, IPL_NONE,
530 1.8 matt (vaddr_t)__builtin_return_address(0));
531 1.21 matt wrtee(0);
532 1.2 matt }
533 1.2 matt #endif /* __HAVE_FAST_SOFTINTS */
534 1.2 matt e500_splset(ci, IPL_NONE);
535 1.2 matt
536 1.2 matt wrtee(PSL_EE);
537 1.2 matt }
538 1.2 matt
539 1.2 matt static void
540 1.2 matt e500_splx(int ipl)
541 1.2 matt {
542 1.2 matt struct cpu_info * const ci = curcpu();
543 1.2 matt const int old_ipl = ci->ci_cpl;
544 1.2 matt
545 1.18 matt /* if we paniced because of watchdog, PSL_CE will be clear. */
546 1.21 matt KASSERT(wdog_barked || (mfmsr() & PSL_CE));
547 1.2 matt
548 1.2 matt if (ipl == old_ipl)
549 1.2 matt return;
550 1.2 matt
551 1.2 matt if (__predict_false(ipl > old_ipl)) {
552 1.2 matt printf("%s: %p: cpl=%u: ignoring splx(%u) to raise ipl\n",
553 1.2 matt __func__, __builtin_return_address(0), old_ipl, ipl);
554 1.2 matt if (old_ipl == IPL_NONE)
555 1.2 matt Debugger();
556 1.2 matt }
557 1.2 matt
558 1.2 matt // const
559 1.2 matt register_t msr = wrtee(0);
560 1.2 matt #ifdef __HAVE_FAST_SOFTINTS
561 1.17 matt const u_int softints = ci->ci_data.cpu_softints & (IPL_SOFTMASK << ipl);
562 1.2 matt if (__predict_false(softints != 0)) {
563 1.2 matt e500_splset(ci, IPL_HIGH);
564 1.21 matt wrtee(msr);
565 1.10 matt powerpc_softint(ci, ipl,
566 1.8 matt (vaddr_t)__builtin_return_address(0));
567 1.21 matt wrtee(0);
568 1.2 matt }
569 1.2 matt #endif /* __HAVE_FAST_SOFTINTS */
570 1.2 matt e500_splset(ci, ipl);
571 1.2 matt #if 1
572 1.2 matt if (ipl < IPL_VM && old_ipl >= IPL_VM)
573 1.2 matt msr = PSL_EE;
574 1.2 matt #endif
575 1.2 matt wrtee(msr);
576 1.2 matt }
577 1.2 matt
578 1.2 matt static int
579 1.2 matt e500_splraise(int ipl)
580 1.2 matt {
581 1.2 matt struct cpu_info * const ci = curcpu();
582 1.2 matt const int old_ipl = ci->ci_cpl;
583 1.2 matt
584 1.18 matt /* if we paniced because of watchdog, PSL_CE will be clear. */
585 1.21 matt KASSERT(wdog_barked || (mfmsr() & PSL_CE));
586 1.2 matt
587 1.2 matt if (old_ipl < ipl) {
588 1.2 matt //const
589 1.2 matt register_t msr = wrtee(0);
590 1.2 matt e500_splset(ci, ipl);
591 1.21 matt #if 0
592 1.2 matt if (old_ipl < IPL_VM && ipl >= IPL_VM)
593 1.2 matt msr = 0;
594 1.2 matt #endif
595 1.2 matt wrtee(msr);
596 1.2 matt } else if (ipl == IPL_NONE) {
597 1.2 matt panic("%s: %p: cpl=%u: attempt to splraise(IPL_NONE)",
598 1.2 matt __func__, __builtin_return_address(0), old_ipl);
599 1.2 matt #if 0
600 1.2 matt } else if (old_ipl > ipl) {
601 1.2 matt printf("%s: %p: cpl=%u: ignoring splraise(%u) to lower ipl\n",
602 1.2 matt __func__, __builtin_return_address(0), old_ipl, ipl);
603 1.2 matt #endif
604 1.2 matt }
605 1.2 matt
606 1.2 matt return old_ipl;
607 1.2 matt }
608 1.2 matt
609 1.2 matt static int
610 1.2 matt e500_intr_spurious(void *arg)
611 1.2 matt {
612 1.2 matt return 0;
613 1.2 matt }
614 1.2 matt
615 1.2 matt static bool
616 1.2 matt e500_intr_irq_info_get(struct cpu_info *ci, u_int irq, int ipl, int ist,
617 1.2 matt struct e500_intr_irq_info *ii)
618 1.2 matt {
619 1.2 matt const struct e500_intr_info * const info = &e500_intr_info;
620 1.2 matt bool ok;
621 1.2 matt
622 1.2 matt #if DEBUG > 2
623 1.2 matt printf("%s(%p,irq=%u,ipl=%u,ist=%u,%p)\n", __func__, ci, irq, ipl, ist, ii);
624 1.2 matt #endif
625 1.2 matt
626 1.2 matt if (ipl < IPL_VM || ipl > IPL_HIGH) {
627 1.2 matt #if DEBUG > 2
628 1.2 matt printf("%s:%d ipl=%u\n", __func__, __LINE__, ipl);
629 1.2 matt #endif
630 1.2 matt return false;
631 1.2 matt }
632 1.2 matt
633 1.2 matt if (ist <= IST_NONE || ist >= IST_MAX) {
634 1.2 matt #if DEBUG > 2
635 1.2 matt printf("%s:%d ist=%u\n", __func__, __LINE__, ist);
636 1.2 matt #endif
637 1.2 matt return false;
638 1.2 matt }
639 1.2 matt
640 1.2 matt ii->irq_vector = irq + info->ii_ist_vectors[ist];
641 1.8 matt if (IST_PERCPU_P(ist) && ist != IST_IPI)
642 1.2 matt ii->irq_vector += ci->ci_cpuid * info->ii_percpu_sources;
643 1.2 matt
644 1.2 matt switch (ist) {
645 1.2 matt default:
646 1.2 matt ii->irq_vpr = OPENPIC_EIVPR(irq);
647 1.2 matt ii->irq_dr = OPENPIC_EIDR(irq);
648 1.2 matt ok = irq < info->ii_external_sources
649 1.2 matt && (ist == IST_EDGE
650 1.2 matt || ist == IST_LEVEL_LOW
651 1.2 matt || ist == IST_LEVEL_HIGH);
652 1.2 matt break;
653 1.11 matt case IST_PULSE:
654 1.11 matt ok = false;
655 1.11 matt break;
656 1.2 matt case IST_ONCHIP:
657 1.2 matt ii->irq_vpr = OPENPIC_IIVPR(irq);
658 1.2 matt ii->irq_dr = OPENPIC_IIDR(irq);
659 1.2 matt ok = irq < 32 * __arraycount(info->ii_onchip_bitmap);
660 1.2 matt #if DEBUG > 2
661 1.2 matt printf("%s: irq=%u: ok=%u\n", __func__, irq, ok);
662 1.2 matt #endif
663 1.2 matt ok = ok && (info->ii_onchip_bitmap[irq/32] & (1 << (irq & 31)));
664 1.2 matt #if DEBUG > 2
665 1.2 matt printf("%s: %08x%08x -> %08x%08x: ok=%u\n", __func__,
666 1.2 matt irq < 32 ? 0 : (1 << irq), irq < 32 ? (1 << irq) : 0,
667 1.2 matt info->ii_onchip_bitmap[1], info->ii_onchip_bitmap[0],
668 1.2 matt ok);
669 1.2 matt #endif
670 1.2 matt break;
671 1.2 matt case IST_MSIGROUP:
672 1.2 matt ii->irq_vpr = OPENPIC_MSIVPR(irq);
673 1.2 matt ii->irq_dr = OPENPIC_MSIDR(irq);
674 1.2 matt ok = irq < info->ii_msigroup_sources
675 1.2 matt && ipl == IPL_VM;
676 1.2 matt break;
677 1.2 matt case IST_TIMER:
678 1.2 matt ii->irq_vpr = OPENPIC_GTVPR(ci->ci_cpuid, irq);
679 1.2 matt ii->irq_dr = OPENPIC_GTDR(ci->ci_cpuid, irq);
680 1.2 matt ok = irq < info->ii_timer_sources;
681 1.2 matt #if DEBUG > 2
682 1.2 matt printf("%s: IST_TIMER irq=%u: ok=%u\n", __func__, irq, ok);
683 1.2 matt #endif
684 1.2 matt break;
685 1.2 matt case IST_IPI:
686 1.2 matt ii->irq_vpr = OPENPIC_IPIVPR(irq);
687 1.2 matt ii->irq_dr = OPENPIC_IPIDR(irq);
688 1.2 matt ok = irq < info->ii_ipi_sources;
689 1.2 matt break;
690 1.2 matt case IST_MI:
691 1.2 matt ii->irq_vpr = OPENPIC_MIVPR(irq);
692 1.2 matt ii->irq_dr = OPENPIC_MIDR(irq);
693 1.2 matt ok = irq < info->ii_mi_sources;
694 1.2 matt break;
695 1.2 matt }
696 1.2 matt
697 1.2 matt return ok;
698 1.2 matt }
699 1.2 matt
700 1.2 matt static const char *
701 1.23 christos e500_intr_string(int irq, int ist, char *buf, size_t len)
702 1.2 matt {
703 1.2 matt struct cpu_info * const ci = curcpu();
704 1.2 matt struct cpu_softc * const cpu = ci->ci_softc;
705 1.2 matt struct e500_intr_irq_info ii;
706 1.2 matt
707 1.2 matt if (!e500_intr_irq_info_get(ci, irq, IPL_VM, ist, &ii))
708 1.2 matt return NULL;
709 1.2 matt
710 1.23 christos strlcpy(buf, cpu->cpu_evcnt_intrs[ii.irq_vector].ev_name, len);
711 1.23 christos return buf;
712 1.2 matt }
713 1.2 matt
714 1.11 matt __CTASSERT(__arraycount(ist_names) == IST_MAX);
715 1.11 matt
716 1.11 matt static const char *
717 1.11 matt e500_intr_typename(int ist)
718 1.11 matt {
719 1.11 matt if (IST_NONE <= ist && ist < IST_MAX)
720 1.11 matt return ist_names[ist];
721 1.11 matt
722 1.11 matt return NULL;
723 1.11 matt }
724 1.11 matt
725 1.2 matt static void *
726 1.2 matt e500_intr_cpu_establish(struct cpu_info *ci, int irq, int ipl, int ist,
727 1.2 matt int (*handler)(void *), void *arg)
728 1.2 matt {
729 1.2 matt struct cpu_softc * const cpu = ci->ci_softc;
730 1.2 matt struct e500_intr_irq_info ii;
731 1.2 matt
732 1.2 matt KASSERT(ipl >= IPL_VM && ipl <= IPL_HIGH);
733 1.2 matt KASSERT(ist > IST_NONE && ist < IST_MAX && ist != IST_MSI);
734 1.2 matt
735 1.2 matt if (!e500_intr_irq_info_get(ci, irq, ipl, ist, &ii)) {
736 1.2 matt printf("%s: e500_intr_irq_info_get(%p,%u,%u,%u,%p) failed\n",
737 1.2 matt __func__, ci, irq, ipl, ist, &ii);
738 1.2 matt return NULL;
739 1.2 matt }
740 1.2 matt
741 1.2 matt struct intr_source * const is = &e500_intr_sources[ii.irq_vector];
742 1.2 matt mutex_enter(&e500_intr_lock);
743 1.25 nonaka if (is->is_ipl != IPL_NONE) {
744 1.30 nonaka /* XXX IPI0 is shared by all CPU. */
745 1.30 nonaka if (is->is_ist != IST_IPI ||
746 1.30 nonaka is->is_irq != irq ||
747 1.30 nonaka is->is_ipl != ipl ||
748 1.30 nonaka is->is_ist != ist ||
749 1.30 nonaka is->is_func != handler ||
750 1.30 nonaka is->is_arg != arg) {
751 1.30 nonaka mutex_exit(&e500_intr_lock);
752 1.30 nonaka return NULL;
753 1.30 nonaka }
754 1.25 nonaka }
755 1.2 matt
756 1.2 matt is->is_func = handler;
757 1.2 matt is->is_arg = arg;
758 1.2 matt is->is_ipl = ipl;
759 1.2 matt is->is_ist = ist;
760 1.2 matt is->is_irq = irq;
761 1.30 nonaka is->is_refcnt++;
762 1.2 matt is->is_vpr = ii.irq_vpr;
763 1.2 matt is->is_dr = ii.irq_dr;
764 1.2 matt
765 1.2 matt uint32_t vpr = VPR_PRIORITY_MAKE(IPL2CTPR(ipl))
766 1.2 matt | VPR_VECTOR_MAKE(((ii.irq_vector + 1) << 4) | ipl)
767 1.2 matt | (ist == IST_LEVEL_LOW
768 1.2 matt ? VPR_LEVEL_LOW
769 1.2 matt : (ist == IST_LEVEL_HIGH
770 1.2 matt ? VPR_LEVEL_HIGH
771 1.2 matt : (ist == IST_ONCHIP
772 1.2 matt ? VPR_P_HIGH
773 1.2 matt : 0)));
774 1.2 matt
775 1.2 matt /*
776 1.2 matt * All interrupts go to the primary except per-cpu interrupts which get
777 1.2 matt * routed to the appropriate cpu.
778 1.2 matt */
779 1.8 matt uint32_t dr = openpic_read(cpu, ii.irq_dr);
780 1.8 matt
781 1.8 matt dr |= 1 << (IST_PERCPU_P(ist) ? ci->ci_cpuid : 0);
782 1.2 matt
783 1.2 matt /*
784 1.2 matt * Update the vector/priority and destination registers keeping the
785 1.2 matt * interrupt masked.
786 1.2 matt */
787 1.2 matt const register_t msr = wrtee(0); /* disable interrupts */
788 1.2 matt openpic_write(cpu, ii.irq_vpr, vpr | VPR_MSK);
789 1.2 matt openpic_write(cpu, ii.irq_dr, dr);
790 1.2 matt
791 1.2 matt /*
792 1.2 matt * Now unmask the interrupt.
793 1.2 matt */
794 1.2 matt openpic_write(cpu, ii.irq_vpr, vpr);
795 1.2 matt
796 1.2 matt wrtee(msr); /* re-enable interrupts */
797 1.2 matt
798 1.2 matt mutex_exit(&e500_intr_lock);
799 1.2 matt
800 1.2 matt return is;
801 1.2 matt }
802 1.2 matt
803 1.2 matt static void *
804 1.2 matt e500_intr_establish(int irq, int ipl, int ist,
805 1.2 matt int (*handler)(void *), void *arg)
806 1.2 matt {
807 1.2 matt return e500_intr_cpu_establish(curcpu(), irq, ipl, ist, handler, arg);
808 1.2 matt }
809 1.2 matt
810 1.2 matt static void
811 1.2 matt e500_intr_disestablish(void *vis)
812 1.2 matt {
813 1.2 matt struct cpu_softc * const cpu = curcpu()->ci_softc;
814 1.2 matt struct intr_source * const is = vis;
815 1.2 matt struct e500_intr_irq_info ii;
816 1.2 matt
817 1.2 matt KASSERT(e500_intr_sources <= is);
818 1.2 matt KASSERT(is < e500_intr_last_source);
819 1.2 matt KASSERT(!cpu_intr_p());
820 1.2 matt
821 1.2 matt bool ok = e500_intr_irq_info_get(curcpu(), is->is_irq, is->is_ipl,
822 1.2 matt is->is_ist, &ii);
823 1.2 matt (void)ok; /* appease gcc */
824 1.2 matt KASSERT(ok);
825 1.2 matt KASSERT(is - e500_intr_sources == ii.irq_vector);
826 1.2 matt
827 1.2 matt mutex_enter(&e500_intr_lock);
828 1.30 nonaka
829 1.30 nonaka if (is->is_refcnt-- > 1) {
830 1.30 nonaka mutex_exit(&e500_intr_lock);
831 1.30 nonaka return;
832 1.30 nonaka }
833 1.30 nonaka
834 1.2 matt /*
835 1.2 matt * Mask the source using the mask (MSK) bit in the vector/priority reg.
836 1.2 matt */
837 1.2 matt uint32_t vpr = openpic_read(cpu, ii.irq_vpr);
838 1.2 matt openpic_write(cpu, ii.irq_vpr, VPR_MSK | vpr);
839 1.2 matt
840 1.2 matt /*
841 1.2 matt * Wait for the Activity (A) bit for the source to be cleared.
842 1.2 matt */
843 1.2 matt while (openpic_read(cpu, ii.irq_vpr) & VPR_A)
844 1.2 matt ;
845 1.2 matt
846 1.2 matt /*
847 1.2 matt * Now the source can be modified.
848 1.2 matt */
849 1.2 matt openpic_write(cpu, ii.irq_dr, 0); /* stop delivery */
850 1.2 matt openpic_write(cpu, ii.irq_vpr, VPR_MSK); /* mask/reset it */
851 1.2 matt
852 1.2 matt *is = (struct intr_source)INTR_SOURCE_INITIALIZER;
853 1.2 matt
854 1.2 matt mutex_exit(&e500_intr_lock);
855 1.2 matt }
856 1.2 matt
857 1.2 matt static void
858 1.2 matt e500_critintr(struct trapframe *tf)
859 1.2 matt {
860 1.2 matt panic("%s: srr0/srr1=%#lx/%#lx", __func__, tf->tf_srr0, tf->tf_srr1);
861 1.2 matt }
862 1.2 matt
863 1.2 matt static void
864 1.2 matt e500_decrintr(struct trapframe *tf)
865 1.2 matt {
866 1.2 matt panic("%s: srr0/srr1=%#lx/%#lx", __func__, tf->tf_srr0, tf->tf_srr1);
867 1.2 matt }
868 1.2 matt
869 1.2 matt static void
870 1.2 matt e500_fitintr(struct trapframe *tf)
871 1.2 matt {
872 1.2 matt panic("%s: srr0/srr1=%#lx/%#lx", __func__, tf->tf_srr0, tf->tf_srr1);
873 1.2 matt }
874 1.2 matt
875 1.2 matt static void
876 1.2 matt e500_wdogintr(struct trapframe *tf)
877 1.2 matt {
878 1.21 matt struct cpu_info * const ci = curcpu();
879 1.2 matt mtspr(SPR_TSR, TSR_ENW|TSR_WIS);
880 1.21 matt wdog_barked = true;
881 1.21 matt dump_splhist(ci, NULL);
882 1.21 matt dump_trapframe(tf, NULL);
883 1.21 matt panic("%s: tf=%p tb=%"PRId64" srr0/srr1=%#lx/%#lx"
884 1.21 matt " cpl=%d idepth=%d, mtxcount=%d",
885 1.21 matt __func__, tf, mftb(), tf->tf_srr0, tf->tf_srr1,
886 1.21 matt ci->ci_cpl, ci->ci_idepth, ci->ci_mtx_count);
887 1.2 matt }
888 1.2 matt
889 1.2 matt static void
890 1.2 matt e500_extintr(struct trapframe *tf)
891 1.2 matt {
892 1.2 matt struct cpu_info * const ci = curcpu();
893 1.2 matt struct cpu_softc * const cpu = ci->ci_softc;
894 1.2 matt const int old_ipl = ci->ci_cpl;
895 1.2 matt
896 1.18 matt /* if we paniced because of watchdog, PSL_CE will be clear. */
897 1.21 matt KASSERT(wdog_barked || (mfmsr() & PSL_CE));
898 1.2 matt
899 1.2 matt #if 0
900 1.2 matt // printf("%s(%p): idepth=%d enter\n", __func__, tf, ci->ci_idepth);
901 1.2 matt if ((register_t)tf >= (register_t)curlwp->l_addr + USPACE
902 1.2 matt || (register_t)tf < (register_t)curlwp->l_addr + NBPG) {
903 1.2 matt printf("%s(entry): pid %d.%d (%s): srr0/srr1=%#lx/%#lx: invalid tf addr %p\n",
904 1.2 matt __func__, curlwp->l_proc->p_pid, curlwp->l_lid,
905 1.2 matt curlwp->l_proc->p_comm, tf->tf_srr0, tf->tf_srr1, tf);
906 1.2 matt }
907 1.2 matt #endif
908 1.2 matt
909 1.2 matt
910 1.2 matt ci->ci_data.cpu_nintr++;
911 1.2 matt tf->tf_cf.cf_idepth = ci->ci_idepth++;
912 1.2 matt cpu->cpu_pcpls[ci->ci_idepth] = old_ipl;
913 1.2 matt #if 1
914 1.2 matt if (mfmsr() & PSL_EE)
915 1.2 matt panic("%s(%p): MSR[EE] is on (%#lx)!", __func__, tf, mfmsr());
916 1.2 matt if (old_ipl == IPL_HIGH
917 1.2 matt || IPL2CTPR(old_ipl) != openpic_read(cpu, OPENPIC_CTPR))
918 1.2 matt panic("%s(%p): old_ipl(%u) == IPL_HIGH(%u) "
919 1.2 matt "|| old_ipl + %u != OPENPIC_CTPR (%u)",
920 1.2 matt __func__, tf, old_ipl, IPL_HIGH,
921 1.2 matt 15 - IPL_HIGH, openpic_read(cpu, OPENPIC_CTPR));
922 1.2 matt #else
923 1.2 matt if (old_ipl >= IPL_VM)
924 1.2 matt panic("%s(%p): old_ipl(%u) >= IPL_VM(%u) CTPR=%u",
925 1.2 matt __func__, tf, old_ipl, IPL_VM, openpic_read(cpu, OPENPIC_CTPR));
926 1.2 matt #endif
927 1.2 matt
928 1.2 matt for (;;) {
929 1.2 matt /*
930 1.2 matt * Find out the pending interrupt.
931 1.2 matt */
932 1.21 matt KASSERTMSG((mfmsr() & PSL_EE) == 0,
933 1.21 matt "%s(%p): MSR[EE] left on (%#lx)!", __func__, tf, mfmsr());
934 1.2 matt if (IPL2CTPR(old_ipl) != openpic_read(cpu, OPENPIC_CTPR))
935 1.2 matt panic("%s(%p): %d: old_ipl(%u) + %u != OPENPIC_CTPR (%u)",
936 1.2 matt __func__, tf, __LINE__, old_ipl,
937 1.2 matt 15 - IPL_HIGH, openpic_read(cpu, OPENPIC_CTPR));
938 1.2 matt const uint32_t iack = openpic_read(cpu, OPENPIC_IACK);
939 1.6 dyoung #ifdef DIAGNOSTIC
940 1.2 matt const int ipl = iack & 0xf;
941 1.6 dyoung #endif
942 1.2 matt const int irq = (iack >> 4) - 1;
943 1.2 matt #if 0
944 1.2 matt printf("%s: iack=%d ipl=%d irq=%d <%s>\n",
945 1.2 matt __func__, iack, ipl, irq,
946 1.2 matt (iack != IRQ_SPURIOUS ?
947 1.2 matt cpu->cpu_evcnt_intrs[irq].ev_name : "spurious"));
948 1.2 matt #endif
949 1.2 matt if (IPL2CTPR(old_ipl) != openpic_read(cpu, OPENPIC_CTPR))
950 1.2 matt panic("%s(%p): %d: old_ipl(%u) + %u != OPENPIC_CTPR (%u)",
951 1.2 matt __func__, tf, __LINE__, old_ipl,
952 1.2 matt 15 - IPL_HIGH, openpic_read(cpu, OPENPIC_CTPR));
953 1.2 matt if (iack == IRQ_SPURIOUS)
954 1.2 matt break;
955 1.2 matt
956 1.2 matt struct intr_source * const is = &e500_intr_sources[irq];
957 1.2 matt if (__predict_true(is < e500_intr_last_source)) {
958 1.2 matt /*
959 1.2 matt * Timer interrupts get their argument overriden with
960 1.2 matt * the pointer to the trapframe.
961 1.2 matt */
962 1.22 matt KASSERTMSG(is->is_ipl == ipl,
963 1.22 matt "iack %#x: is %p: irq %d ipl %d != iack ipl %d",
964 1.22 matt iack, is, irq, is->is_ipl, ipl);
965 1.2 matt void *arg = (is->is_ist == IST_TIMER ? tf : is->is_arg);
966 1.2 matt if (is->is_ipl <= old_ipl)
967 1.2 matt panic("%s(%p): %s (%u): is->is_ipl (%u) <= old_ipl (%u)\n",
968 1.2 matt __func__, tf,
969 1.2 matt cpu->cpu_evcnt_intrs[irq].ev_name, irq,
970 1.2 matt is->is_ipl, old_ipl);
971 1.2 matt KASSERT(is->is_ipl > old_ipl);
972 1.2 matt e500_splset(ci, is->is_ipl); /* change IPL */
973 1.2 matt if (__predict_false(is->is_func == NULL)) {
974 1.2 matt aprint_error_dev(ci->ci_dev,
975 1.2 matt "interrupt from unestablished irq %d\n",
976 1.2 matt irq);
977 1.2 matt } else {
978 1.2 matt int (*func)(void *) = is->is_func;
979 1.2 matt wrtee(PSL_EE);
980 1.2 matt int rv = (*func)(arg);
981 1.2 matt wrtee(0);
982 1.2 matt #if DEBUG > 2
983 1.2 matt printf("%s: %s handler %p(%p) returned %d\n",
984 1.2 matt __func__,
985 1.2 matt cpu->cpu_evcnt_intrs[irq].ev_name,
986 1.2 matt func, arg, rv);
987 1.2 matt #endif
988 1.2 matt if (rv == 0)
989 1.2 matt cpu->cpu_evcnt_spurious_intr.ev_count++;
990 1.2 matt }
991 1.2 matt e500_splset(ci, old_ipl); /* restore IPL */
992 1.2 matt cpu->cpu_evcnt_intrs[irq].ev_count++;
993 1.2 matt } else {
994 1.2 matt aprint_error_dev(ci->ci_dev,
995 1.2 matt "interrupt from illegal irq %d\n", irq);
996 1.2 matt cpu->cpu_evcnt_spurious_intr.ev_count++;
997 1.2 matt }
998 1.2 matt /*
999 1.2 matt * If this is a nested interrupt, simply ack it and exit
1000 1.2 matt * because the loop we interrupted will complete looking
1001 1.2 matt * for interrupts.
1002 1.2 matt */
1003 1.21 matt KASSERTMSG((mfmsr() & PSL_EE) == 0,
1004 1.21 matt "%s(%p): MSR[EE] left on (%#lx)!", __func__, tf, mfmsr());
1005 1.2 matt if (IPL2CTPR(old_ipl) != openpic_read(cpu, OPENPIC_CTPR))
1006 1.2 matt panic("%s(%p): %d: old_ipl(%u) + %u != OPENPIC_CTPR (%u)",
1007 1.2 matt __func__, tf, __LINE__, old_ipl,
1008 1.2 matt 15 - IPL_HIGH, openpic_read(cpu, OPENPIC_CTPR));
1009 1.2 matt
1010 1.2 matt openpic_write(cpu, OPENPIC_EOI, 0);
1011 1.2 matt if (IPL2CTPR(old_ipl) != openpic_read(cpu, OPENPIC_CTPR))
1012 1.2 matt panic("%s(%p): %d: old_ipl(%u) + %u != OPENPIC_CTPR (%u)",
1013 1.2 matt __func__, tf, __LINE__, old_ipl,
1014 1.2 matt 15 - IPL_HIGH, openpic_read(cpu, OPENPIC_CTPR));
1015 1.2 matt if (ci->ci_idepth > 0)
1016 1.2 matt break;
1017 1.2 matt }
1018 1.2 matt
1019 1.2 matt ci->ci_idepth--;
1020 1.2 matt
1021 1.2 matt #ifdef __HAVE_FAST_SOFTINTS
1022 1.2 matt /*
1023 1.2 matt * Before exiting, deal with any softints that need to be dealt with.
1024 1.2 matt */
1025 1.17 matt const u_int softints = ci->ci_data.cpu_softints & (IPL_SOFTMASK << old_ipl);
1026 1.2 matt if (__predict_false(softints != 0)) {
1027 1.2 matt KASSERT(old_ipl < IPL_VM);
1028 1.2 matt e500_splset(ci, IPL_HIGH); /* pop to high */
1029 1.21 matt wrtee(PSL_EE); /* reenable interrupts */
1030 1.10 matt powerpc_softint(ci, old_ipl, /* deal with them */
1031 1.8 matt tf->tf_srr0);
1032 1.21 matt wrtee(0); /* disable interrupts */
1033 1.2 matt e500_splset(ci, old_ipl); /* and drop back */
1034 1.2 matt }
1035 1.2 matt #endif /* __HAVE_FAST_SOFTINTS */
1036 1.2 matt KASSERT(ci->ci_cpl == old_ipl);
1037 1.2 matt
1038 1.13 matt /*
1039 1.13 matt * If we interrupted while power-saving and we need to exit idle,
1040 1.13 matt * we need to clear PSL_POW so we won't go back into power-saving.
1041 1.13 matt */
1042 1.13 matt if (__predict_false(tf->tf_srr1 & PSL_POW) && ci->ci_want_resched)
1043 1.13 matt tf->tf_srr1 &= ~PSL_POW;
1044 1.13 matt
1045 1.2 matt // printf("%s(%p): idepth=%d exit\n", __func__, tf, ci->ci_idepth);
1046 1.2 matt }
1047 1.2 matt
1048 1.2 matt static void
1049 1.2 matt e500_intr_init(void)
1050 1.2 matt {
1051 1.2 matt struct cpu_info * const ci = curcpu();
1052 1.2 matt struct cpu_softc * const cpu = ci->ci_softc;
1053 1.2 matt const uint32_t frr = openpic_read(cpu, OPENPIC_FRR);
1054 1.2 matt const u_int nirq = FRR_NIRQ_GET(frr) + 1;
1055 1.2 matt // const u_int ncpu = FRR_NCPU_GET(frr) + 1;
1056 1.2 matt struct intr_source *is;
1057 1.2 matt struct e500_intr_info * const ii = &e500_intr_info;
1058 1.2 matt
1059 1.4 matt const uint16_t svr = (mfspr(SPR_SVR) & ~0x80000) >> 16;
1060 1.3 matt switch (svr) {
1061 1.3 matt #ifdef MPC8536
1062 1.3 matt case SVR_MPC8536v1 >> 16:
1063 1.3 matt *ii = mpc8536_intr_info;
1064 1.3 matt break;
1065 1.3 matt #endif
1066 1.3 matt #ifdef MPC8544
1067 1.3 matt case SVR_MPC8544v1 >> 16:
1068 1.3 matt *ii = mpc8544_intr_info;
1069 1.3 matt break;
1070 1.3 matt #endif
1071 1.3 matt #ifdef MPC8548
1072 1.3 matt case SVR_MPC8543v1 >> 16:
1073 1.3 matt case SVR_MPC8548v1 >> 16:
1074 1.2 matt *ii = mpc8548_intr_info;
1075 1.2 matt break;
1076 1.3 matt #endif
1077 1.3 matt #ifdef MPC8555
1078 1.3 matt case SVR_MPC8541v1 >> 16:
1079 1.3 matt case SVR_MPC8555v1 >> 16:
1080 1.3 matt *ii = mpc8555_intr_info;
1081 1.3 matt break;
1082 1.3 matt #endif
1083 1.3 matt #ifdef MPC8568
1084 1.3 matt case SVR_MPC8568v1 >> 16:
1085 1.3 matt *ii = mpc8568_intr_info;
1086 1.2 matt break;
1087 1.3 matt #endif
1088 1.3 matt #ifdef MPC8572
1089 1.3 matt case SVR_MPC8572v1 >> 16:
1090 1.2 matt *ii = mpc8572_intr_info;
1091 1.2 matt break;
1092 1.3 matt #endif
1093 1.28 nonaka #ifdef P1023
1094 1.28 nonaka case SVR_P1017v1 >> 16:
1095 1.28 nonaka case SVR_P1023v1 >> 16:
1096 1.28 nonaka *ii = p1023_intr_info;
1097 1.28 nonaka break;
1098 1.28 nonaka #endif
1099 1.19 matt #ifdef P1025
1100 1.19 matt case SVR_P1016v1 >> 16:
1101 1.19 matt case SVR_P1025v1 >> 16:
1102 1.19 matt *ii = p1025_intr_info;
1103 1.19 matt break;
1104 1.19 matt #endif
1105 1.3 matt #ifdef P2020
1106 1.3 matt case SVR_P2010v2 >> 16:
1107 1.3 matt case SVR_P2020v2 >> 16:
1108 1.3 matt *ii = p20x0_intr_info;
1109 1.3 matt break;
1110 1.3 matt #endif
1111 1.2 matt default:
1112 1.3 matt panic("%s: don't know how to deal with SVR %#lx",
1113 1.3 matt __func__, mfspr(SPR_SVR));
1114 1.2 matt }
1115 1.2 matt
1116 1.2 matt /*
1117 1.29 nonaka * Initialize interrupt handler lock
1118 1.29 nonaka */
1119 1.29 nonaka mutex_init(&e500_intr_lock, MUTEX_DEFAULT, IPL_HIGH);
1120 1.29 nonaka
1121 1.29 nonaka /*
1122 1.2 matt * We need to be in mixed mode.
1123 1.2 matt */
1124 1.2 matt openpic_write(cpu, OPENPIC_GCR, GCR_M);
1125 1.2 matt
1126 1.2 matt /*
1127 1.2 matt * Make we and the openpic both agree about the current SPL level.
1128 1.2 matt */
1129 1.2 matt e500_splset(ci, ci->ci_cpl);
1130 1.2 matt
1131 1.2 matt /*
1132 1.2 matt * Allow the required number of interrupt sources.
1133 1.2 matt */
1134 1.2 matt is = kmem_zalloc(nirq * sizeof(*is), KM_SLEEP);
1135 1.2 matt KASSERT(is);
1136 1.2 matt e500_intr_sources = is;
1137 1.2 matt e500_intr_last_source = is + nirq;
1138 1.2 matt
1139 1.2 matt /*
1140 1.2 matt * Initialize all the external interrupts as active low.
1141 1.2 matt */
1142 1.2 matt for (u_int irq = 0; irq < e500_intr_info.ii_external_sources; irq++) {
1143 1.2 matt openpic_write(cpu, OPENPIC_EIVPR(irq),
1144 1.2 matt VPR_VECTOR_MAKE(irq) | VPR_LEVEL_LOW);
1145 1.2 matt }
1146 1.2 matt }
1147 1.2 matt
1148 1.2 matt static void
1149 1.32 nonaka e500_intr_init_precpu(void)
1150 1.32 nonaka {
1151 1.32 nonaka struct cpu_info const *ci = curcpu();
1152 1.32 nonaka struct cpu_softc * const cpu = ci->ci_softc;
1153 1.32 nonaka bus_addr_t dr;
1154 1.32 nonaka
1155 1.32 nonaka /*
1156 1.32 nonaka * timer's DR is set to be delivered to cpu0 as initial value.
1157 1.32 nonaka */
1158 1.32 nonaka for (u_int irq = 0; irq < e500_intr_info.ii_timer_sources; irq++) {
1159 1.32 nonaka dr = OPENPIC_GTDR(ci->ci_cpuid, irq);
1160 1.32 nonaka openpic_write(cpu, dr, 0); /* stop delivery */
1161 1.32 nonaka }
1162 1.32 nonaka }
1163 1.32 nonaka
1164 1.32 nonaka static void
1165 1.9 matt e500_idlespin(void)
1166 1.9 matt {
1167 1.9 matt KASSERTMSG(curcpu()->ci_cpl == IPL_NONE,
1168 1.16 jym "%s: cpu%u: ci_cpl (%d) != 0", __func__, cpu_number(),
1169 1.16 jym curcpu()->ci_cpl);
1170 1.9 matt KASSERTMSG(CTPR2IPL(openpic_read(curcpu()->ci_softc, OPENPIC_CTPR)) == IPL_NONE,
1171 1.16 jym "%s: cpu%u: CTPR (%d) != IPL_NONE", __func__, cpu_number(),
1172 1.16 jym CTPR2IPL(openpic_read(curcpu()->ci_softc, OPENPIC_CTPR)));
1173 1.9 matt KASSERT(mfmsr() & PSL_EE);
1174 1.13 matt
1175 1.13 matt if (powersave > 0)
1176 1.13 matt mtmsr(mfmsr() | PSL_POW);
1177 1.9 matt }
1178 1.9 matt
1179 1.9 matt static void
1180 1.8 matt e500_intr_cpu_attach(struct cpu_info *ci)
1181 1.2 matt {
1182 1.2 matt struct cpu_softc * const cpu = ci->ci_softc;
1183 1.2 matt const char * const xname = device_xname(ci->ci_dev);
1184 1.2 matt
1185 1.2 matt const u_int32_t frr = openpic_read(cpu, OPENPIC_FRR);
1186 1.2 matt const u_int nirq = FRR_NIRQ_GET(frr) + 1;
1187 1.2 matt // const u_int ncpu = FRR_NCPU_GET(frr) + 1;
1188 1.2 matt
1189 1.2 matt const struct e500_intr_info * const info = &e500_intr_info;
1190 1.2 matt
1191 1.2 matt cpu->cpu_clock_gtbcr = OPENPIC_GTBCR(ci->ci_cpuid, E500_CLOCK_TIMER);
1192 1.2 matt
1193 1.2 matt cpu->cpu_evcnt_intrs =
1194 1.2 matt kmem_zalloc(nirq * sizeof(cpu->cpu_evcnt_intrs[0]), KM_SLEEP);
1195 1.2 matt KASSERT(cpu->cpu_evcnt_intrs);
1196 1.2 matt
1197 1.2 matt struct evcnt *evcnt = cpu->cpu_evcnt_intrs;
1198 1.2 matt for (size_t j = 0; j < info->ii_external_sources; j++, evcnt++) {
1199 1.2 matt const char *name = e500_intr_external_name_lookup(j);
1200 1.2 matt evcnt_attach_dynamic(evcnt, EVCNT_TYPE_INTR, NULL, xname, name);
1201 1.2 matt }
1202 1.2 matt KASSERT(evcnt == cpu->cpu_evcnt_intrs + info->ii_ist_vectors[IST_ONCHIP]);
1203 1.2 matt for (size_t j = 0; j < info->ii_onchip_sources; j++, evcnt++) {
1204 1.5 matt if (info->ii_onchip_bitmap[j / 32] & __BIT(j & 31)) {
1205 1.5 matt const char *name = e500_intr_onchip_name_lookup(j);
1206 1.5 matt if (name != NULL) {
1207 1.5 matt evcnt_attach_dynamic(evcnt, EVCNT_TYPE_INTR,
1208 1.5 matt NULL, xname, name);
1209 1.5 matt #ifdef DIAGNOSTIC
1210 1.5 matt } else {
1211 1.5 matt printf("%s: missing evcnt for onchip irq %zu\n",
1212 1.5 matt __func__, j);
1213 1.5 matt #endif
1214 1.5 matt }
1215 1.2 matt }
1216 1.2 matt }
1217 1.2 matt
1218 1.2 matt KASSERT(evcnt == cpu->cpu_evcnt_intrs + info->ii_ist_vectors[IST_MSIGROUP]);
1219 1.2 matt for (size_t j = 0; j < info->ii_msigroup_sources; j++, evcnt++) {
1220 1.2 matt evcnt_attach_dynamic(evcnt, EVCNT_TYPE_INTR,
1221 1.2 matt NULL, xname, e500_msigroup_intr_names[j].in_name);
1222 1.2 matt }
1223 1.2 matt
1224 1.2 matt KASSERT(evcnt == cpu->cpu_evcnt_intrs + info->ii_ist_vectors[IST_TIMER]);
1225 1.2 matt evcnt += ci->ci_cpuid * info->ii_percpu_sources;
1226 1.2 matt for (size_t j = 0; j < info->ii_timer_sources; j++, evcnt++) {
1227 1.2 matt evcnt_attach_dynamic(evcnt, EVCNT_TYPE_INTR,
1228 1.2 matt NULL, xname, e500_timer_intr_names[j].in_name);
1229 1.2 matt }
1230 1.2 matt
1231 1.2 matt for (size_t j = 0; j < info->ii_ipi_sources; j++, evcnt++) {
1232 1.2 matt evcnt_attach_dynamic(evcnt, EVCNT_TYPE_INTR,
1233 1.2 matt NULL, xname, e500_ipi_intr_names[j].in_name);
1234 1.2 matt }
1235 1.2 matt
1236 1.2 matt for (size_t j = 0; j < info->ii_mi_sources; j++, evcnt++) {
1237 1.2 matt evcnt_attach_dynamic(evcnt, EVCNT_TYPE_INTR,
1238 1.2 matt NULL, xname, e500_mi_intr_names[j].in_name);
1239 1.2 matt }
1240 1.9 matt
1241 1.9 matt ci->ci_idlespin = e500_idlespin;
1242 1.8 matt }
1243 1.8 matt
1244 1.8 matt static void
1245 1.8 matt e500_intr_cpu_send_ipi(cpuid_t target, uint32_t ipimsg)
1246 1.8 matt {
1247 1.8 matt struct cpu_info * const ci = curcpu();
1248 1.8 matt struct cpu_softc * const cpu = ci->ci_softc;
1249 1.8 matt uint32_t dstmask;
1250 1.8 matt
1251 1.14 matt if (target >= CPU_MAXNUM) {
1252 1.8 matt CPU_INFO_ITERATOR cii;
1253 1.8 matt struct cpu_info *dst_ci;
1254 1.8 matt
1255 1.8 matt KASSERT(target == IPI_DST_NOTME || target == IPI_DST_ALL);
1256 1.8 matt
1257 1.8 matt dstmask = 0;
1258 1.8 matt for (CPU_INFO_FOREACH(cii, dst_ci)) {
1259 1.8 matt if (target == IPI_DST_ALL || ci != dst_ci) {
1260 1.8 matt dstmask |= 1 << cpu_index(ci);
1261 1.8 matt if (ipimsg)
1262 1.8 matt atomic_or_32(&dst_ci->ci_pending_ipis,
1263 1.8 matt ipimsg);
1264 1.8 matt }
1265 1.8 matt }
1266 1.8 matt } else {
1267 1.8 matt struct cpu_info * const dst_ci = cpu_lookup(target);
1268 1.14 matt KASSERT(dst_ci != NULL);
1269 1.14 matt KASSERTMSG(target == cpu_index(dst_ci),
1270 1.16 jym "%s: target (%lu) != cpu_index(cpu%u)",
1271 1.16 jym __func__, target, cpu_index(dst_ci));
1272 1.8 matt dstmask = (1 << target);
1273 1.8 matt if (ipimsg)
1274 1.8 matt atomic_or_32(&dst_ci->ci_pending_ipis, ipimsg);
1275 1.8 matt }
1276 1.8 matt
1277 1.27 nonaka openpic_write(cpu, OPENPIC_IPIDR(0), dstmask);
1278 1.8 matt }
1279 1.8 matt
1280 1.8 matt typedef void (*ipifunc_t)(void);
1281 1.8 matt
1282 1.8 matt #ifdef __HAVE_PREEEMPTION
1283 1.8 matt static void
1284 1.8 matt e500_ipi_kpreempt(void)
1285 1.8 matt {
1286 1.10 matt poowerpc_softint_trigger(1 << IPL_NONE);
1287 1.8 matt }
1288 1.8 matt #endif
1289 1.8 matt
1290 1.31 nonaka static void
1291 1.31 nonaka e500_ipi_suspend(void)
1292 1.31 nonaka {
1293 1.31 nonaka
1294 1.31 nonaka #ifdef MULTIPROCESSOR
1295 1.31 nonaka cpu_pause(NULL);
1296 1.31 nonaka #endif /* MULTIPROCESSOR */
1297 1.31 nonaka }
1298 1.31 nonaka
1299 1.8 matt static const ipifunc_t e500_ipifuncs[] = {
1300 1.8 matt [ilog2(IPI_XCALL)] = xc_ipi_handler,
1301 1.24 rmind [ilog2(IPI_GENERIC)] = ipi_cpu_handler,
1302 1.8 matt [ilog2(IPI_HALT)] = e500_ipi_halt,
1303 1.8 matt #ifdef __HAVE_PREEMPTION
1304 1.8 matt [ilog2(IPI_KPREEMPT)] = e500_ipi_kpreempt,
1305 1.8 matt #endif
1306 1.8 matt [ilog2(IPI_TLB1SYNC)] = e500_tlb1_sync,
1307 1.31 nonaka [ilog2(IPI_SUSPEND)] = e500_ipi_suspend,
1308 1.8 matt };
1309 1.8 matt
1310 1.8 matt static int
1311 1.8 matt e500_ipi_intr(void *v)
1312 1.8 matt {
1313 1.8 matt struct cpu_info * const ci = curcpu();
1314 1.8 matt
1315 1.8 matt ci->ci_ev_ipi.ev_count++;
1316 1.8 matt
1317 1.8 matt uint32_t pending_ipis = atomic_swap_32(&ci->ci_pending_ipis, 0);
1318 1.8 matt for (u_int ipi = 31; pending_ipis != 0; ipi--, pending_ipis <<= 1) {
1319 1.8 matt const u_int bits = __builtin_clz(pending_ipis);
1320 1.8 matt ipi -= bits;
1321 1.8 matt pending_ipis <<= bits;
1322 1.8 matt KASSERT(e500_ipifuncs[ipi] != NULL);
1323 1.8 matt (*e500_ipifuncs[ipi])();
1324 1.8 matt }
1325 1.8 matt
1326 1.8 matt return 1;
1327 1.8 matt }
1328 1.2 matt
1329 1.8 matt static void
1330 1.8 matt e500_intr_cpu_hatch(struct cpu_info *ci)
1331 1.8 matt {
1332 1.32 nonaka
1333 1.32 nonaka /* Initialize percpu interupts. */
1334 1.32 nonaka e500_intr_init_precpu();
1335 1.32 nonaka
1336 1.2 matt /*
1337 1.8 matt * Establish clock interrupt for this CPU.
1338 1.2 matt */
1339 1.2 matt if (e500_intr_cpu_establish(ci, E500_CLOCK_TIMER, IPL_CLOCK, IST_TIMER,
1340 1.2 matt e500_clock_intr, NULL) == NULL)
1341 1.2 matt panic("%s: failed to establish clock interrupt!", __func__);
1342 1.2 matt
1343 1.2 matt /*
1344 1.8 matt * Establish the IPI interrupts for this CPU.
1345 1.8 matt */
1346 1.27 nonaka if (e500_intr_cpu_establish(ci, 0, IPL_VM, IST_IPI, e500_ipi_intr,
1347 1.27 nonaka NULL) == NULL)
1348 1.8 matt panic("%s: failed to establish ipi interrupt!", __func__);
1349 1.8 matt
1350 1.8 matt /*
1351 1.2 matt * Enable watchdog interrupts.
1352 1.2 matt */
1353 1.2 matt uint32_t tcr = mfspr(SPR_TCR);
1354 1.2 matt tcr |= TCR_WIE;
1355 1.2 matt mtspr(SPR_TCR, tcr);
1356 1.2 matt }
1357