pq3pci.c revision 1.14 1 1.14 matt /* $NetBSD: pq3pci.c,v 1.14 2012/08/13 00:52:45 matt Exp $ */
2 1.2 matt /*-
3 1.2 matt * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc.
4 1.2 matt * All rights reserved.
5 1.2 matt *
6 1.2 matt * This code is derived from software contributed to The NetBSD Foundation
7 1.2 matt * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects
8 1.2 matt * Agency and which was developed by Matt Thomas of 3am Software Foundry.
9 1.2 matt *
10 1.2 matt * This material is based upon work supported by the Defense Advanced Research
11 1.2 matt * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under
12 1.2 matt * Contract No. N66001-09-C-2073.
13 1.2 matt * Approved for Public Release, Distribution Unlimited
14 1.2 matt *
15 1.2 matt * Redistribution and use in source and binary forms, with or without
16 1.2 matt * modification, are permitted provided that the following conditions
17 1.2 matt * are met:
18 1.2 matt * 1. Redistributions of source code must retain the above copyright
19 1.2 matt * notice, this list of conditions and the following disclaimer.
20 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright
21 1.2 matt * notice, this list of conditions and the following disclaimer in the
22 1.2 matt * documentation and/or other materials provided with the distribution.
23 1.2 matt *
24 1.2 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
25 1.2 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
26 1.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27 1.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
28 1.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 1.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 1.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 1.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 1.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 1.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.2 matt * POSSIBILITY OF SUCH DAMAGE.
35 1.2 matt */
36 1.2 matt
37 1.2 matt #define PCI_PRIVATE
38 1.2 matt #define GLOBAL_PRIVATE
39 1.2 matt #define __INTR_PRIVATE
40 1.2 matt
41 1.2 matt #include "opt_mpc85xx.h"
42 1.2 matt #include "opt_pci.h"
43 1.2 matt #include "locators.h"
44 1.2 matt
45 1.2 matt #include <sys/cdefs.h>
46 1.2 matt
47 1.14 matt __KERNEL_RCSID(0, "$NetBSD: pq3pci.c,v 1.14 2012/08/13 00:52:45 matt Exp $");
48 1.2 matt
49 1.2 matt #include <sys/param.h>
50 1.2 matt #include <sys/device.h>
51 1.2 matt #include <sys/cpu.h>
52 1.2 matt #include <sys/intr.h>
53 1.2 matt #include <sys/bus.h>
54 1.2 matt #include <sys/extent.h>
55 1.2 matt #include <sys/bitops.h>
56 1.2 matt #include <sys/kmem.h>
57 1.2 matt #include <sys/malloc.h> /* for extent */
58 1.2 matt
59 1.2 matt #include <dev/pci/pcireg.h>
60 1.2 matt #include <dev/pci/pcivar.h>
61 1.2 matt #include <dev/pci/pciconf.h>
62 1.2 matt #include <dev/pci/pcidevs.h>
63 1.2 matt
64 1.2 matt #include <powerpc/booke/cpuvar.h>
65 1.2 matt #include <powerpc/booke/spr.h>
66 1.2 matt #include <powerpc/booke/e500var.h>
67 1.2 matt #include <powerpc/booke/e500reg.h>
68 1.2 matt #include <powerpc/booke/openpicreg.h>
69 1.2 matt
70 1.2 matt #define PORDEVSR_MPC8536_TRUTH_ENCODE(inst, field, value, result) \
71 1.2 matt TRUTH_ENCODE(SVR_MPC8536v1, inst, PORDEVSR_##field, \
72 1.3 matt __SHIFTIN(field##_##MPC8536##_##value, PORDEVSR_##field), result)
73 1.2 matt #define PORDEVSR_MPC8544_TRUTH_ENCODE(inst, field, value, result) \
74 1.2 matt TRUTH_ENCODE(SVR_MPC8544v1, inst, PORDEVSR_##field, \
75 1.3 matt __SHIFTIN(field##_##MPC8544##_##value, PORDEVSR_##field), result)
76 1.2 matt #define PORDEVSR_MPC8548_TRUTH_ENCODE(inst, field, value, result) \
77 1.2 matt TRUTH_ENCODE(SVR_MPC8548v1, inst, PORDEVSR_##field, \
78 1.3 matt __SHIFTIN(field##_##MPC8548##_##value, PORDEVSR_##field), result)
79 1.2 matt #define PORDEVSR_MPC8555_TRUTH_ENCODE(inst, field, value, result) \
80 1.2 matt TRUTH_ENCODE(SVR_MPC8555v1, inst, PORDEVSR_##field, \
81 1.3 matt __SHIFTIN(field##_##MPC8555##_##value, PORDEVSR_##field), result)
82 1.2 matt #define PORDEVSR_MPC8572_TRUTH_ENCODE(inst, field, value, result) \
83 1.2 matt TRUTH_ENCODE(SVR_MPC8572v1, inst, PORDEVSR_##field, \
84 1.3 matt __SHIFTIN(field##_##MPC8572##_##value, PORDEVSR_##field), result)
85 1.3 matt #define PORDEVSR_P20x0_TRUTH_ENCODE(inst, field, value, result) \
86 1.4 matt TRUTH_ENCODE(SVR_P2020v2, inst, PORDEVSR_##field, \
87 1.3 matt __SHIFTIN(field##_##P20x0##_##value, PORDEVSR_##field), result), \
88 1.4 matt TRUTH_ENCODE(SVR_P2010v2, inst, PORDEVSR_##field, \
89 1.3 matt __SHIFTIN(field##_##P20x0##_##value, PORDEVSR_##field), result)
90 1.13 matt #define PORDEVSR_P1025_TRUTH_ENCODE(inst, field, value, result) \
91 1.13 matt TRUTH_ENCODE(SVR_P1025v1, inst, PORDEVSR_##field, \
92 1.13 matt __SHIFTIN(field##_##P20x0##_##value, PORDEVSR_##field), result), \
93 1.13 matt TRUTH_ENCODE(SVR_P1016v1, inst, PORDEVSR_##field, \
94 1.13 matt __SHIFTIN(field##_##P20x0##_##value, PORDEVSR_##field), result)
95 1.2 matt
96 1.2 matt #define PORDEVSR_TRUTH_ENCODE(svr, inst, field, value, result) \
97 1.2 matt TRUTH_ENCODE(svr, inst, PORDEVSR_##field, \
98 1.3 matt __SHIFTIN(field##_##value, PORDEVSR_##field), result)
99 1.2 matt
100 1.2 matt const struct e500_truthtab pq3pci_pcie_lanes[] = {
101 1.2 matt #ifdef MPC8548
102 1.3 matt PORDEVSR_MPC8548_TRUTH_ENCODE(0, IOSEL, SRIO2500_PCIE1_X4, 4),
103 1.3 matt PORDEVSR_MPC8548_TRUTH_ENCODE(0, IOSEL, SRIO1250_PCIE1_X4, 4),
104 1.3 matt PORDEVSR_MPC8548_TRUTH_ENCODE(0, IOSEL, PCIE1_X8, 8),
105 1.2 matt #endif
106 1.2 matt
107 1.2 matt #ifdef MPC8544
108 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(1, IOSEL, PCIE1_ON, 4),
109 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(1, IOSEL, PCIE1_SGMII_ON, 4),
110 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(1, IOSEL, PCIE12_ON, 4),
111 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(1, IOSEL, PCIE12_SGMII_ON, 4),
112 1.2 matt PORDEVSR_MPC8544_TRUTH_ENCODE(1, IOSEL, PCIE123_ON, 4),
113 1.2 matt PORDEVSR_MPC8544_TRUTH_ENCODE(1, IOSEL, PCIE123_SGMII_ON, 4),
114 1.2 matt
115 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(2, IOSEL, PCIE12_ON, 4),
116 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(2, IOSEL, PCIE12_SGMII_ON, 4),
117 1.2 matt PORDEVSR_MPC8544_TRUTH_ENCODE(2, IOSEL, PCIE123_ON, 4),
118 1.2 matt PORDEVSR_MPC8544_TRUTH_ENCODE(2, IOSEL, PCIE123_SGMII_ON, 4),
119 1.2 matt
120 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(3, IOSEL, PCIE123_ON, 1),
121 1.2 matt PORDEVSR_MPC8544_TRUTH_ENCODE(3, IOSEL, PCIE123_SGMII_ON, 1),
122 1.2 matt #endif
123 1.2 matt
124 1.2 matt #ifdef MPC8536
125 1.3 matt PORDEVSR_MPC8536_TRUTH_ENCODE(1, IOSEL, PCIE1_X4, 4),
126 1.3 matt PORDEVSR_MPC8536_TRUTH_ENCODE(1, IOSEL, PCIE1_X8, 8),
127 1.2 matt PORDEVSR_MPC8536_TRUTH_ENCODE(1, IOSEL, PCIE12_X4, 4),
128 1.2 matt PORDEVSR_MPC8536_TRUTH_ENCODE(1, IOSEL, PCIE1_X4_PCI23_X2, 4),
129 1.2 matt
130 1.3 matt PORDEVSR_MPC8536_TRUTH_ENCODE(2, IOSEL, PCIE12_X4, 4),
131 1.2 matt PORDEVSR_MPC8536_TRUTH_ENCODE(2, IOSEL, PCIE1_X4_PCI23_X2, 2),
132 1.2 matt
133 1.2 matt PORDEVSR_MPC8536_TRUTH_ENCODE(3, IOSEL, PCIE1_X4_PCI23_X2, 2),
134 1.2 matt #endif
135 1.2 matt
136 1.2 matt #ifdef MPC8572
137 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(1, IOSEL, SRIO2500_PCIE1_X4, 4),
138 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(1, IOSEL, SRIO1250_PCIE1_X4, 4),
139 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(1, IOSEL, PCIE1_X4, 4),
140 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(1, IOSEL, PCIE12_X4, 4),
141 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(1, IOSEL, PCIE1_X4_23_X2, 4),
142 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(1, IOSEL, PCIE1_X8, 8),
143 1.3 matt
144 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(2, IOSEL, PCIE12_X4, 4),
145 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(2, IOSEL, PCIE1_X4_23_X2, 2),
146 1.3 matt
147 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(3, IOSEL, PCIE1_X4_23_X2, 2),
148 1.3 matt #endif
149 1.3 matt
150 1.3 matt #ifdef P2020
151 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE1_X1, 1),
152 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE12_X1_3_X2, 1),
153 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE13_X2, 2),
154 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE1_X4, 4),
155 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE1_X1_SRIO2500_1X, 1),
156 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE12_X1_SGMII23, 1),
157 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE1_X2_SGMII23, 2),
158 1.2 matt
159 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(2, IOSEL, PCIE12_X1_3_X2, 1),
160 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(2, IOSEL, PCIE12_X1_SGMII23, 1),
161 1.2 matt
162 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(3, IOSEL, PCIE12_X1_3_X2, 2),
163 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(3, IOSEL, PCIE13_X2, 2),
164 1.2 matt #endif
165 1.13 matt
166 1.13 matt #ifdef P1025
167 1.13 matt PORDEVSR_P1025_TRUTH_ENCODE(1, IOSEL, PCIE1_X1, 1),
168 1.13 matt PORDEVSR_P1025_TRUTH_ENCODE(1, IOSEL, PCIE1_X4, 4),
169 1.13 matt PORDEVSR_P1025_TRUTH_ENCODE(1, IOSEL, PCIE12_X1_SGMII23, 1),
170 1.13 matt PORDEVSR_P1025_TRUTH_ENCODE(1, IOSEL, PCIE1_X2_SGMII23, 2),
171 1.13 matt
172 1.13 matt PORDEVSR_P1025_TRUTH_ENCODE(2, IOSEL, PCIE12_X1_SGMII23, 1),
173 1.13 matt #endif
174 1.2 matt };
175 1.2 matt
176 1.2 matt static const struct e500_truthtab pq3pci_pci_pcix[] = {
177 1.2 matt #ifdef MPC8548
178 1.3 matt PORDEVSR_TRUTH_ENCODE(SVR_MPC8548v1, 1, PCI1, PCIX, 1),
179 1.2 matt #endif
180 1.2 matt };
181 1.2 matt
182 1.2 matt static const struct e500_truthtab pq3pci_pci_pci32[] = {
183 1.2 matt #ifdef MPC8548
184 1.3 matt PORDEVSR_TRUTH_ENCODE(SVR_MPC8548v1, 1, PCI32, FALSE, 64),
185 1.3 matt PORDEVSR_TRUTH_ENCODE(SVR_MPC8548v1, 1, PCI32, TRUE, 32),
186 1.2 matt #endif
187 1.2 matt
188 1.2 matt #ifdef MPC8555
189 1.3 matt PORDEVSR_TRUTH_ENCODE(SVR_MPC8555v1, 0, PCI32, FALSE, 64),
190 1.3 matt PORDEVSR_TRUTH_ENCODE(SVR_MPC8555v1, 0, PCI32, TRUE, 32),
191 1.2 matt #endif
192 1.2 matt };
193 1.2 matt
194 1.2 matt struct pq3pci_bst {
195 1.2 matt struct powerpc_bus_space bs_tag;
196 1.14 matt uint8_t bs_numwin;
197 1.14 matt bus_addr_t bs_base[3];
198 1.14 matt bus_addr_t bs_offset[3];
199 1.14 matt bus_addr_t bs_limit[3];
200 1.2 matt char bs_name[16];
201 1.2 matt char bs_ex_storage[EXTENT_FIXED_STORAGE_SIZE(8)] __aligned(8);
202 1.2 matt };
203 1.2 matt
204 1.2 matt typedef enum { IH_NONE, IH_INTX, IH_MSI, IH_MSIX } pq3pci_intr_class_t;
205 1.2 matt
206 1.2 matt struct pq3pci_genihand {
207 1.2 matt pq3pci_intr_class_t ih_class;
208 1.2 matt int (*ih_func)(void *);
209 1.2 matt void *ih_arg;
210 1.2 matt struct pq3pci_softc *ih_sc;
211 1.2 matt };
212 1.2 matt
213 1.2 matt struct pq3pci_intrhand {
214 1.2 matt struct pq3pci_genihand pih_ih;
215 1.2 matt SIMPLEQ_ENTRY(pq3pci_intrhand) pih_link;
216 1.2 matt int pih_ipl;
217 1.2 matt struct pq3pci_intrsource *pih_source;
218 1.2 matt uint64_t pih_count;
219 1.2 matt };
220 1.2 matt
221 1.2 matt struct pq3pci_callhand {
222 1.2 matt struct pq3pci_genihand pch_ih;
223 1.2 matt struct callout pch_callout;
224 1.2 matt int pch_ipl;
225 1.2 matt };
226 1.2 matt
227 1.2 matt #define PIH_MAKE(irq, ist, nmsi) (((nmsi) << 20) | ((irq) << 8) | (ist))
228 1.2 matt #define PIH_IST(pih) (((pih) >> 0) & 0xff)
229 1.2 matt #define PIH_IRQ(pih) (((pih) >> 8) & 0xfff)
230 1.2 matt #define PIH_NMSI(pih) (((pih) >> 20) & 0xff)
231 1.2 matt
232 1.2 matt struct pq3pci_intrsource {
233 1.2 matt SIMPLEQ_ENTRY(pq3pci_intrsource) pis_link;
234 1.2 matt SIMPLEQ_HEAD(,pq3pci_intrhand) pis_ihands;
235 1.2 matt struct evcnt pis_ev;
236 1.2 matt struct evcnt pis_ev_spurious;
237 1.2 matt kmutex_t *pis_lock;
238 1.2 matt pci_intr_handle_t pis_handle;
239 1.2 matt void *pis_ih;
240 1.2 matt };
241 1.2 matt
242 1.2 matt struct pq3pci_msihand {
243 1.2 matt struct pq3pci_genihand msih_ih;
244 1.2 matt struct pq3pci_msigroup *msih_group;
245 1.2 matt struct evcnt msih_ev;
246 1.2 matt struct evcnt msih_ev_spurious;
247 1.2 matt pcitag_t msih_tag;
248 1.2 matt int msih_msioff;
249 1.2 matt };
250 1.2 matt
251 1.2 matt struct pq3pci_msigroup {
252 1.2 matt kmutex_t *msig_lock;
253 1.2 matt void *msig_ih;
254 1.2 matt uint32_t msig_free_mask;
255 1.2 matt int msig_ipl;
256 1.2 matt u_int msig_group;
257 1.2 matt bus_size_t msig_msir;
258 1.2 matt struct pq3pci_msihand msig_ihands[32];
259 1.2 matt };
260 1.2 matt
261 1.2 matt struct pq3pci_softc {
262 1.2 matt device_t sc_dev;
263 1.2 matt bus_space_tag_t sc_bst;
264 1.2 matt bus_space_handle_t sc_bsh;
265 1.2 matt void *sc_ih;
266 1.2 matt bool sc_pcie;
267 1.2 matt struct genppc_pci_chipset sc_pc;
268 1.2 matt struct pq3pci_bst sc_pci_io_bst;
269 1.2 matt struct pq3pci_bst sc_pci_mem_bst;
270 1.2 matt u_int sc_pba_flags;
271 1.2 matt kmutex_t *sc_conf_lock;
272 1.2 matt kmutex_t *sc_intr_lock;
273 1.2 matt struct evcnt sc_ev_spurious;
274 1.2 matt prop_dictionary_t sc_intrmap;
275 1.2 matt uint32_t sc_intrmask;
276 1.2 matt };
277 1.2 matt
278 1.2 matt static int pq3pci_cpunode_match(device_t, cfdata_t, void *aux);
279 1.2 matt static void pq3pci_cpunode_attach(device_t, device_t, void *aux);
280 1.2 matt static pci_chipset_tag_t pq3pci_pci_chipset_init(struct pq3pci_softc *);
281 1.2 matt
282 1.2 matt static SIMPLEQ_HEAD(,pq3pci_intrsource) pq3pci_intrsources
283 1.2 matt = SIMPLEQ_HEAD_INITIALIZER(pq3pci_intrsources);
284 1.2 matt static struct pq3pci_msigroup *pq3pci_msigroups[8];
285 1.2 matt
286 1.2 matt static struct pq3pci_intrsource *
287 1.2 matt pq3pci_intr_source_lookup(struct pq3pci_softc *, pci_intr_handle_t);
288 1.2 matt
289 1.2 matt static const char msi_intr_names[8][32][8] = {
290 1.2 matt {
291 1.2 matt "msi 0", "msi 1", "msi 2", "msi 3",
292 1.2 matt "msi 4", "msi 5", "msi 6", "msi 7",
293 1.2 matt "msi 8", "msi 9", "msi 10", "msi 11",
294 1.2 matt "msi 12", "msi 13", "msi 14", "msi 15",
295 1.2 matt "msi 16", "msi 17", "msi 18", "msi 19",
296 1.2 matt "msi 20", "msi 21", "msi 22", "msi 23",
297 1.2 matt "msi 24", "msi 25", "msi 26", "msi 27",
298 1.2 matt "msi 28", "msi 29", "msi 30", "msi 31",
299 1.2 matt }, {
300 1.2 matt "msi 32", "msi 33", "msi 34", "msi 35",
301 1.2 matt "msi 36", "msi 37", "msi 38", "msi 39",
302 1.2 matt "msi 40", "msi 41", "msi 42", "msi 43",
303 1.2 matt "msi 44", "msi 45", "msi 46", "msi 47",
304 1.2 matt "msi 48", "msi 49", "msi 50", "msi 51",
305 1.2 matt "msi 52", "msi 53", "msi 54", "msi 55",
306 1.2 matt "msi 56", "msi 57", "msi 58", "msi 59",
307 1.2 matt "msi 60", "msi 61", "msi 62", "msi 63",
308 1.2 matt }, {
309 1.2 matt "msi 64", "msi 65", "msi 66", "msi 67",
310 1.2 matt "msi 68", "msi 69", "msi 70", "msi 71",
311 1.2 matt "msi 72", "msi 73", "msi 74", "msi 75",
312 1.2 matt "msi 76", "msi 77", "msi 78", "msi 79",
313 1.2 matt "msi 80", "msi 81", "msi 82", "msi 83",
314 1.2 matt "msi 84", "msi 85", "msi 86", "msi 87",
315 1.2 matt "msi 88", "msi 89", "msi 90", "msi 91",
316 1.2 matt "msi 92", "msi 93", "msi 94", "msi 95",
317 1.2 matt }, {
318 1.2 matt "msi 96", "msi 97", "msi 98", "msi 99",
319 1.2 matt "msi 100", "msi 101", "msi 102", "msi 103",
320 1.2 matt "msi 104", "msi 105", "msi 106", "msi 107",
321 1.2 matt "msi 108", "msi 109", "msi 110", "msi 111",
322 1.2 matt "msi 112", "msi 113", "msi 114", "msi 115",
323 1.2 matt "msi 116", "msi 117", "msi 118", "msi 119",
324 1.2 matt "msi 120", "msi 121", "msi 122", "msi 123",
325 1.2 matt "msi 124", "msi 125", "msi 126", "msi 127",
326 1.2 matt }, {
327 1.2 matt "msi 128", "msi 129", "msi 130", "msi 131",
328 1.2 matt "msi 132", "msi 133", "msi 134", "msi 135",
329 1.2 matt "msi 136", "msi 137", "msi 138", "msi 139",
330 1.2 matt "msi 140", "msi 141", "msi 142", "msi 143",
331 1.2 matt "msi 144", "msi 145", "msi 146", "msi 147",
332 1.2 matt "msi 148", "msi 149", "msi 150", "msi 151",
333 1.2 matt "msi 152", "msi 153", "msi 154", "msi 155",
334 1.2 matt "msi 156", "msi 157", "msi 158", "msi 159",
335 1.2 matt }, {
336 1.2 matt "msi 160", "msi 161", "msi 162", "msi 163",
337 1.2 matt "msi 164", "msi 165", "msi 166", "msi 167",
338 1.2 matt "msi 168", "msi 169", "msi 170", "msi 171",
339 1.2 matt "msi 172", "msi 173", "msi 174", "msi 175",
340 1.2 matt "msi 176", "msi 177", "msi 178", "msi 179",
341 1.2 matt "msi 180", "msi 181", "msi 182", "msi 183",
342 1.2 matt "msi 184", "msi 185", "msi 186", "msi 187",
343 1.2 matt "msi 188", "msi 189", "msi 190", "msi 191",
344 1.2 matt }, {
345 1.2 matt "msi 192", "msi 193", "msi 194", "msi 195",
346 1.2 matt "msi 196", "msi 197", "msi 198", "msi 199",
347 1.2 matt "msi 200", "msi 201", "msi 202", "msi 203",
348 1.2 matt "msi 204", "msi 205", "msi 206", "msi 207",
349 1.2 matt "msi 208", "msi 209", "msi 210", "msi 211",
350 1.2 matt "msi 212", "msi 213", "msi 214", "msi 215",
351 1.2 matt "msi 216", "msi 217", "msi 218", "msi 219",
352 1.2 matt "msi 220", "msi 221", "msi 222", "msi 223",
353 1.2 matt }, {
354 1.2 matt "msi 224", "msi 225", "msi 226", "msi 227",
355 1.2 matt "msi 228", "msi 229", "msi 230", "msi 231",
356 1.2 matt "msi 232", "msi 233", "msi 234", "msi 235",
357 1.2 matt "msi 236", "msi 237", "msi 238", "msi 239",
358 1.2 matt "msi 240", "msi 241", "msi 242", "msi 243",
359 1.2 matt "msi 244", "msi 245", "msi 246", "msi 247",
360 1.2 matt "msi 248", "msi 249", "msi 250", "msi 251",
361 1.2 matt "msi 252", "msi 253", "msi 254", "msi 255",
362 1.2 matt },
363 1.2 matt };
364 1.2 matt
365 1.2 matt CFATTACH_DECL_NEW(pq3pci_cpunode, sizeof(struct pq3pci_softc),
366 1.2 matt pq3pci_cpunode_match, pq3pci_cpunode_attach, NULL, NULL);
367 1.2 matt
368 1.2 matt CFATTACH_DECL_NEW(pq3pcie_cpunode, sizeof(struct pq3pci_softc),
369 1.2 matt pq3pci_cpunode_match, pq3pci_cpunode_attach, NULL, NULL);
370 1.2 matt
371 1.2 matt int
372 1.2 matt pq3pci_cpunode_match(device_t parent, cfdata_t cf, void *aux)
373 1.2 matt {
374 1.2 matt
375 1.2 matt if (!e500_cpunode_submatch(parent, cf, cf->cf_name + 3, aux))
376 1.2 matt return 0;
377 1.2 matt
378 1.2 matt return 1;
379 1.2 matt }
380 1.2 matt
381 1.2 matt struct pq3pci_owin {
382 1.2 matt uint32_t potar;
383 1.2 matt uint32_t potear;
384 1.2 matt uint32_t powbar;
385 1.2 matt uint32_t powar;
386 1.2 matt };
387 1.2 matt
388 1.14 matt static void
389 1.14 matt pq3pci_owin_record(struct pq3pci_softc *sc, u_int winnum,
390 1.2 matt const struct pq3pci_owin *owin)
391 1.2 matt {
392 1.2 matt const bool io_win = (owin->powar & PEXOWAR_RTT) == PEXOWAR_RTT_IO;
393 1.2 matt struct pq3pci_bst *bs = io_win ? &sc->sc_pci_io_bst : &sc->sc_pci_mem_bst;
394 1.2 matt const uint64_t pci_base = ((uint64_t)owin->potar << 12)
395 1.2 matt | ((uint64_t)owin->potear << (32+12));
396 1.2 matt const uint64_t local_base = (uint64_t)owin->powbar << 12;
397 1.2 matt const u_int win_size_log2 = PEXIWAR_IWS_GET(owin->powar) + 1;
398 1.14 matt u_int slot;
399 1.2 matt
400 1.2 matt bs->bs_tag.pbs_flags = _BUS_SPACE_LITTLE_ENDIAN
401 1.2 matt | (io_win ? _BUS_SPACE_IO_TYPE : _BUS_SPACE_MEM_TYPE);
402 1.14 matt
403 1.14 matt for (slot = 0; slot < bs->bs_numwin; slot++) {
404 1.14 matt if (pci_base < bs->bs_base[slot]) {
405 1.14 matt for (size_t j = slot; j < bs->bs_numwin; j++) {
406 1.14 matt bs->bs_base[j+1] = bs->bs_base[j];
407 1.14 matt bs->bs_offset[j+1] = bs->bs_offset[j];
408 1.14 matt bs->bs_limit[j+1] = bs->bs_limit[j];
409 1.14 matt }
410 1.14 matt break;
411 1.14 matt }
412 1.14 matt }
413 1.14 matt bs->bs_base[slot] = pci_base;
414 1.14 matt bs->bs_offset[slot] = local_base - pci_base;
415 1.14 matt bs->bs_limit[slot] = pci_base + (1ULL << win_size_log2);
416 1.14 matt bs->bs_numwin++;
417 1.2 matt
418 1.2 matt #if 0
419 1.2 matt const char units[] = " KMGTP";
420 1.2 matt aprint_normal_dev(sc->sc_dev,
421 1.2 matt "outbound window %u: potar=%#x, potear=%#x, powbar=%x, powar=%#x\n",
422 1.2 matt winnum, owin->potar, owin->potear, owin->powbar, owin->powar);
423 1.2 matt aprint_normal_dev(sc->sc_dev,
424 1.3 matt "outbound window %u: maps %u%cB of PCI %s space @ %#"PRIx64" onto local addresses @ %#"PRIx64".\n",
425 1.2 matt winnum, 1 << (win_size_log2 % 10), units[win_size_log2 / 10],
426 1.2 matt (owin->powar & PEXOWAR_RTT) == PEXOWAR_RTT_IO ? "I/O" : "memory",
427 1.2 matt local_base, pci_base);
428 1.2 matt #endif
429 1.14 matt }
430 1.14 matt
431 1.14 matt static bool
432 1.14 matt pq3pci_owin_init(struct pq3pci_softc *sc, struct pq3pci_bst *bs, bool io_win)
433 1.14 matt {
434 1.14 matt if (bs->bs_numwin == 0)
435 1.14 matt return true;
436 1.14 matt
437 1.14 matt bs->bs_tag.pbs_base = bs->bs_base[0];
438 1.14 matt bs->bs_tag.pbs_offset = bs->bs_offset[0];
439 1.14 matt bs->bs_tag.pbs_limit = bs->bs_limit[bs->bs_numwin - 1];
440 1.2 matt
441 1.14 matt snprintf(bs->bs_name, sizeof(bs->bs_name), "%s-%s",
442 1.14 matt device_xname(sc->sc_dev), io_win ? "io" : "mem");
443 1.2 matt
444 1.2 matt #if 0
445 1.2 matt printf("%s: %s: base=%#x offset=%#x limit=%#x\n", __func__, bs->bs_name,
446 1.2 matt bs->bs_tag.pbs_base, bs->bs_tag.pbs_offset, bs->bs_tag.pbs_limit);
447 1.2 matt #endif
448 1.2 matt
449 1.2 matt int error = bus_space_init(&bs->bs_tag, bs->bs_name,
450 1.2 matt bs->bs_ex_storage, sizeof(bs->bs_ex_storage));
451 1.2 matt if (error) {
452 1.2 matt aprint_error(": failed to create %s bus space: %d\n",
453 1.2 matt bs->bs_name, error);
454 1.2 matt return false;
455 1.2 matt }
456 1.14 matt for (size_t slot = 1; slot < bs->bs_numwin; slot++) {
457 1.14 matt if (bs->bs_limit[slot - 1] < bs->bs_base[slot]) {
458 1.14 matt error = extent_alloc_region(bs->bs_tag.pbs_extent,
459 1.14 matt bs->bs_limit[slot - 1],
460 1.14 matt bs->bs_base[slot] - bs->bs_limit[slot - 1],
461 1.14 matt EX_WAITOK);
462 1.14 matt if (error) {
463 1.14 matt aprint_error(": failed to hole in %s bus space: %d\n",
464 1.14 matt bs->bs_name, error);
465 1.14 matt return false;
466 1.14 matt }
467 1.14 matt }
468 1.14 matt }
469 1.2 matt aprint_debug_dev(sc->sc_dev, "bus space %s created\n", bs->bs_name);
470 1.2 matt sc->sc_pba_flags |=
471 1.6 dyoung io_win ? PCI_FLAGS_IO_OKAY : PCI_FLAGS_MEM_OKAY;
472 1.2 matt return true;
473 1.2 matt }
474 1.2 matt
475 1.2 matt struct pq3pci_iwin {
476 1.2 matt uint32_t pitar;
477 1.2 matt uint32_t piwbar;
478 1.2 matt uint32_t piwbear;
479 1.2 matt uint32_t piwar;
480 1.2 matt };
481 1.2 matt
482 1.2 matt static bool
483 1.2 matt pq3pci_iwin_setup(struct pq3pci_softc *sc, u_int winnum,
484 1.2 matt const struct pq3pci_iwin *iwin)
485 1.2 matt {
486 1.2 matt const uint64_t pci_base = ((uint64_t)iwin->piwbar << 12)
487 1.2 matt | ((uint64_t)iwin->piwbear << (32+12));
488 1.2 matt const uint64_t local_base = (uint64_t)iwin->pitar << 12;
489 1.2 matt const u_int win_size_log2 = PEXIWAR_IWS_GET(iwin->piwar) + 1;
490 1.2 matt #if DEBUG > 1
491 1.2 matt const char units[] = " KMGTP";
492 1.2 matt aprint_normal_dev(sc->sc_dev,
493 1.2 matt "inbound window %u: pitar=%#x, piwbar=%x, piwbear=%#x, piwar=%#x\n",
494 1.2 matt winnum, iwin->pitar, iwin->piwbar, iwin->piwbear, iwin->piwar);
495 1.2 matt aprint_normal_dev(sc->sc_dev,
496 1.3 matt "inbound window %u: maps %u%cB of PCI address space @ %#"PRIx64" to local memory @ %#"PRIx64".\n",
497 1.2 matt winnum, 1 << (win_size_log2 % 10), units[win_size_log2 / 10],
498 1.2 matt pci_base, local_base);
499 1.2 matt #endif /* DEBUG */
500 1.2 matt /*
501 1.2 matt * Let's make sure this window is usable.
502 1.2 matt */
503 1.2 matt if (pci_base != 0) {
504 1.2 matt aprint_error(": invalid inbound window: "
505 1.2 matt "PCI base (%#"PRIx64" != 0\n", pci_base);
506 1.2 matt return false;
507 1.2 matt }
508 1.2 matt if (local_base != 0) {
509 1.2 matt aprint_error(": invalid inbound window: "
510 1.2 matt "local base (%#"PRIx64" != 0\n", local_base);
511 1.2 matt return false;
512 1.2 matt }
513 1.2 matt if ((iwin->piwar & PEXIWAR_RTT) != PEXIWAR_RTT_MEM_SNOOP) {
514 1.2 matt aprint_error(": invalid inbound window: "
515 1.2 matt "unsupported read transaction type (%#"PRIxMAX")\n",
516 1.2 matt iwin->piwar & PEXIWAR_RTT);
517 1.2 matt return false;
518 1.2 matt }
519 1.2 matt if ((iwin->piwar & PEXIWAR_WTT) != PEXIWAR_WTT_MEM_SNOOP) {
520 1.2 matt aprint_error(": invalid inbound window: "
521 1.2 matt "unsupported write transaction type (%#"PRIxMAX")\n",
522 1.2 matt iwin->piwar & PEXIWAR_WTT);
523 1.2 matt return false;
524 1.2 matt }
525 1.2 matt if ((iwin->piwar & PEXIWAR_TRGT) != PEXIWAR_TRGT_LOCALMEM) {
526 1.2 matt aprint_error(": invalid inbound window: "
527 1.2 matt "unsupported target (%#"PRIxMAX")\n",
528 1.2 matt iwin->piwar & PEXIWAR_TRGT);
529 1.2 matt return false;
530 1.2 matt }
531 1.2 matt if (board_info_get_number("mem-size") > (1ULL << win_size_log2)) {
532 1.2 matt aprint_error(": invalid inbound window: "
533 1.2 matt "doesn't map all of memory (%#"PRIx64" < %#"PRIx64")\n",
534 1.2 matt 1ULL << win_size_log2, board_info_get_number("mem-size"));
535 1.2 matt return false;
536 1.2 matt }
537 1.2 matt return true;
538 1.2 matt }
539 1.2 matt
540 1.2 matt static void
541 1.2 matt pq3pci_pch_callout(void *v)
542 1.2 matt {
543 1.2 matt struct pq3pci_callhand * const pch = v;
544 1.2 matt
545 1.2 matt int s = splraise(pch->pch_ipl);
546 1.2 matt (*pch->pch_ih.ih_func)(pch->pch_ih.ih_arg);
547 1.2 matt splx(s);
548 1.2 matt callout_schedule(&pch->pch_callout, 1);
549 1.2 matt }
550 1.2 matt
551 1.2 matt static int
552 1.2 matt pq3pci_msi_spurious_intr(void *v)
553 1.2 matt {
554 1.2 matt (void) v;
555 1.2 matt
556 1.2 matt return 0;
557 1.2 matt }
558 1.2 matt
559 1.2 matt static int
560 1.2 matt pq3pci_msi_intr(void *v)
561 1.2 matt {
562 1.2 matt struct pq3pci_msigroup * const msig = v;
563 1.2 matt
564 1.2 matt mutex_spin_enter(msig->msig_lock);
565 1.2 matt KASSERT(curcpu()->ci_cpl == msig->msig_ipl);
566 1.2 matt //KASSERT(curcpu()->ci_idepth == 0);
567 1.7 matt uint32_t matches = 0;
568 1.2 matt for (int rv = 0;;) {
569 1.2 matt uint32_t group = cpu_read_4(msig->msig_msir);
570 1.2 matt if (group == 0) {
571 1.2 matt mutex_spin_exit(msig->msig_lock);
572 1.2 matt return rv;
573 1.2 matt }
574 1.2 matt
575 1.2 matt const bool working_msi_p =
576 1.2 matt msig->msig_group != 0 || (group & 1) == 0;
577 1.2 matt if (working_msi_p) {
578 1.2 matt /*
579 1.2 matt * if MSIs are working, just clear the free MSIs.
580 1.2 matt */
581 1.7 matt KASSERTMSG((group & msig->msig_free_mask) == 0,
582 1.11 jym "%s: group#%u: unexpected MSIs (%#x)",
583 1.7 matt __func__, msig->msig_group,
584 1.11 jym group & msig->msig_free_mask);
585 1.2 matt group &= ~msig->msig_free_mask;
586 1.2 matt } else {
587 1.2 matt /*
588 1.2 matt * If MSIs are broken, we don't really what MSIs
589 1.2 matt * have happened.
590 1.2 matt */
591 1.2 matt for (struct pq3pci_msihand *msih = msig->msig_ihands + 31;
592 1.2 matt group != 0;
593 1.2 matt msih--) {
594 1.2 matt const u_int n = __builtin_clz(group);
595 1.2 matt msih -= n;
596 1.2 matt group <<= n + 1;
597 1.2 matt msih->msih_ev.ev_count++;
598 1.2 matt }
599 1.2 matt group = ~msig->msig_free_mask;
600 1.2 matt }
601 1.7 matt uint32_t this_msi = __BIT(31);
602 1.2 matt for (struct pq3pci_msihand *msih = msig->msig_ihands + 31;
603 1.2 matt group != 0;
604 1.2 matt msih--) {
605 1.2 matt KASSERT(msig->msig_ihands <= msih);
606 1.2 matt KASSERT(msih < &msig->msig_ihands[32]);
607 1.2 matt const u_int n = __builtin_clz(group);
608 1.2 matt msih -= n;
609 1.2 matt group <<= n + 1;
610 1.2 matt msih->msih_ev.ev_count += working_msi_p;
611 1.2 matt if ((*msih->msih_ih.ih_func)(msih->msih_ih.ih_arg)) {
612 1.2 matt rv = 1;
613 1.2 matt msih->msih_ev.ev_count += !working_msi_p;
614 1.7 matt matches |= this_msi;
615 1.7 matt } else if ((matches & this_msi) == 0) {
616 1.2 matt msih->msih_ev_spurious.ev_count += working_msi_p;
617 1.2 matt }
618 1.7 matt this_msi >>= n + 1;
619 1.2 matt }
620 1.2 matt }
621 1.2 matt }
622 1.2 matt
623 1.2 matt static int
624 1.2 matt pq3pci_onchip_intr(void *v)
625 1.2 matt {
626 1.2 matt panic(__func__);
627 1.2 matt }
628 1.2 matt
629 1.2 matt static int
630 1.2 matt pq3pci_pis_intr(void *v)
631 1.2 matt {
632 1.2 matt struct pq3pci_intrsource * const pis = v;
633 1.2 matt struct pq3pci_intrhand *pih;
634 1.2 matt int rv = 0;
635 1.2 matt
636 1.2 matt mutex_spin_enter(pis->pis_lock);
637 1.2 matt pis->pis_ev.ev_count++;
638 1.2 matt SIMPLEQ_FOREACH(pih, &pis->pis_ihands, pih_link) {
639 1.2 matt struct pq3pci_softc * const sc = pih->pih_ih.ih_sc;
640 1.2 matt int s = splraise(pih->pih_ipl);
641 1.2 matt pih->pih_count++;
642 1.2 matt rv = (*pih->pih_ih.ih_func)(pih->pih_ih.ih_arg);
643 1.2 matt splx(s);
644 1.2 matt #if 0
645 1.2 matt printf("%s %d:%s %"PRIu64": %p(%p) %"PRIu64": %d\n", __func__,
646 1.2 matt curcpu()->ci_idepth,
647 1.3 matt pis->pis_ev.ev_group, pis->pis_ev.ev_count,
648 1.2 matt pih->pih_ih.ih_func, pih->pih_ih.ih_arg, pih->pih_count, rv);
649 1.2 matt #endif
650 1.2 matt if (rv != 0) {
651 1.2 matt bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCI_INT_ACK);
652 1.2 matt break;
653 1.2 matt }
654 1.2 matt pih->pih_count--;
655 1.2 matt }
656 1.2 matt if (rv == 0)
657 1.2 matt pis->pis_ev_spurious.ev_count++;
658 1.2 matt mutex_spin_exit(pis->pis_lock);
659 1.2 matt return rv;
660 1.2 matt }
661 1.2 matt
662 1.2 matt static void
663 1.2 matt pq3pci_intr_source_setup(struct pq3pci_softc *sc,
664 1.2 matt struct pq3pci_intrsource *pis, pci_intr_handle_t handle)
665 1.2 matt {
666 1.2 matt SIMPLEQ_INIT(&pis->pis_ihands);
667 1.2 matt pis->pis_handle = handle;
668 1.2 matt pis->pis_ih = intr_establish(PIH_IRQ(handle), IPL_VM, PIH_IST(handle),
669 1.2 matt pq3pci_pis_intr, pis);
670 1.2 matt pis->pis_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_VM);
671 1.2 matt const char * const intrstr
672 1.2 matt = intr_string(PIH_IRQ(handle), PIH_IST(handle));
673 1.2 matt evcnt_attach_dynamic(&pis->pis_ev, EVCNT_TYPE_INTR,
674 1.2 matt NULL, intrstr, "intr");
675 1.2 matt evcnt_attach_dynamic(&pis->pis_ev_spurious, EVCNT_TYPE_INTR,
676 1.2 matt &pis->pis_ev, intrstr, "spurious intr");
677 1.2 matt SIMPLEQ_INSERT_TAIL(&pq3pci_intrsources, pis, pis_link);
678 1.2 matt }
679 1.2 matt
680 1.2 matt static bool
681 1.2 matt pq3pci_intrmap_setup(struct pq3pci_softc *sc,
682 1.2 matt const struct cpunode_locators *cnl)
683 1.2 matt {
684 1.2 matt char prop_name[32];
685 1.2 matt snprintf(prop_name, sizeof(prop_name), "%s%u-interrupt-map",
686 1.2 matt cnl->cnl_name, cnl->cnl_instance);
687 1.2 matt sc->sc_intrmap = board_info_get_object(prop_name);
688 1.2 matt if (sc->sc_intrmap == NULL) {
689 1.2 matt aprint_error(": missing %s board property", prop_name);
690 1.2 matt return false;
691 1.2 matt }
692 1.2 matt
693 1.2 matt KASSERT(prop_object_type(sc->sc_intrmap) == PROP_TYPE_DICTIONARY);
694 1.2 matt prop_number_t pn = prop_dictionary_get(sc->sc_intrmap, "interrupt-mask");
695 1.2 matt KASSERT(pn != NULL);
696 1.2 matt
697 1.2 matt sc->sc_intrmask = prop_number_unsigned_integer_value(pn);
698 1.2 matt
699 1.2 matt sc->sc_ih = intr_establish(cnl->cnl_intrs[0], IPL_VM, IST_ONCHIP,
700 1.2 matt pq3pci_onchip_intr, sc);
701 1.2 matt if (sc->sc_ih == NULL)
702 1.2 matt panic("%s: failed to establish interrupt %d\n",
703 1.2 matt device_xname(sc->sc_dev), cnl->cnl_intrs[0]);
704 1.3 matt
705 1.2 matt return true;
706 1.2 matt }
707 1.2 matt
708 1.2 matt void
709 1.2 matt pq3pci_cpunode_attach(device_t parent, device_t self, void *aux)
710 1.2 matt {
711 1.2 matt struct cpunode_softc * const psc = device_private(parent);
712 1.2 matt struct pq3pci_softc * const sc = device_private(self);
713 1.2 matt struct cpunode_attach_args * const cna = aux;
714 1.2 matt struct cpunode_locators * const cnl = &cna->cna_locs;
715 1.2 matt char buf[32];
716 1.2 matt
717 1.2 matt sc->sc_dev = self;
718 1.2 matt sc->sc_bst = cna->cna_memt;
719 1.2 matt psc->sc_children |= cna->cna_childmask;
720 1.2 matt sc->sc_pcie = strcmp(cnl->cnl_name, "pcie") == 0;
721 1.2 matt
722 1.2 matt const uint32_t pordevsr = cpu_read_4(GLOBAL_BASE + PORDEVSR);
723 1.2 matt if (sc->sc_pcie) {
724 1.2 matt u_int lanes = e500_truth_decode(cnl->cnl_instance, pordevsr,
725 1.2 matt pq3pci_pcie_lanes, __arraycount(pq3pci_pcie_lanes), 0);
726 1.2 matt if (lanes == 0) {
727 1.2 matt aprint_normal(": disabled\n");
728 1.2 matt return;
729 1.2 matt }
730 1.2 matt snprintf(buf, sizeof(buf), "PCI-Express x%u", lanes);
731 1.2 matt } else {
732 1.2 matt bool pcix_p = e500_truth_decode(cnl->cnl_instance, pordevsr,
733 1.2 matt pq3pci_pci_pcix, __arraycount(pq3pci_pci_pcix), 0);
734 1.2 matt u_int width = e500_truth_decode(cnl->cnl_instance, pordevsr,
735 1.2 matt pq3pci_pci_pci32, __arraycount(pq3pci_pci_pci32), 32);
736 1.2 matt snprintf(buf, sizeof(buf), "%u-bit PCI%s",
737 1.2 matt width, (pcix_p ? "X" : ""));
738 1.2 matt }
739 1.2 matt
740 1.2 matt if (!pq3pci_intrmap_setup(sc, cnl))
741 1.2 matt return;
742 1.2 matt
743 1.2 matt evcnt_attach_dynamic(&sc->sc_ev_spurious, EVCNT_TYPE_INTR, NULL,
744 1.2 matt device_xname(self), "spurious intr");
745 1.2 matt
746 1.2 matt int error = bus_space_map(sc->sc_bst, cnl->cnl_addr, cnl->cnl_size, 0,
747 1.2 matt &sc->sc_bsh);
748 1.2 matt if (error) {
749 1.2 matt aprint_error(": failed to map registers: %d\n", error);
750 1.2 matt return;
751 1.2 matt }
752 1.2 matt
753 1.2 matt u_int valid_owins = 0;
754 1.2 matt for (u_int i = 1, off = PEXOTAR1 - PEXOTAR0;
755 1.2 matt i < 4; i++, off += PEXOTAR1 - PEXOTAR0) {
756 1.2 matt struct pq3pci_owin owin;
757 1.2 matt owin.potar = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
758 1.2 matt PEXOTAR0 + off);
759 1.2 matt owin.potear = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
760 1.2 matt PEXOTEAR0 + off);
761 1.2 matt owin.powbar = 0;
762 1.2 matt if (i > 0) {
763 1.2 matt /* Doesn't exist for outbound window 0 */
764 1.2 matt owin.powbar = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
765 1.2 matt PEXOWBAR1 - (PEXOTAR1 - PEXOTAR0) + off);
766 1.2 matt }
767 1.2 matt owin.powar = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
768 1.2 matt PEXOWAR0 + off);
769 1.2 matt #if 0
770 1.2 matt aprint_normal_dev(self,
771 1.2 matt "owin[%u]: potar=%#x potear=%#x powbar=%#x powar=%#x\n",
772 1.2 matt i, owin.potar, owin.potear, owin.powbar, owin.powar);
773 1.2 matt #endif
774 1.2 matt if (owin.powar & PEXOWAR_EN) {
775 1.2 matt valid_owins++;
776 1.14 matt pq3pci_owin_record(sc, i, &owin);
777 1.2 matt }
778 1.2 matt }
779 1.14 matt if (!pq3pci_owin_init(sc, &sc->sc_pci_io_bst, true)
780 1.14 matt || !pq3pci_owin_init(sc, &sc->sc_pci_mem_bst, false)) {
781 1.14 matt return;
782 1.14 matt }
783 1.2 matt #ifndef PCI_NETBSD_CONFIGURE
784 1.2 matt if (valid_owins == 0) {
785 1.2 matt aprint_normal(": %s controller%s\n", buf,
786 1.2 matt " (disabled)");
787 1.2 matt return;
788 1.2 matt }
789 1.2 matt #endif
790 1.2 matt
791 1.2 matt u_int valid_iwins = 0;
792 1.2 matt for (u_int i = 0, off = 0; i < 3; i++, off += PEXITAR2 - PEXITAR1) {
793 1.2 matt struct pq3pci_iwin iwin;
794 1.2 matt iwin.pitar = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
795 1.2 matt PEXITAR1 + off);
796 1.2 matt iwin.piwbar = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
797 1.2 matt PEXIWBAR1 + off);
798 1.2 matt if (i > 0) {
799 1.2 matt /* Doesn't exist */
800 1.2 matt iwin.piwbear = bus_space_read_4(sc->sc_bst,
801 1.2 matt sc->sc_bsh,
802 1.2 matt PEXIWBEAR2 - (PEXITAR2 - PEXITAR1) + off);
803 1.2 matt } else {
804 1.2 matt iwin.piwbear = 0;
805 1.2 matt }
806 1.2 matt iwin.piwar = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
807 1.2 matt PEXIWAR1 + off);
808 1.2 matt #if 0
809 1.2 matt aprint_normal_dev(self,
810 1.2 matt "iwin[%u]: pitar=%#x piwbar=%#x piwbear=%#x piwar=%#x\n",
811 1.2 matt i, iwin.pitar, iwin.piwbar, iwin.piwbear, iwin.piwar);
812 1.2 matt #endif
813 1.2 matt if (iwin.piwar & PEXIWAR_EN) {
814 1.2 matt valid_iwins++;
815 1.2 matt if (!pq3pci_iwin_setup(sc, i, &iwin))
816 1.2 matt return;
817 1.2 matt }
818 1.2 matt }
819 1.2 matt
820 1.2 matt sc->sc_conf_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_VM);
821 1.2 matt
822 1.2 matt pci_chipset_tag_t pc = pq3pci_pci_chipset_init(sc);
823 1.2 matt
824 1.2 matt #ifndef PCI_NETBSD_CONFIGURE
825 1.2 matt if (valid_iwins == 0) {
826 1.2 matt aprint_normal(": %s controller%s\n", buf,
827 1.2 matt " (disabled)");
828 1.2 matt return;
829 1.2 matt }
830 1.2 matt #else
831 1.2 matt if (sc->sc_pcie && pci_conf_read(pc, 0, PEX_LTSSM) < LTSSM_L0) {
832 1.2 matt aprint_normal(": %s controller%s\n", buf,
833 1.2 matt " (offline)");
834 1.2 matt return;
835 1.2 matt }
836 1.2 matt if (!sc->sc_pcie && (pci_conf_read(pc, 0, PCI_PBFR) & PBFR_PAH)) {
837 1.2 matt aprint_normal(": %s controller%s\n", buf,
838 1.2 matt " (agent mode)");
839 1.2 matt return;
840 1.2 matt }
841 1.2 matt if (valid_iwins == 0) {
842 1.2 matt struct pq3pci_iwin iwin = {
843 1.2 matt .pitar = 0,
844 1.2 matt .piwbar = 0,
845 1.2 matt .piwbear = 0,
846 1.2 matt .piwar = PEXIWAR_EN|PEXIWAR_PF|PEXIWAR_TRGT_LOCALMEM
847 1.2 matt |PEXIWAR_RTT_MEM_SNOOP|PEXIWAR_WTT_MEM_SNOOP
848 1.2 matt |__SHIFTIN(30-__builtin_clz(pmemsize),PEXIWAR_IWS),
849 1.2 matt };
850 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXITAR2, iwin.pitar);
851 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXIWBAR2, iwin.piwbar);
852 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXIWBEAR2, iwin.piwbear);
853 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXIWAR2, iwin.piwar);
854 1.2 matt
855 1.2 matt if (!pq3pci_iwin_setup(sc, 2, &iwin)) {
856 1.2 matt aprint_error(": error creating inbound window\n");
857 1.2 matt return;
858 1.2 matt }
859 1.2 matt
860 1.2 matt }
861 1.2 matt
862 1.2 matt if (valid_owins == 0) {
863 1.2 matt u_long membase, iobase;
864 1.2 matt error = extent_alloc(pcimem_ex, PCI_MEMSIZE, PCI_MEMSIZE,
865 1.2 matt PCI_MEMSIZE, EX_WAITOK, &membase);
866 1.2 matt if (error) {
867 1.2 matt aprint_error(
868 1.2 matt ": error allocating address space for %s: %d\n",
869 1.2 matt "PCI memory", error);
870 1.2 matt return;
871 1.2 matt }
872 1.2 matt struct pq3pci_owin owin1 = {
873 1.2 matt .potar = membase >> 12,
874 1.2 matt .potear = 0,
875 1.2 matt .powbar = membase >> 12,
876 1.2 matt .powar = PEXOWAR_EN|PEXOWAR_TC0
877 1.2 matt |PEXOWAR_RTT_MEM|PEXOWAR_WTT_MEM
878 1.2 matt |__SHIFTIN(ilog2(PCI_MEMSIZE)-1,PEXOWAR_OWS),
879 1.2 matt };
880 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOTAR1, owin1.potar);
881 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOTEAR1, owin1.potear);
882 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOWBAR1, owin1.powbar);
883 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOWAR1, owin1.powar);
884 1.14 matt pq3pci_owin_record(sc, 1, &owin1);
885 1.14 matt if (!pq3pci_owin_init(sc, &sc->sc_pci_mem_bst, false) {
886 1.2 matt return;
887 1.2 matt }
888 1.2 matt
889 1.2 matt error = extent_alloc(pciio_ex, PCI_IOSIZE, PCI_IOSIZE,
890 1.2 matt PCI_IOSIZE, EX_WAITOK, &iobase);
891 1.2 matt if (error) {
892 1.2 matt aprint_error(
893 1.2 matt ": error allocating address space for %s: %d\n",
894 1.2 matt "PCI I/O space", error);
895 1.2 matt return;
896 1.2 matt }
897 1.2 matt struct pq3pci_owin owin2 = {
898 1.2 matt .potar = 0,
899 1.2 matt .potear = 0,
900 1.2 matt .powbar = iobase >> 12,
901 1.2 matt .powar = PEXOWAR_EN|PEXOWAR_TC0
902 1.2 matt |PEXOWAR_RTT_IO|PEXOWAR_WTT_IO
903 1.2 matt |__SHIFTIN(ilog2(PCI_IOSIZE)-1,PEXOWAR_OWS),
904 1.2 matt };
905 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOTAR2, owin2.potar);
906 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOTEAR2, owin2.potear);
907 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOWBAR2, owin2.powbar);
908 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOWAR2, owin2.powar);
909 1.14 matt pq3pci_owin_record(sc, 2, &owin1);
910 1.14 matt if (!pq3pci_owin_init(sc, &sc->sc_pci_io_bst, true) {
911 1.2 matt return;
912 1.2 matt }
913 1.2 matt
914 1.2 matt struct extent *ioext = extent_create("pciio", 0, PCI_IOSIZE,
915 1.12 para NULL, 0, EX_NOWAIT);
916 1.2 matt struct extent *memext = extent_create("pcimem", membase,
917 1.12 para membase + PCI_MEMSIZE, NULL, 0, EX_NOWAIT);
918 1.3 matt
919 1.2 matt error = pci_configure_bus(pc, ioext, memext, NULL, 0,
920 1.2 matt curcpu()->ci_ci.dcache_line_size);
921 1.3 matt
922 1.2 matt extent_destroy(ioext);
923 1.2 matt extent_destroy(memext);
924 1.2 matt
925 1.2 matt if (error) {
926 1.2 matt aprint_normal(": configuration failed\n");
927 1.2 matt return;
928 1.2 matt }
929 1.2 matt }
930 1.2 matt #endif
931 1.2 matt
932 1.2 matt aprint_normal(": %s controller%s\n", buf, "");
933 1.2 matt
934 1.2 matt struct pcibus_attach_args pba;
935 1.2 matt memset(&pba, 0, sizeof(pba));
936 1.2 matt
937 1.2 matt pba.pba_flags = sc->sc_pba_flags | PCI_FLAGS_MSI_OKAY
938 1.2 matt | PCI_FLAGS_MSIX_OKAY;
939 1.6 dyoung if (pba.pba_flags & PCI_FLAGS_IO_OKAY)
940 1.2 matt pba.pba_iot = pc->pc_iot;
941 1.6 dyoung if (pba.pba_flags & PCI_FLAGS_MEM_OKAY)
942 1.2 matt pba.pba_memt = pc->pc_memt;
943 1.2 matt pba.pba_dmat = cna->cna_dmat;
944 1.2 matt pba.pba_pc = pc;
945 1.2 matt pba.pba_bus = 0;
946 1.2 matt
947 1.2 matt /*
948 1.2 matt * Program BAR0 so that MSIs can work.
949 1.2 matt */
950 1.2 matt pci_conf_write(pc, 0, PCI_BAR0, sc->sc_bst->pbs_offset);
951 1.2 matt pcireg_t cmdsts = pci_conf_read(pc, 0, PCI_COMMAND_STATUS_REG);
952 1.2 matt cmdsts |= PCI_COMMAND_INTERRUPT_DISABLE;
953 1.2 matt pci_conf_write(pc, 0, PCI_COMMAND_STATUS_REG, cmdsts);
954 1.2 matt
955 1.2 matt #if 0
956 1.2 matt /*
957 1.2 matt *
958 1.2 matt */
959 1.2 matt pq3pci_intr_source_lookup(sc, PIH_MAKE(0, IST_LEVEL, 0));
960 1.2 matt #endif
961 1.2 matt #if 0
962 1.2 matt if (sc->sc_pcie)
963 1.2 matt pci_conf_print(pc, 0, NULL);
964 1.2 matt #endif
965 1.2 matt
966 1.2 matt config_found_ia(self, "pcibus", &pba, pcibusprint);
967 1.2 matt }
968 1.2 matt
969 1.2 matt static void
970 1.2 matt pq3pci_attach_hook(device_t parent, device_t self,
971 1.2 matt struct pcibus_attach_args *pba)
972 1.2 matt {
973 1.2 matt /* do nothing */
974 1.2 matt }
975 1.2 matt
976 1.2 matt static int
977 1.2 matt pq3pci_bus_maxdevs(void *v, int busno)
978 1.2 matt {
979 1.2 matt struct pq3pci_softc * const sc = v;
980 1.2 matt return sc->sc_pcie && busno < 2 ? 1 : 32;
981 1.2 matt }
982 1.2 matt
983 1.2 matt static void
984 1.2 matt pq3pci_decompose_tag(void *v, pcitag_t tag, int *bus, int *dev, int *func)
985 1.2 matt {
986 1.2 matt if (bus)
987 1.2 matt *bus = (tag >> 16) & 0xff;
988 1.2 matt if (dev)
989 1.2 matt *dev = (tag >> 11) & 0x1f;
990 1.2 matt if (func)
991 1.2 matt *func = (tag >> 8) & 0x07;
992 1.2 matt }
993 1.2 matt
994 1.2 matt static pcitag_t
995 1.2 matt pq3pci_make_tag(void *v, int bus, int dev, int func)
996 1.2 matt {
997 1.2 matt return (bus << 16) | (dev << 11) | (func << 8);
998 1.2 matt }
999 1.2 matt
1000 1.2 matt static inline pcitag_t
1001 1.2 matt pq3pci_config_addr_read(pci_chipset_tag_t pc)
1002 1.2 matt {
1003 1.2 matt pcitag_t v;
1004 1.2 matt __asm volatile("lwz\t%0, 0(%1)" : "=r"(v) : "b"(pc->pc_addr));
1005 1.2 matt __asm volatile("mbar\n\tmsync");
1006 1.2 matt return v;
1007 1.2 matt }
1008 1.2 matt
1009 1.2 matt static inline void
1010 1.2 matt pq3pci_config_addr_write(pci_chipset_tag_t pc, pcitag_t v)
1011 1.2 matt {
1012 1.2 matt __asm volatile("stw\t%0, 0(%1)" :: "r"(v), "b"(pc->pc_addr));
1013 1.2 matt __asm volatile("mbar\n\tmsync");
1014 1.2 matt }
1015 1.2 matt
1016 1.2 matt static inline pcireg_t
1017 1.2 matt pq3pci_config_data_read(pci_chipset_tag_t pc)
1018 1.2 matt {
1019 1.2 matt pcireg_t v;
1020 1.2 matt __asm volatile("lwbrx\t%0, 0, %1" : "=r"(v) : "b"(pc->pc_data));
1021 1.2 matt __asm volatile("mbar\n\tmsync");
1022 1.2 matt return v;
1023 1.2 matt }
1024 1.2 matt
1025 1.2 matt static inline void
1026 1.2 matt pq3pci_config_data_write(pci_chipset_tag_t pc, pcireg_t v)
1027 1.2 matt {
1028 1.2 matt __asm volatile("stwbrx\t%0, 0, %1" :: "r"(v), "r"(pc->pc_data));
1029 1.2 matt __asm volatile("mbar\n\tmsync");
1030 1.2 matt }
1031 1.2 matt
1032 1.2 matt static pcireg_t
1033 1.2 matt pq3pci_conf_read(void *v, pcitag_t tag, int reg)
1034 1.2 matt {
1035 1.2 matt struct pq3pci_softc * const sc = v;
1036 1.2 matt struct genppc_pci_chipset * const pc = &sc->sc_pc;
1037 1.2 matt
1038 1.2 matt if (reg >= 256) {
1039 1.2 matt if (!sc->sc_pcie)
1040 1.2 matt return 0xffffffff;
1041 1.2 matt reg = (reg & 0xff) | ((reg & 0xf00) << 16);
1042 1.2 matt }
1043 1.2 matt if (sc->sc_pcie && ((tag >> 16) & 0xff) != 0) {
1044 1.2 matt // pcireg_t slot_status = pci_conf_read(pc, 0, 0x64);
1045 1.2 matt // printf("%s: tag 0x0 slot status: %#x\n",__func__, slot_status);
1046 1.2 matt // if ((slot_status & __BIT(6+16)) == 0)
1047 1.2 matt // printf(" addr=%#llx ", tag | reg | PEX_CONFIG_ADDR_EN);
1048 1.2 matt // return 0xffffffff;
1049 1.2 matt }
1050 1.2 matt
1051 1.2 matt mutex_spin_enter(sc->sc_conf_lock);
1052 1.2 matt
1053 1.2 matt pq3pci_config_addr_write(pc, tag | reg | PEX_CONFIG_ADDR_EN);
1054 1.2 matt pcireg_t rv = pq3pci_config_data_read(pc);
1055 1.2 matt
1056 1.2 matt mutex_spin_exit(sc->sc_conf_lock);
1057 1.2 matt
1058 1.2 matt #if 0
1059 1.2 matt uint32_t err = bus_space_read_4(sc->sc_bst, sc->sc_bsh, PEX_ERR_DR);
1060 1.2 matt if (err & PEXERRDR_ICCA) {
1061 1.2 matt aprint_error_dev(sc->sc_dev, "%s: tag %#x reg %#x icca: %#x\n",
1062 1.2 matt __func__, tag, reg, pq3pci_config_addr_read(pc));
1063 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEX_ERR_DR,
1064 1.2 matt PEXERRDR_ICCA);
1065 1.2 matt }
1066 1.2 matt #endif
1067 1.2 matt return rv;
1068 1.2 matt }
1069 1.2 matt
1070 1.2 matt static void
1071 1.2 matt pq3pci_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
1072 1.2 matt {
1073 1.2 matt struct pq3pci_softc * const sc = v;
1074 1.2 matt struct genppc_pci_chipset * const pc = &sc->sc_pc;
1075 1.2 matt
1076 1.2 matt if (reg >= 256) {
1077 1.2 matt if (!sc->sc_pcie)
1078 1.2 matt return;
1079 1.2 matt reg = (reg & 0xff) | ((reg & 0xf00) << 16);
1080 1.2 matt }
1081 1.2 matt
1082 1.2 matt mutex_spin_enter(sc->sc_conf_lock);
1083 1.2 matt
1084 1.2 matt #if 0
1085 1.2 matt aprint_error_dev(sc->sc_dev, "%s: tag %#x reg %#x data %#x\n",
1086 1.2 matt __func__, tag, reg, data);
1087 1.2 matt #endif
1088 1.2 matt pq3pci_config_addr_write(pc, tag | reg | PEX_CONFIG_ADDR_EN);
1089 1.2 matt pq3pci_config_data_write(pc, data);
1090 1.2 matt
1091 1.2 matt mutex_spin_exit(sc->sc_conf_lock);
1092 1.2 matt }
1093 1.2 matt
1094 1.2 matt static int
1095 1.8 matt pq3pci_conf_hook(void *v, int bus, int dev, int func, pcireg_t id)
1096 1.2 matt {
1097 1.8 matt struct pq3pci_softc * const sc = v;
1098 1.2 matt if (sc->sc_pcie && bus != 0) {
1099 1.8 matt pcireg_t slot_status = pci_conf_read(&sc->sc_pc, 0, 0x64);
1100 1.2 matt if ((slot_status & __BIT(6+16)) == 0)
1101 1.2 matt return 0;
1102 1.2 matt }
1103 1.2 matt if (!sc->sc_pcie && bus == 0 && dev == 0) {
1104 1.2 matt return PCI_CONF_DEFAULT ^ (PCI_CONF_MAP_IO|PCI_CONF_MAP_MEM|PCI_CONF_MAP_ROM);
1105 1.2 matt }
1106 1.2 matt return PCI_CONF_DEFAULT;
1107 1.2 matt }
1108 1.2 matt
1109 1.2 matt static void
1110 1.2 matt pq3pci_msi_group_setup(struct pq3pci_msigroup *msig, u_int group, int ipl)
1111 1.2 matt {
1112 1.2 matt const char (*intr_names)[8] = msi_intr_names[group];
1113 1.2 matt
1114 1.2 matt KASSERT(ipl == IPL_VM);
1115 1.2 matt
1116 1.2 matt pq3pci_msigroups[group] = msig;
1117 1.2 matt msig->msig_group = group;
1118 1.2 matt msig->msig_free_mask = ~0 << (group == 0);
1119 1.2 matt msig->msig_ipl = ipl;
1120 1.2 matt msig->msig_lock = mutex_obj_alloc(MUTEX_DEFAULT, ipl);
1121 1.2 matt msig->msig_ih = intr_establish(msig->msig_group, ipl, IST_MSIGROUP,
1122 1.2 matt pq3pci_msi_intr, msig);
1123 1.2 matt msig->msig_msir = OPENPIC_BASE + OPENPIC_MSIR(msig->msig_group);
1124 1.2 matt for (u_int i = 0; i < __arraycount(msig->msig_ihands); i++) {
1125 1.2 matt struct pq3pci_msihand * const msih = msig->msig_ihands + i;
1126 1.2 matt msih->msih_ih.ih_class = IH_MSI;
1127 1.2 matt msih->msih_ih.ih_func = pq3pci_msi_spurious_intr;
1128 1.2 matt msih->msih_ih.ih_arg = msih;
1129 1.2 matt msih->msih_group = msig;
1130 1.2 matt evcnt_attach_dynamic(&msih->msih_ev, EVCNT_TYPE_INTR,
1131 1.2 matt NULL, intr_names[i], "intr");
1132 1.2 matt evcnt_attach_dynamic(&msih->msih_ev_spurious, EVCNT_TYPE_INTR,
1133 1.2 matt &msih->msih_ev, intr_names[i], "spurious intr");
1134 1.2 matt }
1135 1.2 matt }
1136 1.2 matt
1137 1.2 matt static pci_intr_handle_t
1138 1.2 matt pq3pci_msi_alloc(int ipl, u_int rmsi)
1139 1.2 matt {
1140 1.2 matt size_t freegroup = 0;
1141 1.2 matt size_t maplen = __arraycount(pq3pci_msigroups);
1142 1.2 matt KASSERT(rmsi <= 5);
1143 1.2 matt uint32_t bitmap[maplen];
1144 1.2 matt
1145 1.2 matt for (u_int i = 0; i < maplen; i++) {
1146 1.2 matt struct pq3pci_msigroup * const msig = pq3pci_msigroups[i];
1147 1.2 matt if (msig == NULL) {
1148 1.2 matt bitmap[i] = 0;
1149 1.2 matt if (freegroup == 0)
1150 1.2 matt freegroup = i + 1;
1151 1.2 matt continue;
1152 1.2 matt }
1153 1.2 matt /*
1154 1.2 matt * If this msigroup has the wrong IPL or there's nothing
1155 1.2 matt * free, try the next one.
1156 1.2 matt */
1157 1.2 matt if (msig->msig_ipl != ipl || msig->msig_free_mask == 0) {
1158 1.2 matt bitmap[i] = 0;
1159 1.2 matt continue;
1160 1.2 matt }
1161 1.2 matt
1162 1.2 matt bitmap[i] = msig->msig_free_mask;
1163 1.2 matt }
1164 1.2 matt for (u_int i = 0; i < maplen; i++) {
1165 1.2 matt uint32_t mapbits = bitmap[i];
1166 1.2 matt u_int n = ffs(mapbits);
1167 1.2 matt if (n--) {
1168 1.2 matt return PIH_MAKE(i * 32 + n, IST_MSI, 0);
1169 1.2 matt }
1170 1.2 matt }
1171 1.2 matt
1172 1.2 matt if (freegroup-- == 0)
1173 1.2 matt return 0;
1174 1.2 matt
1175 1.2 matt struct pq3pci_msigroup * const msig =
1176 1.2 matt kmem_zalloc(sizeof(*msig), KM_SLEEP);
1177 1.2 matt KASSERT(msig != NULL);
1178 1.2 matt pq3pci_msi_group_setup(msig, freegroup, ipl);
1179 1.2 matt u_int n = ffs(msig->msig_free_mask) - 1;
1180 1.2 matt return PIH_MAKE(freegroup * 32 + n, IST_MSI, 0);
1181 1.2 matt }
1182 1.2 matt
1183 1.2 matt static struct pq3pci_msihand *
1184 1.2 matt pq3pci_msi_lookup(pci_intr_handle_t handle)
1185 1.2 matt {
1186 1.2 matt const int irq = PIH_IRQ(handle);
1187 1.2 matt KASSERT(irq < 256);
1188 1.2 matt struct pq3pci_msigroup * const msig = pq3pci_msigroups[irq / 32];
1189 1.2 matt KASSERT(msig != NULL);
1190 1.2 matt return &msig->msig_ihands[irq & 31];
1191 1.2 matt }
1192 1.2 matt
1193 1.2 matt static struct pq3pci_msihand *
1194 1.2 matt pq3pci_msi_claim(pci_intr_handle_t handle)
1195 1.2 matt {
1196 1.2 matt const int irq = PIH_IRQ(handle);
1197 1.2 matt uint32_t irq_mask = __BIT(irq & 31);
1198 1.2 matt KASSERT(irq < 256);
1199 1.2 matt struct pq3pci_msigroup * const msig = pq3pci_msigroups[irq / 32];
1200 1.2 matt KASSERT(msig != NULL);
1201 1.2 matt struct pq3pci_msihand * const msih = &msig->msig_ihands[irq & 31];
1202 1.2 matt mutex_spin_enter(msig->msig_lock);
1203 1.2 matt KASSERT(msig->msig_free_mask & irq_mask);
1204 1.2 matt msig->msig_free_mask ^= irq_mask;
1205 1.2 matt mutex_spin_exit(msig->msig_lock);
1206 1.2 matt return msih;
1207 1.2 matt }
1208 1.2 matt
1209 1.2 matt static struct pq3pci_intrsource *
1210 1.2 matt pq3pci_intr_source_lookup(struct pq3pci_softc *sc, pci_intr_handle_t handle)
1211 1.2 matt {
1212 1.2 matt struct pq3pci_intrsource *pis;
1213 1.2 matt SIMPLEQ_FOREACH(pis, &pq3pci_intrsources, pis_link) {
1214 1.2 matt if (pis->pis_handle == handle)
1215 1.2 matt return pis;
1216 1.2 matt }
1217 1.2 matt pis = kmem_zalloc(sizeof(*pis), KM_SLEEP);
1218 1.2 matt pq3pci_intr_source_setup(sc, pis, handle);
1219 1.2 matt return pis;
1220 1.2 matt }
1221 1.2 matt
1222 1.2 matt static pci_intr_handle_t
1223 1.5 dyoung pq3pci_intr_handle_lookup(struct pq3pci_softc *sc,
1224 1.5 dyoung const struct pci_attach_args *pa)
1225 1.2 matt {
1226 1.2 matt prop_dictionary_t entry;
1227 1.2 matt
1228 1.2 matt if (sc->sc_pcie) do {
1229 1.2 matt pcireg_t msictl;
1230 1.2 matt int msioff;
1231 1.2 matt if (!pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_MSI,
1232 1.2 matt &msioff, &msictl))
1233 1.2 matt break;
1234 1.2 matt msictl = pci_conf_read(pa->pa_pc, pa->pa_tag, msioff);
1235 1.2 matt msictl &= ~PCI_MSI_CTL_MSI_ENABLE;
1236 1.9 dyoung msictl &= ~PCI_MSI_CTL_MME_MASK;
1237 1.9 dyoung int rmsi = __SHIFTOUT(msictl, PCI_MSI_CTL_MMC_MASK);
1238 1.2 matt pci_conf_write(pa->pa_pc, pa->pa_tag, msioff, msictl);
1239 1.2 matt pci_intr_handle_t handle = pq3pci_msi_alloc(IPL_VM, rmsi);
1240 1.2 matt struct pq3pci_msihand * const msih = pq3pci_msi_lookup(handle);
1241 1.2 matt msih->msih_tag = pa->pa_tag;
1242 1.2 matt msih->msih_msioff = msioff;
1243 1.2 matt return handle;
1244 1.2 matt } while (false);
1245 1.2 matt
1246 1.2 matt
1247 1.2 matt if (sc->sc_intrmask == 0) {
1248 1.2 matt entry = prop_dictionary_get(sc->sc_intrmap, "000000");
1249 1.2 matt } else {
1250 1.2 matt char prop_name[8];
1251 1.2 matt u_int intrinc = __LOWEST_SET_BIT(sc->sc_intrmask);
1252 1.2 matt pcitag_t tag = (pa->pa_intrpin - PCI_INTERRUPT_PIN_A) * intrinc;
1253 1.2 matt
1254 1.2 matt snprintf(prop_name, sizeof(prop_name), "%06x",
1255 1.2 matt tag & sc->sc_intrmask);
1256 1.2 matt
1257 1.2 matt #if 0
1258 1.2 matt printf("%s: %#x %#x %u (%u) -> %#x & %#x -> %#x <%s>\n",
1259 1.2 matt __func__, pa->pa_tag, pa->pa_intrtag, pa->pa_intrpin, pa->pa_rawintrpin,
1260 1.2 matt tag, sc->sc_intrmask, tag & sc->sc_intrmask, prop_name);
1261 1.2 matt #endif
1262 1.2 matt
1263 1.2 matt entry = prop_dictionary_get(sc->sc_intrmap, prop_name);
1264 1.2 matt }
1265 1.2 matt KASSERT(entry != NULL);
1266 1.2 matt KASSERT(prop_object_type(entry) == PROP_TYPE_DICTIONARY);
1267 1.2 matt
1268 1.2 matt prop_number_t pn_irq = prop_dictionary_get(entry, "interrupt");
1269 1.2 matt KASSERT(pn_irq != NULL);
1270 1.2 matt KASSERT(prop_object_type(pn_irq) == PROP_TYPE_NUMBER);
1271 1.2 matt int irq = prop_number_unsigned_integer_value(pn_irq);
1272 1.2 matt prop_number_t pn_ist = prop_dictionary_get(entry, "type");
1273 1.2 matt KASSERT(pn_ist != NULL);
1274 1.2 matt KASSERT(prop_object_type(pn_ist) == PROP_TYPE_NUMBER);
1275 1.2 matt int ist = prop_number_unsigned_integer_value(pn_ist);
1276 1.2 matt
1277 1.2 matt return PIH_MAKE(irq, ist, 0);
1278 1.2 matt }
1279 1.2 matt
1280 1.2 matt static int
1281 1.5 dyoung pq3pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *handlep)
1282 1.2 matt {
1283 1.2 matt struct pq3pci_softc * const sc = pa->pa_pc->pc_intr_v;
1284 1.2 matt
1285 1.2 matt if (pa->pa_intrpin == PCI_INTERRUPT_PIN_NONE)
1286 1.2 matt return ENOENT;
1287 1.2 matt
1288 1.2 matt *handlep = pq3pci_intr_handle_lookup(sc, pa);
1289 1.2 matt
1290 1.2 matt return 0;
1291 1.2 matt }
1292 1.2 matt
1293 1.2 matt static const char *
1294 1.2 matt pq3pci_intr_string(void *v, pci_intr_handle_t handle)
1295 1.2 matt {
1296 1.2 matt if (PIH_IST(handle) == IST_MSI) {
1297 1.2 matt const char (*intr_names)[8] = msi_intr_names[0];
1298 1.2 matt return intr_names[PIH_IRQ(handle)];
1299 1.2 matt }
1300 1.2 matt
1301 1.2 matt return intr_string(PIH_IRQ(handle), PIH_IST(handle));
1302 1.2 matt }
1303 1.2 matt
1304 1.2 matt static const struct evcnt *
1305 1.2 matt pq3pci_intr_evcnt(void *v, pci_intr_handle_t handle)
1306 1.2 matt {
1307 1.2 matt struct pq3pci_softc * const sc = v;
1308 1.2 matt struct pq3pci_intrsource * const pis =
1309 1.2 matt pq3pci_intr_source_lookup(sc, handle);
1310 1.2 matt
1311 1.2 matt KASSERT(pis != NULL);
1312 1.2 matt
1313 1.2 matt return &pis->pis_ev;
1314 1.2 matt }
1315 1.2 matt
1316 1.2 matt static void *
1317 1.2 matt pq3pci_intr_establish(void *v, pci_intr_handle_t handle, int ipl,
1318 1.2 matt int (*func)(void *), void *arg)
1319 1.2 matt {
1320 1.2 matt struct pq3pci_softc * const sc = v;
1321 1.2 matt
1322 1.2 matt if (0) {
1323 1.2 matt struct pq3pci_callhand * const pch =
1324 1.2 matt kmem_zalloc(sizeof(*pch), KM_SLEEP);
1325 1.2 matt KASSERT(pch);
1326 1.2 matt pch->pch_ih.ih_arg = arg;
1327 1.2 matt pch->pch_ih.ih_func = func;
1328 1.2 matt pch->pch_ih.ih_sc = sc;
1329 1.2 matt pch->pch_ipl = ipl;
1330 1.2 matt
1331 1.2 matt callout_init(&pch->pch_callout, 0);
1332 1.2 matt callout_reset(&pch->pch_callout, 1, pq3pci_pch_callout, pch);
1333 1.2 matt
1334 1.2 matt return pch;
1335 1.2 matt }
1336 1.2 matt
1337 1.2 matt const int ist = PIH_IST(handle);
1338 1.2 matt
1339 1.2 matt if (ist == IST_MSI) {
1340 1.2 matt pci_chipset_tag_t pc = &sc->sc_pc;
1341 1.2 matt struct pq3pci_msihand * const msih = pq3pci_msi_claim(handle);
1342 1.2 matt pcireg_t cmdsts, msictl;
1343 1.2 matt
1344 1.2 matt if (msih == NULL)
1345 1.2 matt return NULL;
1346 1.2 matt
1347 1.2 matt struct pq3pci_msigroup * const msig = msih->msih_group;
1348 1.2 matt const pcitag_t tag = msih->msih_tag;
1349 1.2 matt
1350 1.2 matt mutex_spin_enter(msig->msig_lock);
1351 1.2 matt msih->msih_ih.ih_class = IH_MSI;
1352 1.2 matt msih->msih_ih.ih_arg = arg;
1353 1.2 matt msih->msih_ih.ih_func = func;
1354 1.2 matt msih->msih_ih.ih_sc = sc;
1355 1.2 matt
1356 1.2 matt int off = msih->msih_msioff;
1357 1.2 matt msictl = pci_conf_read(pc, tag, off);
1358 1.2 matt
1359 1.2 matt /*
1360 1.2 matt * The PCSRBAR has already been setup as a 1:1 BAR so we point
1361 1.2 matt * MSIs at the MSII register in the OpenPIC.
1362 1.2 matt */
1363 1.2 matt off += 4;
1364 1.2 matt pci_conf_write(pc, tag, off,
1365 1.2 matt sc->sc_bst->pbs_offset + OPENPIC_BASE + OPENPIC_MSIIR);
1366 1.2 matt
1367 1.2 matt /*
1368 1.2 matt * Upper address is going to be 0.
1369 1.2 matt */
1370 1.2 matt if (msictl & PCI_MSI_CTL_64BIT_ADDR) {
1371 1.2 matt off += 4;
1372 1.2 matt pci_conf_write(pc, tag, off, 0);
1373 1.2 matt }
1374 1.2 matt
1375 1.2 matt /*
1376 1.2 matt * Set the magic value. Since PCI writes this to the least
1377 1.2 matt * significant byte of AD[31:0], let's hope the bridge byte
1378 1.2 matt * swaps to so it's the most significant bytes or nothing is
1379 1.2 matt * going to happen.
1380 1.2 matt */
1381 1.2 matt off += 4;
1382 1.2 matt pci_conf_write(pc, tag, off, PIH_IRQ(handle));
1383 1.2 matt
1384 1.2 matt /*
1385 1.2 matt * Should the driver do this? How would it know to do it?
1386 1.2 matt */
1387 1.2 matt if (msictl & PCI_MSI_CTL_PERVEC_MASK) {
1388 1.2 matt off += 4;
1389 1.2 matt pci_conf_write(pc, tag, off, 0);
1390 1.2 matt }
1391 1.2 matt
1392 1.2 matt /*
1393 1.2 matt * Let's make sure he won't raise any INTx. Technically
1394 1.2 matt * setting MSI enable will prevent that as well but might
1395 1.2 matt * as well be as safe as possible.
1396 1.2 matt */
1397 1.2 matt cmdsts = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
1398 1.2 matt cmdsts |= PCI_COMMAND_INTERRUPT_DISABLE;
1399 1.2 matt pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, cmdsts);
1400 1.2 matt
1401 1.2 matt #if 1
1402 1.2 matt /*
1403 1.2 matt * Now we can enable the MSI
1404 1.2 matt */
1405 1.2 matt msictl |= PCI_MSI_CTL_MSI_ENABLE;
1406 1.2 matt pci_conf_write(pc, tag, msih->msih_msioff, msictl);
1407 1.2 matt #endif
1408 1.2 matt
1409 1.2 matt mutex_spin_exit(msig->msig_lock);
1410 1.2 matt
1411 1.2 matt #if 0
1412 1.2 matt struct pq3pci_callhand * const pch =
1413 1.2 matt kmem_zalloc(sizeof(*pch), KM_SLEEP);
1414 1.2 matt KASSERT(pch);
1415 1.2 matt
1416 1.2 matt pch->pch_ih.ih_arg = msig;
1417 1.2 matt pch->pch_ih.ih_func = pq3pci_msi_intr;
1418 1.2 matt #if 1
1419 1.2 matt pch->pch_ih.ih_arg = arg;
1420 1.2 matt pch->pch_ih.ih_func = func;
1421 1.2 matt #endif
1422 1.2 matt pch->pch_ih.ih_sc = sc;
1423 1.2 matt pch->pch_ipl = ipl;
1424 1.2 matt
1425 1.2 matt callout_init(&pch->pch_callout, 0);
1426 1.2 matt callout_reset(&pch->pch_callout, 1, pq3pci_pch_callout, pch);
1427 1.2 matt
1428 1.2 matt #if 1
1429 1.2 matt return pch;
1430 1.2 matt #endif
1431 1.2 matt #endif
1432 1.2 matt
1433 1.2 matt return msih;
1434 1.2 matt } else {
1435 1.2 matt struct pq3pci_intrsource * const pis =
1436 1.2 matt pq3pci_intr_source_lookup(sc, handle);
1437 1.2 matt KASSERT(pis != NULL);
1438 1.2 matt
1439 1.2 matt struct pq3pci_intrhand * const pih =
1440 1.2 matt kmem_zalloc(sizeof(*pih), KM_SLEEP);
1441 1.2 matt
1442 1.2 matt if (pih == NULL)
1443 1.2 matt return NULL;
1444 1.2 matt
1445 1.2 matt pih->pih_ih.ih_class = IH_INTX;
1446 1.2 matt pih->pih_ih.ih_func = func;
1447 1.2 matt pih->pih_ih.ih_arg = arg;
1448 1.2 matt pih->pih_ih.ih_sc = sc;
1449 1.2 matt pih->pih_ipl = ipl;
1450 1.2 matt pih->pih_source = pis;
1451 1.2 matt
1452 1.2 matt mutex_spin_enter(pis->pis_lock);
1453 1.2 matt SIMPLEQ_INSERT_TAIL(&pis->pis_ihands, pih, pih_link);
1454 1.2 matt mutex_spin_exit(pis->pis_lock);
1455 1.2 matt
1456 1.2 matt return pih;
1457 1.2 matt }
1458 1.2 matt }
1459 1.2 matt
1460 1.2 matt static void
1461 1.2 matt pq3pci_intr_disestablish(void *v, void *ih)
1462 1.2 matt {
1463 1.2 matt struct pq3pci_genihand * const gih = ih;
1464 1.2 matt
1465 1.2 matt if (gih->ih_class == IH_INTX) {
1466 1.2 matt struct pq3pci_intrhand * const pih = ih;
1467 1.2 matt struct pq3pci_intrsource * const pis = pih->pih_source;
1468 1.2 matt
1469 1.2 matt mutex_spin_enter(pis->pis_lock);
1470 1.2 matt SIMPLEQ_REMOVE(&pis->pis_ihands, pih, pq3pci_intrhand, pih_link);
1471 1.2 matt mutex_spin_exit(pis->pis_lock);
1472 1.2 matt
1473 1.2 matt kmem_free(pih, sizeof(*pih));
1474 1.2 matt return;
1475 1.2 matt }
1476 1.2 matt struct pq3pci_msihand * const msih = ih;
1477 1.2 matt struct pq3pci_msigroup * const msig = msih->msih_group;
1478 1.2 matt struct genppc_pci_chipset * const pc = &msih->msih_ih.ih_sc->sc_pc;
1479 1.2 matt const pcitag_t tag = msih->msih_tag;
1480 1.2 matt
1481 1.2 matt mutex_spin_enter(msig->msig_lock);
1482 1.2 matt
1483 1.2 matt /*
1484 1.2 matt * disable the MSI
1485 1.2 matt */
1486 1.2 matt pcireg_t msictl = pci_conf_read(pc, tag, msih->msih_msioff);
1487 1.2 matt msictl &= ~PCI_MSI_CTL_MSI_ENABLE;
1488 1.2 matt pci_conf_write(pc, tag, msih->msih_msioff, msictl);
1489 1.2 matt
1490 1.2 matt msih->msih_ih.ih_func = pq3pci_msi_spurious_intr;
1491 1.2 matt msih->msih_ih.ih_arg = msig;
1492 1.2 matt msih->msih_ih.ih_sc = NULL;
1493 1.2 matt msih->msih_tag = 0;
1494 1.2 matt msih->msih_msioff = 0;
1495 1.2 matt mutex_spin_exit(msig->msig_lock);
1496 1.2 matt }
1497 1.2 matt
1498 1.2 matt static void
1499 1.8 matt pq3pci_conf_interrupt(void *v, int bus, int dev, int pin, int swiz, int *iline)
1500 1.2 matt {
1501 1.2 matt }
1502 1.2 matt
1503 1.2 matt static pci_chipset_tag_t
1504 1.2 matt pq3pci_pci_chipset_init(struct pq3pci_softc *sc)
1505 1.2 matt {
1506 1.2 matt struct genppc_pci_chipset * const pc = &sc->sc_pc;
1507 1.2 matt
1508 1.2 matt pc->pc_conf_v = sc;
1509 1.2 matt pc->pc_attach_hook = pq3pci_attach_hook;
1510 1.2 matt pc->pc_bus_maxdevs = pq3pci_bus_maxdevs;
1511 1.2 matt pc->pc_make_tag = pq3pci_make_tag;
1512 1.2 matt pc->pc_conf_read = pq3pci_conf_read;
1513 1.2 matt pc->pc_conf_write = pq3pci_conf_write;
1514 1.2 matt #ifdef PCI_NETBSD_CONFIGURE
1515 1.2 matt pc->pc_conf_hook = pq3pci_conf_hook;
1516 1.2 matt #endif
1517 1.2 matt
1518 1.2 matt pc->pc_intr_v = sc;
1519 1.2 matt pc->pc_intr_map = pq3pci_intr_map;
1520 1.2 matt pc->pc_intr_string = pq3pci_intr_string;
1521 1.2 matt pc->pc_intr_evcnt = pq3pci_intr_evcnt;
1522 1.2 matt pc->pc_intr_establish = pq3pci_intr_establish;
1523 1.2 matt pc->pc_intr_disestablish = pq3pci_intr_disestablish;
1524 1.2 matt pc->pc_conf_interrupt = pq3pci_conf_interrupt;
1525 1.10 matt
1526 1.10 matt pc->pc_msi_v = sc;
1527 1.10 matt genppc_pci_chipset_msi_init(pc);
1528 1.10 matt #if 0
1529 1.10 matt pc->pc_msi_request = pq3pci_msi_request;
1530 1.10 matt pc->pc_msi_available = pq3pci_msi_available;
1531 1.10 matt pc->pc_msi_type = pq3pci_msi_type;
1532 1.10 matt pc->pc_msi_string = pq3pci_msi_string;
1533 1.10 matt pc->pc_msi_evcnt = genppc_pci_msi_evcnt;
1534 1.10 matt pc->pc_msi_establish = pq3pci_msi_establish;
1535 1.10 matt pc->pc_msix_establish = pq3pci_msix_establish;
1536 1.10 matt pc->pc_msi_disestablish = pq3pci_msi_disestablish;
1537 1.10 matt pc->pc_msi_release = pq3pci_msi_release;
1538 1.10 matt pc->pc_msi_free = pq3pci_msi_free;
1539 1.10 matt #endif
1540 1.10 matt
1541 1.2 matt pc->pc_decompose_tag = pq3pci_decompose_tag;
1542 1.2 matt pc->pc_conf_hook = pq3pci_conf_hook;
1543 1.2 matt
1544 1.2 matt /*
1545 1.2 matt * This is a horrible kludge but it makes life easier.
1546 1.2 matt */
1547 1.2 matt pc->pc_addr = (void *)(sc->sc_bsh + PEX_CONFIG_ADDR);
1548 1.2 matt pc->pc_data = (void *)(sc->sc_bsh + PEX_CONFIG_DATA);
1549 1.2 matt pc->pc_bus = 0;
1550 1.2 matt pc->pc_memt = &sc->sc_pci_mem_bst.bs_tag;
1551 1.2 matt pc->pc_iot = &sc->sc_pci_io_bst.bs_tag;
1552 1.3 matt
1553 1.2 matt SIMPLEQ_INIT(&pc->pc_pbi);
1554 1.2 matt
1555 1.2 matt return pc;
1556 1.2 matt }
1557