pq3pci.c revision 1.22 1 1.22 nonaka /* $NetBSD: pq3pci.c,v 1.22 2016/10/19 00:08:41 nonaka Exp $ */
2 1.2 matt /*-
3 1.2 matt * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc.
4 1.2 matt * All rights reserved.
5 1.2 matt *
6 1.2 matt * This code is derived from software contributed to The NetBSD Foundation
7 1.2 matt * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects
8 1.2 matt * Agency and which was developed by Matt Thomas of 3am Software Foundry.
9 1.2 matt *
10 1.2 matt * This material is based upon work supported by the Defense Advanced Research
11 1.2 matt * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under
12 1.2 matt * Contract No. N66001-09-C-2073.
13 1.2 matt * Approved for Public Release, Distribution Unlimited
14 1.2 matt *
15 1.2 matt * Redistribution and use in source and binary forms, with or without
16 1.2 matt * modification, are permitted provided that the following conditions
17 1.2 matt * are met:
18 1.2 matt * 1. Redistributions of source code must retain the above copyright
19 1.2 matt * notice, this list of conditions and the following disclaimer.
20 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright
21 1.2 matt * notice, this list of conditions and the following disclaimer in the
22 1.2 matt * documentation and/or other materials provided with the distribution.
23 1.2 matt *
24 1.2 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
25 1.2 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
26 1.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27 1.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
28 1.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 1.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 1.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 1.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 1.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 1.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.2 matt * POSSIBILITY OF SUCH DAMAGE.
35 1.2 matt */
36 1.2 matt
37 1.2 matt #define PCI_PRIVATE
38 1.2 matt #define GLOBAL_PRIVATE
39 1.2 matt #define __INTR_PRIVATE
40 1.2 matt
41 1.2 matt #include "opt_mpc85xx.h"
42 1.2 matt #include "opt_pci.h"
43 1.2 matt #include "locators.h"
44 1.2 matt
45 1.2 matt #include <sys/cdefs.h>
46 1.2 matt
47 1.22 nonaka __KERNEL_RCSID(0, "$NetBSD: pq3pci.c,v 1.22 2016/10/19 00:08:41 nonaka Exp $");
48 1.2 matt
49 1.2 matt #include <sys/param.h>
50 1.2 matt #include <sys/device.h>
51 1.2 matt #include <sys/cpu.h>
52 1.2 matt #include <sys/intr.h>
53 1.2 matt #include <sys/bus.h>
54 1.2 matt #include <sys/extent.h>
55 1.2 matt #include <sys/bitops.h>
56 1.2 matt #include <sys/kmem.h>
57 1.2 matt #include <sys/malloc.h> /* for extent */
58 1.22 nonaka #include <sys/once.h>
59 1.2 matt
60 1.2 matt #include <dev/pci/pcireg.h>
61 1.2 matt #include <dev/pci/pcivar.h>
62 1.2 matt #include <dev/pci/pciconf.h>
63 1.2 matt #include <dev/pci/pcidevs.h>
64 1.2 matt
65 1.2 matt #include <powerpc/booke/cpuvar.h>
66 1.2 matt #include <powerpc/booke/spr.h>
67 1.2 matt #include <powerpc/booke/e500var.h>
68 1.2 matt #include <powerpc/booke/e500reg.h>
69 1.2 matt #include <powerpc/booke/openpicreg.h>
70 1.2 matt
71 1.2 matt #define PORDEVSR_MPC8536_TRUTH_ENCODE(inst, field, value, result) \
72 1.2 matt TRUTH_ENCODE(SVR_MPC8536v1, inst, PORDEVSR_##field, \
73 1.3 matt __SHIFTIN(field##_##MPC8536##_##value, PORDEVSR_##field), result)
74 1.2 matt #define PORDEVSR_MPC8544_TRUTH_ENCODE(inst, field, value, result) \
75 1.2 matt TRUTH_ENCODE(SVR_MPC8544v1, inst, PORDEVSR_##field, \
76 1.3 matt __SHIFTIN(field##_##MPC8544##_##value, PORDEVSR_##field), result)
77 1.2 matt #define PORDEVSR_MPC8548_TRUTH_ENCODE(inst, field, value, result) \
78 1.2 matt TRUTH_ENCODE(SVR_MPC8548v1, inst, PORDEVSR_##field, \
79 1.3 matt __SHIFTIN(field##_##MPC8548##_##value, PORDEVSR_##field), result)
80 1.2 matt #define PORDEVSR_MPC8555_TRUTH_ENCODE(inst, field, value, result) \
81 1.2 matt TRUTH_ENCODE(SVR_MPC8555v1, inst, PORDEVSR_##field, \
82 1.3 matt __SHIFTIN(field##_##MPC8555##_##value, PORDEVSR_##field), result)
83 1.2 matt #define PORDEVSR_MPC8572_TRUTH_ENCODE(inst, field, value, result) \
84 1.2 matt TRUTH_ENCODE(SVR_MPC8572v1, inst, PORDEVSR_##field, \
85 1.3 matt __SHIFTIN(field##_##MPC8572##_##value, PORDEVSR_##field), result)
86 1.3 matt #define PORDEVSR_P20x0_TRUTH_ENCODE(inst, field, value, result) \
87 1.4 matt TRUTH_ENCODE(SVR_P2020v2, inst, PORDEVSR_##field, \
88 1.3 matt __SHIFTIN(field##_##P20x0##_##value, PORDEVSR_##field), result), \
89 1.4 matt TRUTH_ENCODE(SVR_P2010v2, inst, PORDEVSR_##field, \
90 1.3 matt __SHIFTIN(field##_##P20x0##_##value, PORDEVSR_##field), result)
91 1.13 matt #define PORDEVSR_P1025_TRUTH_ENCODE(inst, field, value, result) \
92 1.13 matt TRUTH_ENCODE(SVR_P1025v1, inst, PORDEVSR_##field, \
93 1.13 matt __SHIFTIN(field##_##P20x0##_##value, PORDEVSR_##field), result), \
94 1.13 matt TRUTH_ENCODE(SVR_P1016v1, inst, PORDEVSR_##field, \
95 1.13 matt __SHIFTIN(field##_##P20x0##_##value, PORDEVSR_##field), result)
96 1.20 nonaka #define PORDEVSR_P1023_TRUTH_ENCODE(inst, field, value, result) \
97 1.20 nonaka TRUTH_ENCODE(SVR_P1023v1, inst, PORDEVSR_##field, \
98 1.20 nonaka __SHIFTIN(field##_##value, PORDEVSR_##field), result), \
99 1.20 nonaka TRUTH_ENCODE(SVR_P1017v1, inst, PORDEVSR_##field, \
100 1.20 nonaka __SHIFTIN(field##_##value, PORDEVSR_##field), result)
101 1.2 matt
102 1.2 matt #define PORDEVSR_TRUTH_ENCODE(svr, inst, field, value, result) \
103 1.2 matt TRUTH_ENCODE(svr, inst, PORDEVSR_##field, \
104 1.3 matt __SHIFTIN(field##_##value, PORDEVSR_##field), result)
105 1.2 matt
106 1.2 matt const struct e500_truthtab pq3pci_pcie_lanes[] = {
107 1.2 matt #ifdef MPC8548
108 1.3 matt PORDEVSR_MPC8548_TRUTH_ENCODE(0, IOSEL, SRIO2500_PCIE1_X4, 4),
109 1.3 matt PORDEVSR_MPC8548_TRUTH_ENCODE(0, IOSEL, SRIO1250_PCIE1_X4, 4),
110 1.3 matt PORDEVSR_MPC8548_TRUTH_ENCODE(0, IOSEL, PCIE1_X8, 8),
111 1.2 matt #endif
112 1.2 matt
113 1.2 matt #ifdef MPC8544
114 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(1, IOSEL, PCIE1_ON, 4),
115 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(1, IOSEL, PCIE1_SGMII_ON, 4),
116 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(1, IOSEL, PCIE12_ON, 4),
117 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(1, IOSEL, PCIE12_SGMII_ON, 4),
118 1.2 matt PORDEVSR_MPC8544_TRUTH_ENCODE(1, IOSEL, PCIE123_ON, 4),
119 1.2 matt PORDEVSR_MPC8544_TRUTH_ENCODE(1, IOSEL, PCIE123_SGMII_ON, 4),
120 1.2 matt
121 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(2, IOSEL, PCIE12_ON, 4),
122 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(2, IOSEL, PCIE12_SGMII_ON, 4),
123 1.2 matt PORDEVSR_MPC8544_TRUTH_ENCODE(2, IOSEL, PCIE123_ON, 4),
124 1.2 matt PORDEVSR_MPC8544_TRUTH_ENCODE(2, IOSEL, PCIE123_SGMII_ON, 4),
125 1.2 matt
126 1.3 matt PORDEVSR_MPC8544_TRUTH_ENCODE(3, IOSEL, PCIE123_ON, 1),
127 1.2 matt PORDEVSR_MPC8544_TRUTH_ENCODE(3, IOSEL, PCIE123_SGMII_ON, 1),
128 1.2 matt #endif
129 1.2 matt
130 1.2 matt #ifdef MPC8536
131 1.3 matt PORDEVSR_MPC8536_TRUTH_ENCODE(1, IOSEL, PCIE1_X4, 4),
132 1.3 matt PORDEVSR_MPC8536_TRUTH_ENCODE(1, IOSEL, PCIE1_X8, 8),
133 1.2 matt PORDEVSR_MPC8536_TRUTH_ENCODE(1, IOSEL, PCIE12_X4, 4),
134 1.2 matt PORDEVSR_MPC8536_TRUTH_ENCODE(1, IOSEL, PCIE1_X4_PCI23_X2, 4),
135 1.2 matt
136 1.3 matt PORDEVSR_MPC8536_TRUTH_ENCODE(2, IOSEL, PCIE12_X4, 4),
137 1.2 matt PORDEVSR_MPC8536_TRUTH_ENCODE(2, IOSEL, PCIE1_X4_PCI23_X2, 2),
138 1.2 matt
139 1.2 matt PORDEVSR_MPC8536_TRUTH_ENCODE(3, IOSEL, PCIE1_X4_PCI23_X2, 2),
140 1.2 matt #endif
141 1.2 matt
142 1.2 matt #ifdef MPC8572
143 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(1, IOSEL, SRIO2500_PCIE1_X4, 4),
144 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(1, IOSEL, SRIO1250_PCIE1_X4, 4),
145 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(1, IOSEL, PCIE1_X4, 4),
146 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(1, IOSEL, PCIE12_X4, 4),
147 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(1, IOSEL, PCIE1_X4_23_X2, 4),
148 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(1, IOSEL, PCIE1_X8, 8),
149 1.3 matt
150 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(2, IOSEL, PCIE12_X4, 4),
151 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(2, IOSEL, PCIE1_X4_23_X2, 2),
152 1.3 matt
153 1.3 matt PORDEVSR_MPC8572_TRUTH_ENCODE(3, IOSEL, PCIE1_X4_23_X2, 2),
154 1.3 matt #endif
155 1.3 matt
156 1.3 matt #ifdef P2020
157 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE1_X1, 1),
158 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE12_X1_3_X2, 1),
159 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE13_X2, 2),
160 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE1_X4, 4),
161 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE1_X1_SRIO2500_1X, 1),
162 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE12_X1_SGMII23, 1),
163 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(1, IOSEL, PCIE1_X2_SGMII23, 2),
164 1.2 matt
165 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(2, IOSEL, PCIE12_X1_3_X2, 1),
166 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(2, IOSEL, PCIE12_X1_SGMII23, 1),
167 1.2 matt
168 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(3, IOSEL, PCIE12_X1_3_X2, 2),
169 1.3 matt PORDEVSR_P20x0_TRUTH_ENCODE(3, IOSEL, PCIE13_X2, 2),
170 1.2 matt #endif
171 1.13 matt
172 1.13 matt #ifdef P1025
173 1.13 matt PORDEVSR_P1025_TRUTH_ENCODE(1, IOSEL, PCIE1_X1, 1),
174 1.13 matt PORDEVSR_P1025_TRUTH_ENCODE(1, IOSEL, PCIE1_X4, 4),
175 1.13 matt PORDEVSR_P1025_TRUTH_ENCODE(1, IOSEL, PCIE12_X1_SGMII23, 1),
176 1.13 matt PORDEVSR_P1025_TRUTH_ENCODE(1, IOSEL, PCIE1_X2_SGMII23, 2),
177 1.13 matt
178 1.13 matt PORDEVSR_P1025_TRUTH_ENCODE(2, IOSEL, PCIE12_X1_SGMII23, 1),
179 1.13 matt #endif
180 1.20 nonaka
181 1.20 nonaka #ifdef P1023
182 1.20 nonaka PORDEVSR_P1023_TRUTH_ENCODE(1, IOSEL_P1023, PCIE12_X1, 1),
183 1.20 nonaka PORDEVSR_P1023_TRUTH_ENCODE(1, IOSEL_P1023, PCIE123_X1, 1),
184 1.20 nonaka PORDEVSR_P1023_TRUTH_ENCODE(1, IOSEL_P1023, PCIE123_X1_SGMII2, 1),
185 1.20 nonaka PORDEVSR_P1023_TRUTH_ENCODE(1, IOSEL_P1023, PCIE12_X1_SGMII12, 1),
186 1.20 nonaka
187 1.20 nonaka PORDEVSR_P1023_TRUTH_ENCODE(2, IOSEL_P1023, PCIE12_X1, 1),
188 1.20 nonaka PORDEVSR_P1023_TRUTH_ENCODE(2, IOSEL_P1023, PCIE123_X1, 1),
189 1.20 nonaka PORDEVSR_P1023_TRUTH_ENCODE(2, IOSEL_P1023, PCIE123_X1_SGMII2, 1),
190 1.20 nonaka PORDEVSR_P1023_TRUTH_ENCODE(2, IOSEL_P1023, PCIE12_X1_SGMII12, 1),
191 1.20 nonaka
192 1.20 nonaka PORDEVSR_P1023_TRUTH_ENCODE(3, IOSEL_P1023, PCIE123_X1, 1),
193 1.20 nonaka PORDEVSR_P1023_TRUTH_ENCODE(3, IOSEL_P1023, PCIE123_X1_SGMII2, 1),
194 1.20 nonaka #endif
195 1.2 matt };
196 1.2 matt
197 1.2 matt static const struct e500_truthtab pq3pci_pci_pcix[] = {
198 1.2 matt #ifdef MPC8548
199 1.3 matt PORDEVSR_TRUTH_ENCODE(SVR_MPC8548v1, 1, PCI1, PCIX, 1),
200 1.2 matt #endif
201 1.2 matt };
202 1.2 matt
203 1.2 matt static const struct e500_truthtab pq3pci_pci_pci32[] = {
204 1.2 matt #ifdef MPC8548
205 1.3 matt PORDEVSR_TRUTH_ENCODE(SVR_MPC8548v1, 1, PCI32, FALSE, 64),
206 1.3 matt PORDEVSR_TRUTH_ENCODE(SVR_MPC8548v1, 1, PCI32, TRUE, 32),
207 1.2 matt #endif
208 1.2 matt
209 1.2 matt #ifdef MPC8555
210 1.3 matt PORDEVSR_TRUTH_ENCODE(SVR_MPC8555v1, 0, PCI32, FALSE, 64),
211 1.3 matt PORDEVSR_TRUTH_ENCODE(SVR_MPC8555v1, 0, PCI32, TRUE, 32),
212 1.2 matt #endif
213 1.2 matt };
214 1.2 matt
215 1.2 matt struct pq3pci_bst {
216 1.2 matt struct powerpc_bus_space bs_tag;
217 1.14 matt uint8_t bs_numwin;
218 1.14 matt bus_addr_t bs_base[3];
219 1.14 matt bus_addr_t bs_offset[3];
220 1.14 matt bus_addr_t bs_limit[3];
221 1.2 matt char bs_name[16];
222 1.2 matt char bs_ex_storage[EXTENT_FIXED_STORAGE_SIZE(8)] __aligned(8);
223 1.2 matt };
224 1.2 matt
225 1.2 matt typedef enum { IH_NONE, IH_INTX, IH_MSI, IH_MSIX } pq3pci_intr_class_t;
226 1.2 matt
227 1.2 matt struct pq3pci_genihand {
228 1.2 matt pq3pci_intr_class_t ih_class;
229 1.2 matt int (*ih_func)(void *);
230 1.2 matt void *ih_arg;
231 1.2 matt struct pq3pci_softc *ih_sc;
232 1.2 matt };
233 1.2 matt
234 1.2 matt struct pq3pci_intrhand {
235 1.2 matt struct pq3pci_genihand pih_ih;
236 1.2 matt SIMPLEQ_ENTRY(pq3pci_intrhand) pih_link;
237 1.2 matt int pih_ipl;
238 1.2 matt struct pq3pci_intrsource *pih_source;
239 1.2 matt uint64_t pih_count;
240 1.2 matt };
241 1.2 matt
242 1.2 matt struct pq3pci_callhand {
243 1.2 matt struct pq3pci_genihand pch_ih;
244 1.2 matt struct callout pch_callout;
245 1.2 matt int pch_ipl;
246 1.2 matt };
247 1.2 matt
248 1.2 matt #define PIH_MAKE(irq, ist, nmsi) (((nmsi) << 20) | ((irq) << 8) | (ist))
249 1.2 matt #define PIH_IST(pih) (((pih) >> 0) & 0xff)
250 1.2 matt #define PIH_IRQ(pih) (((pih) >> 8) & 0xfff)
251 1.2 matt #define PIH_NMSI(pih) (((pih) >> 20) & 0xff)
252 1.2 matt
253 1.2 matt struct pq3pci_intrsource {
254 1.2 matt SIMPLEQ_ENTRY(pq3pci_intrsource) pis_link;
255 1.2 matt SIMPLEQ_HEAD(,pq3pci_intrhand) pis_ihands;
256 1.2 matt struct evcnt pis_ev;
257 1.2 matt struct evcnt pis_ev_spurious;
258 1.22 nonaka kmutex_t pis_lock;
259 1.2 matt pci_intr_handle_t pis_handle;
260 1.22 nonaka char pis_intrname[PCI_INTRSTR_LEN];
261 1.2 matt void *pis_ih;
262 1.2 matt };
263 1.2 matt
264 1.2 matt struct pq3pci_msihand {
265 1.2 matt struct pq3pci_genihand msih_ih;
266 1.2 matt struct pq3pci_msigroup *msih_group;
267 1.2 matt struct evcnt msih_ev;
268 1.2 matt struct evcnt msih_ev_spurious;
269 1.2 matt pcitag_t msih_tag;
270 1.2 matt int msih_msioff;
271 1.2 matt };
272 1.2 matt
273 1.2 matt struct pq3pci_msigroup {
274 1.22 nonaka kmutex_t msig_lock;
275 1.2 matt void *msig_ih;
276 1.2 matt uint32_t msig_free_mask;
277 1.2 matt int msig_ipl;
278 1.2 matt u_int msig_group;
279 1.2 matt bus_size_t msig_msir;
280 1.2 matt struct pq3pci_msihand msig_ihands[32];
281 1.2 matt };
282 1.2 matt
283 1.2 matt struct pq3pci_softc {
284 1.2 matt device_t sc_dev;
285 1.2 matt bus_space_tag_t sc_bst;
286 1.2 matt bus_space_handle_t sc_bsh;
287 1.2 matt void *sc_ih;
288 1.2 matt bool sc_pcie;
289 1.2 matt struct genppc_pci_chipset sc_pc;
290 1.2 matt struct pq3pci_bst sc_pci_io_bst;
291 1.2 matt struct pq3pci_bst sc_pci_mem_bst;
292 1.2 matt u_int sc_pba_flags;
293 1.2 matt kmutex_t *sc_conf_lock;
294 1.2 matt kmutex_t *sc_intr_lock;
295 1.2 matt struct evcnt sc_ev_spurious;
296 1.2 matt prop_dictionary_t sc_intrmap;
297 1.2 matt uint32_t sc_intrmask;
298 1.2 matt };
299 1.2 matt
300 1.2 matt static int pq3pci_cpunode_match(device_t, cfdata_t, void *aux);
301 1.2 matt static void pq3pci_cpunode_attach(device_t, device_t, void *aux);
302 1.2 matt static pci_chipset_tag_t pq3pci_pci_chipset_init(struct pq3pci_softc *);
303 1.2 matt
304 1.22 nonaka static ONCE_DECL(pq3pci_init_once);
305 1.22 nonaka static kmutex_t pq3pci_intrsources_lock;
306 1.22 nonaka static kmutex_t pq3pci_msigroups_lock;
307 1.2 matt static SIMPLEQ_HEAD(,pq3pci_intrsource) pq3pci_intrsources
308 1.2 matt = SIMPLEQ_HEAD_INITIALIZER(pq3pci_intrsources);
309 1.2 matt static struct pq3pci_msigroup *pq3pci_msigroups[8];
310 1.2 matt
311 1.2 matt static struct pq3pci_intrsource *
312 1.22 nonaka pq3pci_intr_source_lookup(struct pq3pci_softc *, pci_intr_handle_t);
313 1.2 matt
314 1.2 matt static const char msi_intr_names[8][32][8] = {
315 1.2 matt {
316 1.2 matt "msi 0", "msi 1", "msi 2", "msi 3",
317 1.2 matt "msi 4", "msi 5", "msi 6", "msi 7",
318 1.2 matt "msi 8", "msi 9", "msi 10", "msi 11",
319 1.2 matt "msi 12", "msi 13", "msi 14", "msi 15",
320 1.2 matt "msi 16", "msi 17", "msi 18", "msi 19",
321 1.2 matt "msi 20", "msi 21", "msi 22", "msi 23",
322 1.2 matt "msi 24", "msi 25", "msi 26", "msi 27",
323 1.2 matt "msi 28", "msi 29", "msi 30", "msi 31",
324 1.2 matt }, {
325 1.2 matt "msi 32", "msi 33", "msi 34", "msi 35",
326 1.2 matt "msi 36", "msi 37", "msi 38", "msi 39",
327 1.2 matt "msi 40", "msi 41", "msi 42", "msi 43",
328 1.2 matt "msi 44", "msi 45", "msi 46", "msi 47",
329 1.2 matt "msi 48", "msi 49", "msi 50", "msi 51",
330 1.2 matt "msi 52", "msi 53", "msi 54", "msi 55",
331 1.2 matt "msi 56", "msi 57", "msi 58", "msi 59",
332 1.2 matt "msi 60", "msi 61", "msi 62", "msi 63",
333 1.2 matt }, {
334 1.2 matt "msi 64", "msi 65", "msi 66", "msi 67",
335 1.2 matt "msi 68", "msi 69", "msi 70", "msi 71",
336 1.2 matt "msi 72", "msi 73", "msi 74", "msi 75",
337 1.2 matt "msi 76", "msi 77", "msi 78", "msi 79",
338 1.2 matt "msi 80", "msi 81", "msi 82", "msi 83",
339 1.2 matt "msi 84", "msi 85", "msi 86", "msi 87",
340 1.2 matt "msi 88", "msi 89", "msi 90", "msi 91",
341 1.2 matt "msi 92", "msi 93", "msi 94", "msi 95",
342 1.2 matt }, {
343 1.2 matt "msi 96", "msi 97", "msi 98", "msi 99",
344 1.2 matt "msi 100", "msi 101", "msi 102", "msi 103",
345 1.2 matt "msi 104", "msi 105", "msi 106", "msi 107",
346 1.2 matt "msi 108", "msi 109", "msi 110", "msi 111",
347 1.2 matt "msi 112", "msi 113", "msi 114", "msi 115",
348 1.2 matt "msi 116", "msi 117", "msi 118", "msi 119",
349 1.2 matt "msi 120", "msi 121", "msi 122", "msi 123",
350 1.2 matt "msi 124", "msi 125", "msi 126", "msi 127",
351 1.2 matt }, {
352 1.2 matt "msi 128", "msi 129", "msi 130", "msi 131",
353 1.2 matt "msi 132", "msi 133", "msi 134", "msi 135",
354 1.2 matt "msi 136", "msi 137", "msi 138", "msi 139",
355 1.2 matt "msi 140", "msi 141", "msi 142", "msi 143",
356 1.2 matt "msi 144", "msi 145", "msi 146", "msi 147",
357 1.2 matt "msi 148", "msi 149", "msi 150", "msi 151",
358 1.2 matt "msi 152", "msi 153", "msi 154", "msi 155",
359 1.2 matt "msi 156", "msi 157", "msi 158", "msi 159",
360 1.2 matt }, {
361 1.2 matt "msi 160", "msi 161", "msi 162", "msi 163",
362 1.2 matt "msi 164", "msi 165", "msi 166", "msi 167",
363 1.2 matt "msi 168", "msi 169", "msi 170", "msi 171",
364 1.2 matt "msi 172", "msi 173", "msi 174", "msi 175",
365 1.2 matt "msi 176", "msi 177", "msi 178", "msi 179",
366 1.2 matt "msi 180", "msi 181", "msi 182", "msi 183",
367 1.2 matt "msi 184", "msi 185", "msi 186", "msi 187",
368 1.2 matt "msi 188", "msi 189", "msi 190", "msi 191",
369 1.2 matt }, {
370 1.2 matt "msi 192", "msi 193", "msi 194", "msi 195",
371 1.2 matt "msi 196", "msi 197", "msi 198", "msi 199",
372 1.2 matt "msi 200", "msi 201", "msi 202", "msi 203",
373 1.2 matt "msi 204", "msi 205", "msi 206", "msi 207",
374 1.2 matt "msi 208", "msi 209", "msi 210", "msi 211",
375 1.2 matt "msi 212", "msi 213", "msi 214", "msi 215",
376 1.2 matt "msi 216", "msi 217", "msi 218", "msi 219",
377 1.2 matt "msi 220", "msi 221", "msi 222", "msi 223",
378 1.2 matt }, {
379 1.2 matt "msi 224", "msi 225", "msi 226", "msi 227",
380 1.2 matt "msi 228", "msi 229", "msi 230", "msi 231",
381 1.2 matt "msi 232", "msi 233", "msi 234", "msi 235",
382 1.2 matt "msi 236", "msi 237", "msi 238", "msi 239",
383 1.2 matt "msi 240", "msi 241", "msi 242", "msi 243",
384 1.2 matt "msi 244", "msi 245", "msi 246", "msi 247",
385 1.2 matt "msi 248", "msi 249", "msi 250", "msi 251",
386 1.2 matt "msi 252", "msi 253", "msi 254", "msi 255",
387 1.2 matt },
388 1.2 matt };
389 1.2 matt
390 1.2 matt CFATTACH_DECL_NEW(pq3pci_cpunode, sizeof(struct pq3pci_softc),
391 1.2 matt pq3pci_cpunode_match, pq3pci_cpunode_attach, NULL, NULL);
392 1.2 matt
393 1.2 matt CFATTACH_DECL_NEW(pq3pcie_cpunode, sizeof(struct pq3pci_softc),
394 1.2 matt pq3pci_cpunode_match, pq3pci_cpunode_attach, NULL, NULL);
395 1.2 matt
396 1.2 matt int
397 1.2 matt pq3pci_cpunode_match(device_t parent, cfdata_t cf, void *aux)
398 1.2 matt {
399 1.2 matt
400 1.2 matt if (!e500_cpunode_submatch(parent, cf, cf->cf_name + 3, aux))
401 1.2 matt return 0;
402 1.2 matt
403 1.2 matt return 1;
404 1.2 matt }
405 1.2 matt
406 1.2 matt struct pq3pci_owin {
407 1.2 matt uint32_t potar;
408 1.2 matt uint32_t potear;
409 1.2 matt uint32_t powbar;
410 1.2 matt uint32_t powar;
411 1.2 matt };
412 1.2 matt
413 1.14 matt static void
414 1.14 matt pq3pci_owin_record(struct pq3pci_softc *sc, u_int winnum,
415 1.2 matt const struct pq3pci_owin *owin)
416 1.2 matt {
417 1.2 matt const bool io_win = (owin->powar & PEXOWAR_RTT) == PEXOWAR_RTT_IO;
418 1.2 matt struct pq3pci_bst *bs = io_win ? &sc->sc_pci_io_bst : &sc->sc_pci_mem_bst;
419 1.2 matt const uint64_t pci_base = ((uint64_t)owin->potar << 12)
420 1.2 matt | ((uint64_t)owin->potear << (32+12));
421 1.2 matt const uint64_t local_base = (uint64_t)owin->powbar << 12;
422 1.2 matt const u_int win_size_log2 = PEXIWAR_IWS_GET(owin->powar) + 1;
423 1.14 matt u_int slot;
424 1.2 matt
425 1.2 matt bs->bs_tag.pbs_flags = _BUS_SPACE_LITTLE_ENDIAN
426 1.2 matt | (io_win ? _BUS_SPACE_IO_TYPE : _BUS_SPACE_MEM_TYPE);
427 1.14 matt
428 1.14 matt for (slot = 0; slot < bs->bs_numwin; slot++) {
429 1.14 matt if (pci_base < bs->bs_base[slot]) {
430 1.14 matt for (size_t j = slot; j < bs->bs_numwin; j++) {
431 1.14 matt bs->bs_base[j+1] = bs->bs_base[j];
432 1.14 matt bs->bs_offset[j+1] = bs->bs_offset[j];
433 1.14 matt bs->bs_limit[j+1] = bs->bs_limit[j];
434 1.14 matt }
435 1.14 matt break;
436 1.14 matt }
437 1.14 matt }
438 1.14 matt bs->bs_base[slot] = pci_base;
439 1.14 matt bs->bs_offset[slot] = local_base - pci_base;
440 1.14 matt bs->bs_limit[slot] = pci_base + (1ULL << win_size_log2);
441 1.14 matt bs->bs_numwin++;
442 1.2 matt
443 1.2 matt #if 0
444 1.2 matt const char units[] = " KMGTP";
445 1.2 matt aprint_normal_dev(sc->sc_dev,
446 1.2 matt "outbound window %u: potar=%#x, potear=%#x, powbar=%x, powar=%#x\n",
447 1.2 matt winnum, owin->potar, owin->potear, owin->powbar, owin->powar);
448 1.2 matt aprint_normal_dev(sc->sc_dev,
449 1.3 matt "outbound window %u: maps %u%cB of PCI %s space @ %#"PRIx64" onto local addresses @ %#"PRIx64".\n",
450 1.2 matt winnum, 1 << (win_size_log2 % 10), units[win_size_log2 / 10],
451 1.2 matt (owin->powar & PEXOWAR_RTT) == PEXOWAR_RTT_IO ? "I/O" : "memory",
452 1.2 matt local_base, pci_base);
453 1.2 matt #endif
454 1.14 matt }
455 1.14 matt
456 1.14 matt static bool
457 1.14 matt pq3pci_owin_init(struct pq3pci_softc *sc, struct pq3pci_bst *bs, bool io_win)
458 1.14 matt {
459 1.14 matt if (bs->bs_numwin == 0)
460 1.14 matt return true;
461 1.14 matt
462 1.14 matt bs->bs_tag.pbs_base = bs->bs_base[0];
463 1.14 matt bs->bs_tag.pbs_offset = bs->bs_offset[0];
464 1.14 matt bs->bs_tag.pbs_limit = bs->bs_limit[bs->bs_numwin - 1];
465 1.2 matt
466 1.14 matt snprintf(bs->bs_name, sizeof(bs->bs_name), "%s-%s",
467 1.14 matt device_xname(sc->sc_dev), io_win ? "io" : "mem");
468 1.2 matt
469 1.2 matt #if 0
470 1.2 matt printf("%s: %s: base=%#x offset=%#x limit=%#x\n", __func__, bs->bs_name,
471 1.2 matt bs->bs_tag.pbs_base, bs->bs_tag.pbs_offset, bs->bs_tag.pbs_limit);
472 1.2 matt #endif
473 1.2 matt
474 1.2 matt int error = bus_space_init(&bs->bs_tag, bs->bs_name,
475 1.2 matt bs->bs_ex_storage, sizeof(bs->bs_ex_storage));
476 1.2 matt if (error) {
477 1.2 matt aprint_error(": failed to create %s bus space: %d\n",
478 1.2 matt bs->bs_name, error);
479 1.2 matt return false;
480 1.2 matt }
481 1.14 matt for (size_t slot = 1; slot < bs->bs_numwin; slot++) {
482 1.14 matt if (bs->bs_limit[slot - 1] < bs->bs_base[slot]) {
483 1.14 matt error = extent_alloc_region(bs->bs_tag.pbs_extent,
484 1.14 matt bs->bs_limit[slot - 1],
485 1.14 matt bs->bs_base[slot] - bs->bs_limit[slot - 1],
486 1.14 matt EX_WAITOK);
487 1.14 matt if (error) {
488 1.14 matt aprint_error(": failed to hole in %s bus space: %d\n",
489 1.14 matt bs->bs_name, error);
490 1.14 matt return false;
491 1.14 matt }
492 1.14 matt }
493 1.14 matt }
494 1.2 matt aprint_debug_dev(sc->sc_dev, "bus space %s created\n", bs->bs_name);
495 1.2 matt sc->sc_pba_flags |=
496 1.6 dyoung io_win ? PCI_FLAGS_IO_OKAY : PCI_FLAGS_MEM_OKAY;
497 1.2 matt return true;
498 1.2 matt }
499 1.2 matt
500 1.2 matt struct pq3pci_iwin {
501 1.2 matt uint32_t pitar;
502 1.2 matt uint32_t piwbar;
503 1.2 matt uint32_t piwbear;
504 1.2 matt uint32_t piwar;
505 1.2 matt };
506 1.2 matt
507 1.2 matt static bool
508 1.2 matt pq3pci_iwin_setup(struct pq3pci_softc *sc, u_int winnum,
509 1.2 matt const struct pq3pci_iwin *iwin)
510 1.2 matt {
511 1.2 matt const uint64_t pci_base = ((uint64_t)iwin->piwbar << 12)
512 1.2 matt | ((uint64_t)iwin->piwbear << (32+12));
513 1.2 matt const uint64_t local_base = (uint64_t)iwin->pitar << 12;
514 1.2 matt const u_int win_size_log2 = PEXIWAR_IWS_GET(iwin->piwar) + 1;
515 1.2 matt #if DEBUG > 1
516 1.2 matt const char units[] = " KMGTP";
517 1.2 matt aprint_normal_dev(sc->sc_dev,
518 1.2 matt "inbound window %u: pitar=%#x, piwbar=%x, piwbear=%#x, piwar=%#x\n",
519 1.2 matt winnum, iwin->pitar, iwin->piwbar, iwin->piwbear, iwin->piwar);
520 1.2 matt aprint_normal_dev(sc->sc_dev,
521 1.3 matt "inbound window %u: maps %u%cB of PCI address space @ %#"PRIx64" to local memory @ %#"PRIx64".\n",
522 1.2 matt winnum, 1 << (win_size_log2 % 10), units[win_size_log2 / 10],
523 1.2 matt pci_base, local_base);
524 1.2 matt #endif /* DEBUG */
525 1.2 matt /*
526 1.2 matt * Let's make sure this window is usable.
527 1.2 matt */
528 1.2 matt if (pci_base != 0) {
529 1.2 matt aprint_error(": invalid inbound window: "
530 1.2 matt "PCI base (%#"PRIx64" != 0\n", pci_base);
531 1.2 matt return false;
532 1.2 matt }
533 1.2 matt if (local_base != 0) {
534 1.2 matt aprint_error(": invalid inbound window: "
535 1.2 matt "local base (%#"PRIx64" != 0\n", local_base);
536 1.2 matt return false;
537 1.2 matt }
538 1.2 matt if ((iwin->piwar & PEXIWAR_RTT) != PEXIWAR_RTT_MEM_SNOOP) {
539 1.2 matt aprint_error(": invalid inbound window: "
540 1.2 matt "unsupported read transaction type (%#"PRIxMAX")\n",
541 1.2 matt iwin->piwar & PEXIWAR_RTT);
542 1.2 matt return false;
543 1.2 matt }
544 1.2 matt if ((iwin->piwar & PEXIWAR_WTT) != PEXIWAR_WTT_MEM_SNOOP) {
545 1.2 matt aprint_error(": invalid inbound window: "
546 1.2 matt "unsupported write transaction type (%#"PRIxMAX")\n",
547 1.2 matt iwin->piwar & PEXIWAR_WTT);
548 1.2 matt return false;
549 1.2 matt }
550 1.2 matt if ((iwin->piwar & PEXIWAR_TRGT) != PEXIWAR_TRGT_LOCALMEM) {
551 1.2 matt aprint_error(": invalid inbound window: "
552 1.2 matt "unsupported target (%#"PRIxMAX")\n",
553 1.2 matt iwin->piwar & PEXIWAR_TRGT);
554 1.2 matt return false;
555 1.2 matt }
556 1.2 matt if (board_info_get_number("mem-size") > (1ULL << win_size_log2)) {
557 1.2 matt aprint_error(": invalid inbound window: "
558 1.2 matt "doesn't map all of memory (%#"PRIx64" < %#"PRIx64")\n",
559 1.2 matt 1ULL << win_size_log2, board_info_get_number("mem-size"));
560 1.2 matt return false;
561 1.2 matt }
562 1.2 matt return true;
563 1.2 matt }
564 1.2 matt
565 1.2 matt static int
566 1.2 matt pq3pci_msi_spurious_intr(void *v)
567 1.2 matt {
568 1.2 matt (void) v;
569 1.2 matt
570 1.2 matt return 0;
571 1.2 matt }
572 1.2 matt
573 1.2 matt static int
574 1.2 matt pq3pci_msi_intr(void *v)
575 1.2 matt {
576 1.2 matt struct pq3pci_msigroup * const msig = v;
577 1.2 matt
578 1.22 nonaka mutex_spin_enter(&msig->msig_lock);
579 1.2 matt KASSERT(curcpu()->ci_cpl == msig->msig_ipl);
580 1.2 matt //KASSERT(curcpu()->ci_idepth == 0);
581 1.7 matt uint32_t matches = 0;
582 1.2 matt for (int rv = 0;;) {
583 1.2 matt uint32_t group = cpu_read_4(msig->msig_msir);
584 1.2 matt if (group == 0) {
585 1.22 nonaka mutex_spin_exit(&msig->msig_lock);
586 1.2 matt return rv;
587 1.2 matt }
588 1.2 matt
589 1.2 matt const bool working_msi_p =
590 1.2 matt msig->msig_group != 0 || (group & 1) == 0;
591 1.2 matt if (working_msi_p) {
592 1.2 matt /*
593 1.2 matt * if MSIs are working, just clear the free MSIs.
594 1.2 matt */
595 1.7 matt KASSERTMSG((group & msig->msig_free_mask) == 0,
596 1.11 jym "%s: group#%u: unexpected MSIs (%#x)",
597 1.7 matt __func__, msig->msig_group,
598 1.11 jym group & msig->msig_free_mask);
599 1.2 matt group &= ~msig->msig_free_mask;
600 1.2 matt } else {
601 1.2 matt /*
602 1.2 matt * If MSIs are broken, we don't really what MSIs
603 1.2 matt * have happened.
604 1.2 matt */
605 1.2 matt for (struct pq3pci_msihand *msih = msig->msig_ihands + 31;
606 1.2 matt group != 0;
607 1.2 matt msih--) {
608 1.2 matt const u_int n = __builtin_clz(group);
609 1.2 matt msih -= n;
610 1.2 matt group <<= n + 1;
611 1.2 matt msih->msih_ev.ev_count++;
612 1.2 matt }
613 1.2 matt group = ~msig->msig_free_mask;
614 1.2 matt }
615 1.7 matt uint32_t this_msi = __BIT(31);
616 1.2 matt for (struct pq3pci_msihand *msih = msig->msig_ihands + 31;
617 1.2 matt group != 0;
618 1.2 matt msih--) {
619 1.2 matt KASSERT(msig->msig_ihands <= msih);
620 1.2 matt KASSERT(msih < &msig->msig_ihands[32]);
621 1.2 matt const u_int n = __builtin_clz(group);
622 1.2 matt msih -= n;
623 1.2 matt group <<= n + 1;
624 1.2 matt msih->msih_ev.ev_count += working_msi_p;
625 1.2 matt if ((*msih->msih_ih.ih_func)(msih->msih_ih.ih_arg)) {
626 1.2 matt rv = 1;
627 1.2 matt msih->msih_ev.ev_count += !working_msi_p;
628 1.7 matt matches |= this_msi;
629 1.7 matt } else if ((matches & this_msi) == 0) {
630 1.2 matt msih->msih_ev_spurious.ev_count += working_msi_p;
631 1.2 matt }
632 1.7 matt this_msi >>= n + 1;
633 1.2 matt }
634 1.2 matt }
635 1.2 matt }
636 1.2 matt
637 1.2 matt static int
638 1.2 matt pq3pci_onchip_intr(void *v)
639 1.2 matt {
640 1.2 matt panic(__func__);
641 1.2 matt }
642 1.2 matt
643 1.2 matt static int
644 1.2 matt pq3pci_pis_intr(void *v)
645 1.2 matt {
646 1.2 matt struct pq3pci_intrsource * const pis = v;
647 1.2 matt struct pq3pci_intrhand *pih;
648 1.2 matt int rv = 0;
649 1.2 matt
650 1.22 nonaka mutex_spin_enter(&pis->pis_lock);
651 1.2 matt pis->pis_ev.ev_count++;
652 1.2 matt SIMPLEQ_FOREACH(pih, &pis->pis_ihands, pih_link) {
653 1.2 matt struct pq3pci_softc * const sc = pih->pih_ih.ih_sc;
654 1.2 matt int s = splraise(pih->pih_ipl);
655 1.2 matt pih->pih_count++;
656 1.2 matt rv = (*pih->pih_ih.ih_func)(pih->pih_ih.ih_arg);
657 1.2 matt splx(s);
658 1.2 matt #if 0
659 1.2 matt printf("%s %d:%s %"PRIu64": %p(%p) %"PRIu64": %d\n", __func__,
660 1.2 matt curcpu()->ci_idepth,
661 1.3 matt pis->pis_ev.ev_group, pis->pis_ev.ev_count,
662 1.2 matt pih->pih_ih.ih_func, pih->pih_ih.ih_arg, pih->pih_count, rv);
663 1.2 matt #endif
664 1.2 matt if (rv != 0) {
665 1.2 matt bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCI_INT_ACK);
666 1.2 matt break;
667 1.2 matt }
668 1.2 matt pih->pih_count--;
669 1.2 matt }
670 1.2 matt if (rv == 0)
671 1.2 matt pis->pis_ev_spurious.ev_count++;
672 1.22 nonaka mutex_spin_exit(&pis->pis_lock);
673 1.2 matt return rv;
674 1.2 matt }
675 1.2 matt
676 1.2 matt static void
677 1.22 nonaka pq3pci_intr_source_setup(struct pq3pci_softc *sc, struct pq3pci_intrsource *pis,
678 1.22 nonaka pci_intr_handle_t handle)
679 1.2 matt {
680 1.2 matt SIMPLEQ_INIT(&pis->pis_ihands);
681 1.2 matt pis->pis_handle = handle;
682 1.2 matt pis->pis_ih = intr_establish(PIH_IRQ(handle), IPL_VM, PIH_IST(handle),
683 1.2 matt pq3pci_pis_intr, pis);
684 1.22 nonaka mutex_init(&pis->pis_lock, MUTEX_DEFAULT, IPL_VM);
685 1.2 matt const char * const intrstr
686 1.22 nonaka = intr_string(PIH_IRQ(handle), PIH_IST(handle), pis->pis_intrname,
687 1.22 nonaka sizeof(pis->pis_intrname));
688 1.22 nonaka evcnt_attach_dynamic(&pis->pis_ev, EVCNT_TYPE_INTR, NULL, intrstr,
689 1.22 nonaka "intr");
690 1.2 matt evcnt_attach_dynamic(&pis->pis_ev_spurious, EVCNT_TYPE_INTR,
691 1.2 matt &pis->pis_ev, intrstr, "spurious intr");
692 1.22 nonaka KASSERT(mutex_owned(&pq3pci_intrsources_lock));
693 1.2 matt SIMPLEQ_INSERT_TAIL(&pq3pci_intrsources, pis, pis_link);
694 1.2 matt }
695 1.2 matt
696 1.2 matt static bool
697 1.2 matt pq3pci_intrmap_setup(struct pq3pci_softc *sc,
698 1.2 matt const struct cpunode_locators *cnl)
699 1.2 matt {
700 1.2 matt char prop_name[32];
701 1.2 matt snprintf(prop_name, sizeof(prop_name), "%s%u-interrupt-map",
702 1.2 matt cnl->cnl_name, cnl->cnl_instance);
703 1.2 matt sc->sc_intrmap = board_info_get_object(prop_name);
704 1.2 matt if (sc->sc_intrmap == NULL) {
705 1.2 matt aprint_error(": missing %s board property", prop_name);
706 1.2 matt return false;
707 1.2 matt }
708 1.2 matt
709 1.2 matt KASSERT(prop_object_type(sc->sc_intrmap) == PROP_TYPE_DICTIONARY);
710 1.2 matt prop_number_t pn = prop_dictionary_get(sc->sc_intrmap, "interrupt-mask");
711 1.2 matt KASSERT(pn != NULL);
712 1.2 matt
713 1.2 matt sc->sc_intrmask = prop_number_unsigned_integer_value(pn);
714 1.2 matt
715 1.22 nonaka sc->sc_ih = intr_establish_xname(cnl->cnl_intrs[0], IPL_VM, IST_ONCHIP,
716 1.22 nonaka pq3pci_onchip_intr, sc, device_xname(sc->sc_dev));
717 1.2 matt if (sc->sc_ih == NULL)
718 1.2 matt panic("%s: failed to establish interrupt %d\n",
719 1.2 matt device_xname(sc->sc_dev), cnl->cnl_intrs[0]);
720 1.3 matt
721 1.2 matt return true;
722 1.2 matt }
723 1.2 matt
724 1.22 nonaka static int
725 1.22 nonaka pq3pci_once_init(void)
726 1.22 nonaka {
727 1.22 nonaka
728 1.22 nonaka mutex_init(&pq3pci_intrsources_lock, MUTEX_DEFAULT, IPL_VM);
729 1.22 nonaka mutex_init(&pq3pci_msigroups_lock, MUTEX_DEFAULT, IPL_VM);
730 1.22 nonaka
731 1.22 nonaka return 0;
732 1.22 nonaka }
733 1.22 nonaka
734 1.2 matt void
735 1.2 matt pq3pci_cpunode_attach(device_t parent, device_t self, void *aux)
736 1.2 matt {
737 1.2 matt struct cpunode_softc * const psc = device_private(parent);
738 1.2 matt struct pq3pci_softc * const sc = device_private(self);
739 1.2 matt struct cpunode_attach_args * const cna = aux;
740 1.2 matt struct cpunode_locators * const cnl = &cna->cna_locs;
741 1.2 matt char buf[32];
742 1.2 matt
743 1.2 matt sc->sc_dev = self;
744 1.2 matt sc->sc_bst = cna->cna_memt;
745 1.2 matt psc->sc_children |= cna->cna_childmask;
746 1.2 matt sc->sc_pcie = strcmp(cnl->cnl_name, "pcie") == 0;
747 1.2 matt
748 1.22 nonaka RUN_ONCE(&pq3pci_init_once, pq3pci_once_init);
749 1.22 nonaka
750 1.2 matt const uint32_t pordevsr = cpu_read_4(GLOBAL_BASE + PORDEVSR);
751 1.2 matt if (sc->sc_pcie) {
752 1.2 matt u_int lanes = e500_truth_decode(cnl->cnl_instance, pordevsr,
753 1.2 matt pq3pci_pcie_lanes, __arraycount(pq3pci_pcie_lanes), 0);
754 1.2 matt if (lanes == 0) {
755 1.2 matt aprint_normal(": disabled\n");
756 1.2 matt return;
757 1.2 matt }
758 1.2 matt snprintf(buf, sizeof(buf), "PCI-Express x%u", lanes);
759 1.2 matt } else {
760 1.2 matt bool pcix_p = e500_truth_decode(cnl->cnl_instance, pordevsr,
761 1.2 matt pq3pci_pci_pcix, __arraycount(pq3pci_pci_pcix), 0);
762 1.2 matt u_int width = e500_truth_decode(cnl->cnl_instance, pordevsr,
763 1.2 matt pq3pci_pci_pci32, __arraycount(pq3pci_pci_pci32), 32);
764 1.2 matt snprintf(buf, sizeof(buf), "%u-bit PCI%s",
765 1.2 matt width, (pcix_p ? "X" : ""));
766 1.2 matt }
767 1.2 matt
768 1.2 matt if (!pq3pci_intrmap_setup(sc, cnl))
769 1.2 matt return;
770 1.2 matt
771 1.2 matt evcnt_attach_dynamic(&sc->sc_ev_spurious, EVCNT_TYPE_INTR, NULL,
772 1.2 matt device_xname(self), "spurious intr");
773 1.2 matt
774 1.2 matt int error = bus_space_map(sc->sc_bst, cnl->cnl_addr, cnl->cnl_size, 0,
775 1.2 matt &sc->sc_bsh);
776 1.2 matt if (error) {
777 1.2 matt aprint_error(": failed to map registers: %d\n", error);
778 1.2 matt return;
779 1.2 matt }
780 1.2 matt
781 1.2 matt u_int valid_owins = 0;
782 1.2 matt for (u_int i = 1, off = PEXOTAR1 - PEXOTAR0;
783 1.2 matt i < 4; i++, off += PEXOTAR1 - PEXOTAR0) {
784 1.2 matt struct pq3pci_owin owin;
785 1.2 matt owin.potar = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
786 1.2 matt PEXOTAR0 + off);
787 1.2 matt owin.potear = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
788 1.2 matt PEXOTEAR0 + off);
789 1.2 matt owin.powbar = 0;
790 1.2 matt if (i > 0) {
791 1.2 matt /* Doesn't exist for outbound window 0 */
792 1.2 matt owin.powbar = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
793 1.2 matt PEXOWBAR1 - (PEXOTAR1 - PEXOTAR0) + off);
794 1.2 matt }
795 1.2 matt owin.powar = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
796 1.2 matt PEXOWAR0 + off);
797 1.2 matt #if 0
798 1.2 matt aprint_normal_dev(self,
799 1.2 matt "owin[%u]: potar=%#x potear=%#x powbar=%#x powar=%#x\n",
800 1.2 matt i, owin.potar, owin.potear, owin.powbar, owin.powar);
801 1.2 matt #endif
802 1.2 matt if (owin.powar & PEXOWAR_EN) {
803 1.2 matt valid_owins++;
804 1.14 matt pq3pci_owin_record(sc, i, &owin);
805 1.2 matt }
806 1.2 matt }
807 1.14 matt if (!pq3pci_owin_init(sc, &sc->sc_pci_io_bst, true)
808 1.14 matt || !pq3pci_owin_init(sc, &sc->sc_pci_mem_bst, false)) {
809 1.14 matt return;
810 1.14 matt }
811 1.2 matt #ifndef PCI_NETBSD_CONFIGURE
812 1.2 matt if (valid_owins == 0) {
813 1.2 matt aprint_normal(": %s controller%s\n", buf,
814 1.2 matt " (disabled)");
815 1.2 matt return;
816 1.2 matt }
817 1.2 matt #endif
818 1.2 matt
819 1.2 matt u_int valid_iwins = 0;
820 1.2 matt for (u_int i = 0, off = 0; i < 3; i++, off += PEXITAR2 - PEXITAR1) {
821 1.2 matt struct pq3pci_iwin iwin;
822 1.2 matt iwin.pitar = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
823 1.2 matt PEXITAR1 + off);
824 1.2 matt iwin.piwbar = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
825 1.2 matt PEXIWBAR1 + off);
826 1.2 matt if (i > 0) {
827 1.2 matt /* Doesn't exist */
828 1.2 matt iwin.piwbear = bus_space_read_4(sc->sc_bst,
829 1.2 matt sc->sc_bsh,
830 1.2 matt PEXIWBEAR2 - (PEXITAR2 - PEXITAR1) + off);
831 1.2 matt } else {
832 1.2 matt iwin.piwbear = 0;
833 1.2 matt }
834 1.2 matt iwin.piwar = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
835 1.2 matt PEXIWAR1 + off);
836 1.2 matt #if 0
837 1.2 matt aprint_normal_dev(self,
838 1.2 matt "iwin[%u]: pitar=%#x piwbar=%#x piwbear=%#x piwar=%#x\n",
839 1.2 matt i, iwin.pitar, iwin.piwbar, iwin.piwbear, iwin.piwar);
840 1.2 matt #endif
841 1.2 matt if (iwin.piwar & PEXIWAR_EN) {
842 1.2 matt valid_iwins++;
843 1.2 matt if (!pq3pci_iwin_setup(sc, i, &iwin))
844 1.2 matt return;
845 1.2 matt }
846 1.2 matt }
847 1.2 matt
848 1.2 matt sc->sc_conf_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_VM);
849 1.2 matt
850 1.2 matt pci_chipset_tag_t pc = pq3pci_pci_chipset_init(sc);
851 1.2 matt
852 1.2 matt #ifndef PCI_NETBSD_CONFIGURE
853 1.2 matt if (valid_iwins == 0) {
854 1.2 matt aprint_normal(": %s controller%s\n", buf,
855 1.2 matt " (disabled)");
856 1.2 matt return;
857 1.2 matt }
858 1.2 matt #else
859 1.2 matt if (sc->sc_pcie && pci_conf_read(pc, 0, PEX_LTSSM) < LTSSM_L0) {
860 1.2 matt aprint_normal(": %s controller%s\n", buf,
861 1.2 matt " (offline)");
862 1.2 matt return;
863 1.2 matt }
864 1.2 matt if (!sc->sc_pcie && (pci_conf_read(pc, 0, PCI_PBFR) & PBFR_PAH)) {
865 1.2 matt aprint_normal(": %s controller%s\n", buf,
866 1.2 matt " (agent mode)");
867 1.2 matt return;
868 1.2 matt }
869 1.2 matt if (valid_iwins == 0) {
870 1.2 matt struct pq3pci_iwin iwin = {
871 1.2 matt .pitar = 0,
872 1.2 matt .piwbar = 0,
873 1.2 matt .piwbear = 0,
874 1.2 matt .piwar = PEXIWAR_EN|PEXIWAR_PF|PEXIWAR_TRGT_LOCALMEM
875 1.2 matt |PEXIWAR_RTT_MEM_SNOOP|PEXIWAR_WTT_MEM_SNOOP
876 1.2 matt |__SHIFTIN(30-__builtin_clz(pmemsize),PEXIWAR_IWS),
877 1.2 matt };
878 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXITAR2, iwin.pitar);
879 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXIWBAR2, iwin.piwbar);
880 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXIWBEAR2, iwin.piwbear);
881 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXIWAR2, iwin.piwar);
882 1.2 matt
883 1.2 matt if (!pq3pci_iwin_setup(sc, 2, &iwin)) {
884 1.2 matt aprint_error(": error creating inbound window\n");
885 1.2 matt return;
886 1.2 matt }
887 1.2 matt
888 1.2 matt }
889 1.2 matt
890 1.2 matt if (valid_owins == 0) {
891 1.2 matt u_long membase, iobase;
892 1.2 matt error = extent_alloc(pcimem_ex, PCI_MEMSIZE, PCI_MEMSIZE,
893 1.2 matt PCI_MEMSIZE, EX_WAITOK, &membase);
894 1.2 matt if (error) {
895 1.2 matt aprint_error(
896 1.2 matt ": error allocating address space for %s: %d\n",
897 1.2 matt "PCI memory", error);
898 1.2 matt return;
899 1.2 matt }
900 1.2 matt struct pq3pci_owin owin1 = {
901 1.2 matt .potar = membase >> 12,
902 1.2 matt .potear = 0,
903 1.2 matt .powbar = membase >> 12,
904 1.2 matt .powar = PEXOWAR_EN|PEXOWAR_TC0
905 1.2 matt |PEXOWAR_RTT_MEM|PEXOWAR_WTT_MEM
906 1.2 matt |__SHIFTIN(ilog2(PCI_MEMSIZE)-1,PEXOWAR_OWS),
907 1.2 matt };
908 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOTAR1, owin1.potar);
909 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOTEAR1, owin1.potear);
910 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOWBAR1, owin1.powbar);
911 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOWAR1, owin1.powar);
912 1.14 matt pq3pci_owin_record(sc, 1, &owin1);
913 1.15 he if (!pq3pci_owin_init(sc, &sc->sc_pci_mem_bst, false)) {
914 1.2 matt return;
915 1.2 matt }
916 1.2 matt
917 1.2 matt error = extent_alloc(pciio_ex, PCI_IOSIZE, PCI_IOSIZE,
918 1.2 matt PCI_IOSIZE, EX_WAITOK, &iobase);
919 1.2 matt if (error) {
920 1.2 matt aprint_error(
921 1.2 matt ": error allocating address space for %s: %d\n",
922 1.2 matt "PCI I/O space", error);
923 1.2 matt return;
924 1.2 matt }
925 1.2 matt struct pq3pci_owin owin2 = {
926 1.2 matt .potar = 0,
927 1.2 matt .potear = 0,
928 1.2 matt .powbar = iobase >> 12,
929 1.2 matt .powar = PEXOWAR_EN|PEXOWAR_TC0
930 1.2 matt |PEXOWAR_RTT_IO|PEXOWAR_WTT_IO
931 1.2 matt |__SHIFTIN(ilog2(PCI_IOSIZE)-1,PEXOWAR_OWS),
932 1.2 matt };
933 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOTAR2, owin2.potar);
934 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOTEAR2, owin2.potear);
935 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOWBAR2, owin2.powbar);
936 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEXOWAR2, owin2.powar);
937 1.14 matt pq3pci_owin_record(sc, 2, &owin1);
938 1.15 he if (!pq3pci_owin_init(sc, &sc->sc_pci_io_bst, true)) {
939 1.2 matt return;
940 1.2 matt }
941 1.2 matt
942 1.2 matt struct extent *ioext = extent_create("pciio", 0, PCI_IOSIZE,
943 1.12 para NULL, 0, EX_NOWAIT);
944 1.2 matt struct extent *memext = extent_create("pcimem", membase,
945 1.12 para membase + PCI_MEMSIZE, NULL, 0, EX_NOWAIT);
946 1.3 matt
947 1.2 matt error = pci_configure_bus(pc, ioext, memext, NULL, 0,
948 1.2 matt curcpu()->ci_ci.dcache_line_size);
949 1.3 matt
950 1.2 matt extent_destroy(ioext);
951 1.2 matt extent_destroy(memext);
952 1.2 matt
953 1.2 matt if (error) {
954 1.2 matt aprint_normal(": configuration failed\n");
955 1.2 matt return;
956 1.2 matt }
957 1.2 matt }
958 1.2 matt #endif
959 1.2 matt
960 1.2 matt aprint_normal(": %s controller%s\n", buf, "");
961 1.2 matt
962 1.2 matt struct pcibus_attach_args pba;
963 1.2 matt memset(&pba, 0, sizeof(pba));
964 1.2 matt
965 1.2 matt pba.pba_flags = sc->sc_pba_flags | PCI_FLAGS_MSI_OKAY
966 1.2 matt | PCI_FLAGS_MSIX_OKAY;
967 1.6 dyoung if (pba.pba_flags & PCI_FLAGS_IO_OKAY)
968 1.2 matt pba.pba_iot = pc->pc_iot;
969 1.6 dyoung if (pba.pba_flags & PCI_FLAGS_MEM_OKAY)
970 1.2 matt pba.pba_memt = pc->pc_memt;
971 1.2 matt pba.pba_dmat = cna->cna_dmat;
972 1.2 matt pba.pba_pc = pc;
973 1.2 matt pba.pba_bus = 0;
974 1.2 matt
975 1.2 matt /*
976 1.2 matt * Program BAR0 so that MSIs can work.
977 1.2 matt */
978 1.2 matt pci_conf_write(pc, 0, PCI_BAR0, sc->sc_bst->pbs_offset);
979 1.2 matt pcireg_t cmdsts = pci_conf_read(pc, 0, PCI_COMMAND_STATUS_REG);
980 1.2 matt cmdsts |= PCI_COMMAND_INTERRUPT_DISABLE;
981 1.2 matt pci_conf_write(pc, 0, PCI_COMMAND_STATUS_REG, cmdsts);
982 1.2 matt
983 1.2 matt #if 0
984 1.2 matt /*
985 1.2 matt *
986 1.2 matt */
987 1.2 matt pq3pci_intr_source_lookup(sc, PIH_MAKE(0, IST_LEVEL, 0));
988 1.2 matt #endif
989 1.2 matt #if 0
990 1.2 matt if (sc->sc_pcie)
991 1.2 matt pci_conf_print(pc, 0, NULL);
992 1.2 matt #endif
993 1.2 matt
994 1.2 matt config_found_ia(self, "pcibus", &pba, pcibusprint);
995 1.2 matt }
996 1.2 matt
997 1.2 matt static void
998 1.2 matt pq3pci_attach_hook(device_t parent, device_t self,
999 1.2 matt struct pcibus_attach_args *pba)
1000 1.2 matt {
1001 1.2 matt /* do nothing */
1002 1.2 matt }
1003 1.2 matt
1004 1.2 matt static int
1005 1.2 matt pq3pci_bus_maxdevs(void *v, int busno)
1006 1.2 matt {
1007 1.2 matt struct pq3pci_softc * const sc = v;
1008 1.2 matt return sc->sc_pcie && busno < 2 ? 1 : 32;
1009 1.2 matt }
1010 1.2 matt
1011 1.2 matt static void
1012 1.2 matt pq3pci_decompose_tag(void *v, pcitag_t tag, int *bus, int *dev, int *func)
1013 1.2 matt {
1014 1.2 matt if (bus)
1015 1.2 matt *bus = (tag >> 16) & 0xff;
1016 1.2 matt if (dev)
1017 1.2 matt *dev = (tag >> 11) & 0x1f;
1018 1.2 matt if (func)
1019 1.2 matt *func = (tag >> 8) & 0x07;
1020 1.2 matt }
1021 1.2 matt
1022 1.2 matt static pcitag_t
1023 1.2 matt pq3pci_make_tag(void *v, int bus, int dev, int func)
1024 1.2 matt {
1025 1.2 matt return (bus << 16) | (dev << 11) | (func << 8);
1026 1.2 matt }
1027 1.2 matt
1028 1.17 joerg #if 0
1029 1.2 matt static inline pcitag_t
1030 1.2 matt pq3pci_config_addr_read(pci_chipset_tag_t pc)
1031 1.2 matt {
1032 1.2 matt pcitag_t v;
1033 1.2 matt __asm volatile("lwz\t%0, 0(%1)" : "=r"(v) : "b"(pc->pc_addr));
1034 1.2 matt __asm volatile("mbar\n\tmsync");
1035 1.2 matt return v;
1036 1.2 matt }
1037 1.17 joerg #endif
1038 1.2 matt
1039 1.2 matt static inline void
1040 1.2 matt pq3pci_config_addr_write(pci_chipset_tag_t pc, pcitag_t v)
1041 1.2 matt {
1042 1.2 matt __asm volatile("stw\t%0, 0(%1)" :: "r"(v), "b"(pc->pc_addr));
1043 1.2 matt __asm volatile("mbar\n\tmsync");
1044 1.2 matt }
1045 1.2 matt
1046 1.2 matt static inline pcireg_t
1047 1.2 matt pq3pci_config_data_read(pci_chipset_tag_t pc)
1048 1.2 matt {
1049 1.2 matt pcireg_t v;
1050 1.2 matt __asm volatile("lwbrx\t%0, 0, %1" : "=r"(v) : "b"(pc->pc_data));
1051 1.2 matt __asm volatile("mbar\n\tmsync");
1052 1.2 matt return v;
1053 1.2 matt }
1054 1.2 matt
1055 1.2 matt static inline void
1056 1.2 matt pq3pci_config_data_write(pci_chipset_tag_t pc, pcireg_t v)
1057 1.2 matt {
1058 1.2 matt __asm volatile("stwbrx\t%0, 0, %1" :: "r"(v), "r"(pc->pc_data));
1059 1.2 matt __asm volatile("mbar\n\tmsync");
1060 1.2 matt }
1061 1.2 matt
1062 1.2 matt static pcireg_t
1063 1.2 matt pq3pci_conf_read(void *v, pcitag_t tag, int reg)
1064 1.2 matt {
1065 1.2 matt struct pq3pci_softc * const sc = v;
1066 1.2 matt struct genppc_pci_chipset * const pc = &sc->sc_pc;
1067 1.2 matt
1068 1.21 msaitoh if (reg < 0)
1069 1.21 msaitoh return 0xffffffff;
1070 1.21 msaitoh if (reg >= PCI_CONF_SIZE) {
1071 1.21 msaitoh if (!sc->sc_pcie || reg >= PCI_EXTCONF_SIZE)
1072 1.2 matt return 0xffffffff;
1073 1.2 matt reg = (reg & 0xff) | ((reg & 0xf00) << 16);
1074 1.2 matt }
1075 1.2 matt if (sc->sc_pcie && ((tag >> 16) & 0xff) != 0) {
1076 1.2 matt // pcireg_t slot_status = pci_conf_read(pc, 0, 0x64);
1077 1.2 matt // printf("%s: tag 0x0 slot status: %#x\n",__func__, slot_status);
1078 1.2 matt // if ((slot_status & __BIT(6+16)) == 0)
1079 1.2 matt // printf(" addr=%#llx ", tag | reg | PEX_CONFIG_ADDR_EN);
1080 1.2 matt // return 0xffffffff;
1081 1.2 matt }
1082 1.2 matt
1083 1.2 matt mutex_spin_enter(sc->sc_conf_lock);
1084 1.2 matt
1085 1.2 matt pq3pci_config_addr_write(pc, tag | reg | PEX_CONFIG_ADDR_EN);
1086 1.2 matt pcireg_t rv = pq3pci_config_data_read(pc);
1087 1.2 matt
1088 1.2 matt mutex_spin_exit(sc->sc_conf_lock);
1089 1.2 matt
1090 1.2 matt #if 0
1091 1.2 matt uint32_t err = bus_space_read_4(sc->sc_bst, sc->sc_bsh, PEX_ERR_DR);
1092 1.2 matt if (err & PEXERRDR_ICCA) {
1093 1.2 matt aprint_error_dev(sc->sc_dev, "%s: tag %#x reg %#x icca: %#x\n",
1094 1.2 matt __func__, tag, reg, pq3pci_config_addr_read(pc));
1095 1.2 matt bus_space_write_4(sc->sc_bst, sc->sc_bsh, PEX_ERR_DR,
1096 1.2 matt PEXERRDR_ICCA);
1097 1.2 matt }
1098 1.2 matt #endif
1099 1.2 matt return rv;
1100 1.2 matt }
1101 1.2 matt
1102 1.2 matt static void
1103 1.2 matt pq3pci_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
1104 1.2 matt {
1105 1.2 matt struct pq3pci_softc * const sc = v;
1106 1.2 matt struct genppc_pci_chipset * const pc = &sc->sc_pc;
1107 1.2 matt
1108 1.21 msaitoh if (reg < 0)
1109 1.21 msaitoh return;
1110 1.21 msaitoh if (reg >= PCI_CONF_SIZE) {
1111 1.21 msaitoh if (!sc->sc_pcie || reg >= PCI_EXTCONF_SIZE)
1112 1.2 matt return;
1113 1.2 matt reg = (reg & 0xff) | ((reg & 0xf00) << 16);
1114 1.2 matt }
1115 1.2 matt
1116 1.2 matt mutex_spin_enter(sc->sc_conf_lock);
1117 1.2 matt
1118 1.2 matt #if 0
1119 1.2 matt aprint_error_dev(sc->sc_dev, "%s: tag %#x reg %#x data %#x\n",
1120 1.2 matt __func__, tag, reg, data);
1121 1.2 matt #endif
1122 1.2 matt pq3pci_config_addr_write(pc, tag | reg | PEX_CONFIG_ADDR_EN);
1123 1.2 matt pq3pci_config_data_write(pc, data);
1124 1.2 matt
1125 1.2 matt mutex_spin_exit(sc->sc_conf_lock);
1126 1.2 matt }
1127 1.2 matt
1128 1.22 nonaka #ifdef PCI_NETBSD_CONFIGURE
1129 1.2 matt static int
1130 1.8 matt pq3pci_conf_hook(void *v, int bus, int dev, int func, pcireg_t id)
1131 1.2 matt {
1132 1.8 matt struct pq3pci_softc * const sc = v;
1133 1.2 matt if (sc->sc_pcie && bus != 0) {
1134 1.8 matt pcireg_t slot_status = pci_conf_read(&sc->sc_pc, 0, 0x64);
1135 1.2 matt if ((slot_status & __BIT(6+16)) == 0)
1136 1.2 matt return 0;
1137 1.2 matt }
1138 1.2 matt if (!sc->sc_pcie && bus == 0 && dev == 0) {
1139 1.2 matt return PCI_CONF_DEFAULT ^ (PCI_CONF_MAP_IO|PCI_CONF_MAP_MEM|PCI_CONF_MAP_ROM);
1140 1.2 matt }
1141 1.2 matt return PCI_CONF_DEFAULT;
1142 1.2 matt }
1143 1.22 nonaka #endif
1144 1.2 matt
1145 1.2 matt static void
1146 1.2 matt pq3pci_msi_group_setup(struct pq3pci_msigroup *msig, u_int group, int ipl)
1147 1.2 matt {
1148 1.22 nonaka char buf[12];
1149 1.2 matt const char (*intr_names)[8] = msi_intr_names[group];
1150 1.2 matt
1151 1.2 matt KASSERT(ipl == IPL_VM);
1152 1.22 nonaka KASSERT(mutex_owned(&pq3pci_msigroups_lock));
1153 1.2 matt
1154 1.2 matt msig->msig_group = group;
1155 1.2 matt msig->msig_free_mask = ~0 << (group == 0);
1156 1.2 matt msig->msig_ipl = ipl;
1157 1.22 nonaka mutex_init(&msig->msig_lock, MUTEX_DEFAULT, ipl);
1158 1.22 nonaka snprintf(buf, sizeof(buf), "msi %d-%d", group * 32, group * 32 + 31);
1159 1.22 nonaka msig->msig_ih = intr_establish_xname(msig->msig_group, ipl,
1160 1.22 nonaka IST_MSIGROUP, pq3pci_msi_intr, msig, buf);
1161 1.2 matt msig->msig_msir = OPENPIC_BASE + OPENPIC_MSIR(msig->msig_group);
1162 1.2 matt for (u_int i = 0; i < __arraycount(msig->msig_ihands); i++) {
1163 1.2 matt struct pq3pci_msihand * const msih = msig->msig_ihands + i;
1164 1.2 matt msih->msih_ih.ih_class = IH_MSI;
1165 1.2 matt msih->msih_ih.ih_func = pq3pci_msi_spurious_intr;
1166 1.2 matt msih->msih_ih.ih_arg = msih;
1167 1.2 matt msih->msih_group = msig;
1168 1.2 matt evcnt_attach_dynamic(&msih->msih_ev, EVCNT_TYPE_INTR,
1169 1.2 matt NULL, intr_names[i], "intr");
1170 1.2 matt evcnt_attach_dynamic(&msih->msih_ev_spurious, EVCNT_TYPE_INTR,
1171 1.2 matt &msih->msih_ev, intr_names[i], "spurious intr");
1172 1.2 matt }
1173 1.22 nonaka pq3pci_msigroups[group] = msig;
1174 1.22 nonaka }
1175 1.22 nonaka
1176 1.22 nonaka static struct pq3pci_msihand *
1177 1.22 nonaka pq3pci_msi_lookup(pci_intr_handle_t handle)
1178 1.22 nonaka {
1179 1.22 nonaka const int irq = PIH_IRQ(handle);
1180 1.22 nonaka KASSERT(irq < 256);
1181 1.22 nonaka struct pq3pci_msigroup * const msig = pq3pci_msigroups[irq / 32];
1182 1.22 nonaka KASSERT(msig != NULL);
1183 1.22 nonaka return &msig->msig_ihands[irq & 31];
1184 1.22 nonaka }
1185 1.22 nonaka
1186 1.22 nonaka static struct pq3pci_msihand *
1187 1.22 nonaka pq3pci_msi_claim(pci_intr_handle_t handle)
1188 1.22 nonaka {
1189 1.22 nonaka const int irq = PIH_IRQ(handle);
1190 1.22 nonaka uint32_t irq_mask = __BIT(irq & 31);
1191 1.22 nonaka KASSERT(irq < 256);
1192 1.22 nonaka struct pq3pci_msigroup * const msig = pq3pci_msigroups[irq / 32];
1193 1.22 nonaka KASSERT(msig != NULL);
1194 1.22 nonaka struct pq3pci_msihand * const msih = &msig->msig_ihands[irq & 31];
1195 1.22 nonaka mutex_spin_enter(&msig->msig_lock);
1196 1.22 nonaka KASSERT(msig->msig_free_mask & irq_mask);
1197 1.22 nonaka msig->msig_free_mask ^= irq_mask;
1198 1.22 nonaka mutex_spin_exit(&msig->msig_lock);
1199 1.22 nonaka return msih;
1200 1.2 matt }
1201 1.2 matt
1202 1.2 matt static pci_intr_handle_t
1203 1.22 nonaka pq3pci_msi_alloc_one(int ipl)
1204 1.2 matt {
1205 1.2 matt size_t freegroup = 0;
1206 1.22 nonaka const size_t maplen = __arraycount(pq3pci_msigroups);
1207 1.2 matt uint32_t bitmap[maplen];
1208 1.22 nonaka pci_intr_handle_t handle;
1209 1.2 matt
1210 1.22 nonaka mutex_spin_enter(&pq3pci_msigroups_lock);
1211 1.2 matt for (u_int i = 0; i < maplen; i++) {
1212 1.2 matt struct pq3pci_msigroup * const msig = pq3pci_msigroups[i];
1213 1.2 matt if (msig == NULL) {
1214 1.2 matt bitmap[i] = 0;
1215 1.2 matt if (freegroup == 0)
1216 1.2 matt freegroup = i + 1;
1217 1.2 matt continue;
1218 1.2 matt }
1219 1.2 matt /*
1220 1.2 matt * If this msigroup has the wrong IPL or there's nothing
1221 1.2 matt * free, try the next one.
1222 1.2 matt */
1223 1.2 matt if (msig->msig_ipl != ipl || msig->msig_free_mask == 0) {
1224 1.2 matt bitmap[i] = 0;
1225 1.2 matt continue;
1226 1.2 matt }
1227 1.2 matt
1228 1.2 matt bitmap[i] = msig->msig_free_mask;
1229 1.2 matt }
1230 1.2 matt for (u_int i = 0; i < maplen; i++) {
1231 1.2 matt uint32_t mapbits = bitmap[i];
1232 1.2 matt u_int n = ffs(mapbits);
1233 1.2 matt if (n--) {
1234 1.22 nonaka handle = PIH_MAKE(i * 32 + n, IST_MSI, 0);
1235 1.22 nonaka struct pq3pci_msihand * const msih __diagused =
1236 1.22 nonaka pq3pci_msi_claim(handle);
1237 1.22 nonaka KASSERT(msih != NULL);
1238 1.22 nonaka mutex_spin_exit(&pq3pci_msigroups_lock);
1239 1.22 nonaka return handle;
1240 1.2 matt }
1241 1.2 matt }
1242 1.2 matt
1243 1.22 nonaka if (freegroup-- == 0) {
1244 1.22 nonaka mutex_spin_exit(&pq3pci_msigroups_lock);
1245 1.2 matt return 0;
1246 1.22 nonaka }
1247 1.2 matt
1248 1.2 matt struct pq3pci_msigroup * const msig =
1249 1.22 nonaka kmem_zalloc(sizeof(*msig), KM_NOSLEEP);
1250 1.22 nonaka if (msig == NULL) {
1251 1.22 nonaka mutex_spin_exit(&pq3pci_msigroups_lock);
1252 1.22 nonaka return 0;
1253 1.22 nonaka }
1254 1.2 matt pq3pci_msi_group_setup(msig, freegroup, ipl);
1255 1.2 matt u_int n = ffs(msig->msig_free_mask) - 1;
1256 1.22 nonaka handle = PIH_MAKE(freegroup * 32 + n, IST_MSI, 0);
1257 1.22 nonaka struct pq3pci_msihand * const msih __diagused =
1258 1.22 nonaka pq3pci_msi_claim(handle);
1259 1.22 nonaka KASSERT(msih != NULL);
1260 1.22 nonaka mutex_spin_exit(&pq3pci_msigroups_lock);
1261 1.22 nonaka return handle;
1262 1.2 matt }
1263 1.2 matt
1264 1.22 nonaka static int
1265 1.22 nonaka pq3pci_msi_alloc_vectors(struct pq3pci_softc *sc,
1266 1.22 nonaka const struct pci_attach_args *pa, pci_intr_handle_t **ihps, int count)
1267 1.2 matt {
1268 1.22 nonaka pci_intr_handle_t *vectors;
1269 1.22 nonaka struct pq3pci_msihand * msih;
1270 1.22 nonaka pcireg_t msictl;
1271 1.22 nonaka int msioff;
1272 1.22 nonaka
1273 1.22 nonaka *ihps = NULL;
1274 1.22 nonaka
1275 1.22 nonaka if (!pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_MSI, &msioff,
1276 1.22 nonaka NULL))
1277 1.22 nonaka return ENODEV;
1278 1.22 nonaka
1279 1.22 nonaka msictl = pci_conf_read(pa->pa_pc, pa->pa_tag, msioff);
1280 1.22 nonaka msictl &= ~PCI_MSI_CTL_MSI_ENABLE;
1281 1.22 nonaka msictl &= ~PCI_MSI_CTL_MME_MASK;
1282 1.22 nonaka pci_conf_write(pa->pa_pc, pa->pa_tag, msioff, msictl);
1283 1.22 nonaka
1284 1.22 nonaka const size_t alloc_size = sizeof(*vectors) * count;
1285 1.22 nonaka vectors = kmem_zalloc(alloc_size, KM_SLEEP);
1286 1.22 nonaka if (vectors == NULL)
1287 1.22 nonaka return ENOMEM;
1288 1.22 nonaka
1289 1.22 nonaka for (int i = 0; i < count; ++i) {
1290 1.22 nonaka pci_intr_handle_t handle = pq3pci_msi_alloc_one(IPL_VM);
1291 1.22 nonaka if (handle == 0) {
1292 1.22 nonaka for (int j = i - 1; j >= 0; j--) {
1293 1.22 nonaka msih = pq3pci_msi_claim(vectors[j]);
1294 1.22 nonaka msih->msih_tag = 0;
1295 1.22 nonaka msih->msih_msioff = 0;
1296 1.22 nonaka }
1297 1.22 nonaka kmem_free(vectors, alloc_size);
1298 1.22 nonaka return EBUSY;
1299 1.22 nonaka }
1300 1.22 nonaka vectors[i] = handle;
1301 1.22 nonaka
1302 1.22 nonaka msih = pq3pci_msi_lookup(handle);
1303 1.22 nonaka msih->msih_tag = pa->pa_tag;
1304 1.22 nonaka msih->msih_msioff = msioff;
1305 1.22 nonaka }
1306 1.22 nonaka
1307 1.22 nonaka *ihps = vectors;
1308 1.22 nonaka return 0;
1309 1.2 matt }
1310 1.2 matt
1311 1.22 nonaka static void
1312 1.22 nonaka pq3pci_msi_free_vectors(struct pq3pci_softc *sc, pci_intr_handle_t *ihp,
1313 1.22 nonaka int count)
1314 1.2 matt {
1315 1.22 nonaka
1316 1.22 nonaka KASSERT(count > 0);
1317 1.22 nonaka
1318 1.22 nonaka for (int i = 0; i < count; ++i) {
1319 1.22 nonaka struct pq3pci_msihand * const msih __diagused =
1320 1.22 nonaka pq3pci_msi_claim(ihp[i]);
1321 1.22 nonaka KASSERT(msih != NULL);
1322 1.22 nonaka }
1323 1.22 nonaka kmem_free(ihp, sizeof(*ihp) * count);
1324 1.2 matt }
1325 1.2 matt
1326 1.2 matt static struct pq3pci_intrsource *
1327 1.2 matt pq3pci_intr_source_lookup(struct pq3pci_softc *sc, pci_intr_handle_t handle)
1328 1.2 matt {
1329 1.2 matt struct pq3pci_intrsource *pis;
1330 1.22 nonaka mutex_spin_enter(&pq3pci_intrsources_lock);
1331 1.2 matt SIMPLEQ_FOREACH(pis, &pq3pci_intrsources, pis_link) {
1332 1.22 nonaka if (pis->pis_handle == handle) {
1333 1.22 nonaka mutex_spin_exit(&pq3pci_intrsources_lock);
1334 1.2 matt return pis;
1335 1.22 nonaka }
1336 1.2 matt }
1337 1.22 nonaka pis = kmem_zalloc(sizeof(*pis), KM_NOSLEEP);
1338 1.22 nonaka if (pis != NULL)
1339 1.22 nonaka pq3pci_intr_source_setup(sc, pis, handle);
1340 1.22 nonaka mutex_spin_exit(&pq3pci_intrsources_lock);
1341 1.2 matt return pis;
1342 1.2 matt }
1343 1.2 matt
1344 1.2 matt static pci_intr_handle_t
1345 1.5 dyoung pq3pci_intr_handle_lookup(struct pq3pci_softc *sc,
1346 1.5 dyoung const struct pci_attach_args *pa)
1347 1.2 matt {
1348 1.2 matt prop_dictionary_t entry;
1349 1.2 matt
1350 1.22 nonaka #ifndef PQ3PCI_INTR_MAP_NO_USE_MSI
1351 1.2 matt if (sc->sc_pcie) do {
1352 1.2 matt pcireg_t msictl;
1353 1.2 matt int msioff;
1354 1.2 matt if (!pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_MSI,
1355 1.22 nonaka &msioff, NULL))
1356 1.2 matt break;
1357 1.2 matt msictl = pci_conf_read(pa->pa_pc, pa->pa_tag, msioff);
1358 1.2 matt msictl &= ~PCI_MSI_CTL_MSI_ENABLE;
1359 1.9 dyoung msictl &= ~PCI_MSI_CTL_MME_MASK;
1360 1.2 matt pci_conf_write(pa->pa_pc, pa->pa_tag, msioff, msictl);
1361 1.22 nonaka pci_intr_handle_t handle = pq3pci_msi_alloc_one(IPL_VM);
1362 1.2 matt struct pq3pci_msihand * const msih = pq3pci_msi_lookup(handle);
1363 1.2 matt msih->msih_tag = pa->pa_tag;
1364 1.2 matt msih->msih_msioff = msioff;
1365 1.2 matt return handle;
1366 1.2 matt } while (false);
1367 1.22 nonaka #endif
1368 1.2 matt
1369 1.2 matt if (sc->sc_intrmask == 0) {
1370 1.2 matt entry = prop_dictionary_get(sc->sc_intrmap, "000000");
1371 1.2 matt } else {
1372 1.2 matt char prop_name[8];
1373 1.2 matt u_int intrinc = __LOWEST_SET_BIT(sc->sc_intrmask);
1374 1.2 matt pcitag_t tag = (pa->pa_intrpin - PCI_INTERRUPT_PIN_A) * intrinc;
1375 1.2 matt
1376 1.2 matt snprintf(prop_name, sizeof(prop_name), "%06x",
1377 1.2 matt tag & sc->sc_intrmask);
1378 1.2 matt
1379 1.2 matt #if 0
1380 1.2 matt printf("%s: %#x %#x %u (%u) -> %#x & %#x -> %#x <%s>\n",
1381 1.2 matt __func__, pa->pa_tag, pa->pa_intrtag, pa->pa_intrpin, pa->pa_rawintrpin,
1382 1.2 matt tag, sc->sc_intrmask, tag & sc->sc_intrmask, prop_name);
1383 1.2 matt #endif
1384 1.2 matt
1385 1.2 matt entry = prop_dictionary_get(sc->sc_intrmap, prop_name);
1386 1.2 matt }
1387 1.2 matt KASSERT(entry != NULL);
1388 1.2 matt KASSERT(prop_object_type(entry) == PROP_TYPE_DICTIONARY);
1389 1.2 matt
1390 1.2 matt prop_number_t pn_irq = prop_dictionary_get(entry, "interrupt");
1391 1.2 matt KASSERT(pn_irq != NULL);
1392 1.2 matt KASSERT(prop_object_type(pn_irq) == PROP_TYPE_NUMBER);
1393 1.2 matt int irq = prop_number_unsigned_integer_value(pn_irq);
1394 1.2 matt prop_number_t pn_ist = prop_dictionary_get(entry, "type");
1395 1.2 matt KASSERT(pn_ist != NULL);
1396 1.2 matt KASSERT(prop_object_type(pn_ist) == PROP_TYPE_NUMBER);
1397 1.2 matt int ist = prop_number_unsigned_integer_value(pn_ist);
1398 1.2 matt
1399 1.2 matt return PIH_MAKE(irq, ist, 0);
1400 1.2 matt }
1401 1.2 matt
1402 1.2 matt static int
1403 1.5 dyoung pq3pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *handlep)
1404 1.2 matt {
1405 1.2 matt struct pq3pci_softc * const sc = pa->pa_pc->pc_intr_v;
1406 1.2 matt
1407 1.2 matt if (pa->pa_intrpin == PCI_INTERRUPT_PIN_NONE)
1408 1.2 matt return ENOENT;
1409 1.2 matt
1410 1.2 matt *handlep = pq3pci_intr_handle_lookup(sc, pa);
1411 1.2 matt
1412 1.2 matt return 0;
1413 1.2 matt }
1414 1.2 matt
1415 1.2 matt static const char *
1416 1.16 christos pq3pci_intr_string(void *v, pci_intr_handle_t handle, char *buf, size_t len)
1417 1.2 matt {
1418 1.2 matt if (PIH_IST(handle) == IST_MSI) {
1419 1.2 matt const char (*intr_names)[8] = msi_intr_names[0];
1420 1.16 christos strlcpy(buf, intr_names[PIH_IRQ(handle)], len);
1421 1.16 christos return buf;
1422 1.2 matt }
1423 1.2 matt
1424 1.16 christos return intr_string(PIH_IRQ(handle), PIH_IST(handle), buf, len);
1425 1.2 matt }
1426 1.2 matt
1427 1.2 matt static const struct evcnt *
1428 1.2 matt pq3pci_intr_evcnt(void *v, pci_intr_handle_t handle)
1429 1.2 matt {
1430 1.2 matt struct pq3pci_softc * const sc = v;
1431 1.22 nonaka if (PIH_IST(handle) == IST_MSI) {
1432 1.22 nonaka struct pq3pci_msihand * const msih = pq3pci_msi_lookup(handle);
1433 1.22 nonaka
1434 1.22 nonaka KASSERT(msih != NULL);
1435 1.22 nonaka
1436 1.22 nonaka return &msih->msih_ev;
1437 1.22 nonaka }
1438 1.2 matt struct pq3pci_intrsource * const pis =
1439 1.2 matt pq3pci_intr_source_lookup(sc, handle);
1440 1.22 nonaka if (pis != NULL)
1441 1.22 nonaka return &pis->pis_ev;
1442 1.22 nonaka return NULL;
1443 1.2 matt }
1444 1.2 matt
1445 1.2 matt static void *
1446 1.2 matt pq3pci_intr_establish(void *v, pci_intr_handle_t handle, int ipl,
1447 1.22 nonaka int (*func)(void *), void *arg, const char *xname)
1448 1.2 matt {
1449 1.2 matt struct pq3pci_softc * const sc = v;
1450 1.2 matt const int ist = PIH_IST(handle);
1451 1.2 matt
1452 1.2 matt if (ist == IST_MSI) {
1453 1.2 matt pci_chipset_tag_t pc = &sc->sc_pc;
1454 1.22 nonaka struct pq3pci_msihand * const msih = pq3pci_msi_lookup(handle);
1455 1.2 matt pcireg_t cmdsts, msictl;
1456 1.2 matt
1457 1.2 matt if (msih == NULL)
1458 1.2 matt return NULL;
1459 1.2 matt
1460 1.2 matt struct pq3pci_msigroup * const msig = msih->msih_group;
1461 1.2 matt const pcitag_t tag = msih->msih_tag;
1462 1.2 matt
1463 1.22 nonaka mutex_spin_enter(&msig->msig_lock);
1464 1.2 matt msih->msih_ih.ih_class = IH_MSI;
1465 1.2 matt msih->msih_ih.ih_arg = arg;
1466 1.2 matt msih->msih_ih.ih_func = func;
1467 1.2 matt msih->msih_ih.ih_sc = sc;
1468 1.2 matt
1469 1.2 matt int off = msih->msih_msioff;
1470 1.2 matt msictl = pci_conf_read(pc, tag, off);
1471 1.2 matt
1472 1.2 matt /*
1473 1.2 matt * The PCSRBAR has already been setup as a 1:1 BAR so we point
1474 1.2 matt * MSIs at the MSII register in the OpenPIC.
1475 1.2 matt */
1476 1.2 matt off += 4;
1477 1.2 matt pci_conf_write(pc, tag, off,
1478 1.2 matt sc->sc_bst->pbs_offset + OPENPIC_BASE + OPENPIC_MSIIR);
1479 1.2 matt
1480 1.2 matt /*
1481 1.2 matt * Upper address is going to be 0.
1482 1.2 matt */
1483 1.2 matt if (msictl & PCI_MSI_CTL_64BIT_ADDR) {
1484 1.2 matt off += 4;
1485 1.2 matt pci_conf_write(pc, tag, off, 0);
1486 1.2 matt }
1487 1.2 matt
1488 1.2 matt /*
1489 1.2 matt * Set the magic value. Since PCI writes this to the least
1490 1.2 matt * significant byte of AD[31:0], let's hope the bridge byte
1491 1.2 matt * swaps to so it's the most significant bytes or nothing is
1492 1.2 matt * going to happen.
1493 1.2 matt */
1494 1.2 matt off += 4;
1495 1.2 matt pci_conf_write(pc, tag, off, PIH_IRQ(handle));
1496 1.2 matt
1497 1.2 matt /*
1498 1.2 matt * Should the driver do this? How would it know to do it?
1499 1.2 matt */
1500 1.2 matt if (msictl & PCI_MSI_CTL_PERVEC_MASK) {
1501 1.2 matt off += 4;
1502 1.2 matt pci_conf_write(pc, tag, off, 0);
1503 1.2 matt }
1504 1.22 nonaka
1505 1.2 matt /*
1506 1.2 matt * Let's make sure he won't raise any INTx. Technically
1507 1.2 matt * setting MSI enable will prevent that as well but might
1508 1.2 matt * as well be as safe as possible.
1509 1.2 matt */
1510 1.2 matt cmdsts = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
1511 1.2 matt cmdsts |= PCI_COMMAND_INTERRUPT_DISABLE;
1512 1.2 matt pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, cmdsts);
1513 1.2 matt
1514 1.2 matt #if 1
1515 1.2 matt /*
1516 1.2 matt * Now we can enable the MSI
1517 1.2 matt */
1518 1.2 matt msictl |= PCI_MSI_CTL_MSI_ENABLE;
1519 1.2 matt pci_conf_write(pc, tag, msih->msih_msioff, msictl);
1520 1.2 matt #endif
1521 1.2 matt
1522 1.22 nonaka mutex_spin_exit(&msig->msig_lock);
1523 1.2 matt
1524 1.22 nonaka return msih;
1525 1.22 nonaka }
1526 1.2 matt
1527 1.22 nonaka struct pq3pci_intrsource * const pis =
1528 1.22 nonaka pq3pci_intr_source_lookup(sc, handle);
1529 1.22 nonaka if (pis == NULL)
1530 1.22 nonaka return NULL;
1531 1.2 matt
1532 1.22 nonaka struct pq3pci_intrhand * const pih =
1533 1.22 nonaka kmem_zalloc(sizeof(*pih), KM_SLEEP);
1534 1.2 matt
1535 1.22 nonaka if (pih == NULL)
1536 1.22 nonaka return NULL;
1537 1.2 matt
1538 1.22 nonaka pih->pih_ih.ih_class = IH_INTX;
1539 1.22 nonaka pih->pih_ih.ih_func = func;
1540 1.22 nonaka pih->pih_ih.ih_arg = arg;
1541 1.22 nonaka pih->pih_ih.ih_sc = sc;
1542 1.22 nonaka pih->pih_ipl = ipl;
1543 1.22 nonaka pih->pih_source = pis;
1544 1.22 nonaka
1545 1.22 nonaka mutex_spin_enter(&pis->pis_lock);
1546 1.22 nonaka SIMPLEQ_INSERT_TAIL(&pis->pis_ihands, pih, pih_link);
1547 1.22 nonaka mutex_spin_exit(&pis->pis_lock);
1548 1.2 matt
1549 1.22 nonaka return pih;
1550 1.2 matt }
1551 1.2 matt
1552 1.2 matt static void
1553 1.2 matt pq3pci_intr_disestablish(void *v, void *ih)
1554 1.2 matt {
1555 1.2 matt struct pq3pci_genihand * const gih = ih;
1556 1.2 matt
1557 1.2 matt if (gih->ih_class == IH_INTX) {
1558 1.2 matt struct pq3pci_intrhand * const pih = ih;
1559 1.2 matt struct pq3pci_intrsource * const pis = pih->pih_source;
1560 1.2 matt
1561 1.22 nonaka mutex_spin_enter(&pis->pis_lock);
1562 1.2 matt SIMPLEQ_REMOVE(&pis->pis_ihands, pih, pq3pci_intrhand, pih_link);
1563 1.22 nonaka mutex_spin_exit(&pis->pis_lock);
1564 1.2 matt
1565 1.2 matt kmem_free(pih, sizeof(*pih));
1566 1.2 matt return;
1567 1.2 matt }
1568 1.22 nonaka
1569 1.2 matt struct pq3pci_msihand * const msih = ih;
1570 1.2 matt struct pq3pci_msigroup * const msig = msih->msih_group;
1571 1.2 matt struct genppc_pci_chipset * const pc = &msih->msih_ih.ih_sc->sc_pc;
1572 1.2 matt const pcitag_t tag = msih->msih_tag;
1573 1.2 matt
1574 1.22 nonaka mutex_spin_enter(&msig->msig_lock);
1575 1.2 matt
1576 1.2 matt /*
1577 1.2 matt * disable the MSI
1578 1.2 matt */
1579 1.2 matt pcireg_t msictl = pci_conf_read(pc, tag, msih->msih_msioff);
1580 1.2 matt msictl &= ~PCI_MSI_CTL_MSI_ENABLE;
1581 1.2 matt pci_conf_write(pc, tag, msih->msih_msioff, msictl);
1582 1.2 matt
1583 1.2 matt msih->msih_ih.ih_func = pq3pci_msi_spurious_intr;
1584 1.2 matt msih->msih_ih.ih_arg = msig;
1585 1.2 matt msih->msih_ih.ih_sc = NULL;
1586 1.2 matt msih->msih_tag = 0;
1587 1.2 matt msih->msih_msioff = 0;
1588 1.22 nonaka mutex_spin_exit(&msig->msig_lock);
1589 1.22 nonaka }
1590 1.22 nonaka
1591 1.22 nonaka static pci_intr_type_t
1592 1.22 nonaka pq3pci_intr_type(void *v, pci_intr_handle_t handle)
1593 1.22 nonaka {
1594 1.22 nonaka const int ist = PIH_IST(handle);
1595 1.22 nonaka
1596 1.22 nonaka if (ist == IST_MSI)
1597 1.22 nonaka return PCI_INTR_TYPE_MSI;
1598 1.22 nonaka return PCI_INTR_TYPE_INTX;
1599 1.22 nonaka }
1600 1.22 nonaka
1601 1.22 nonaka static int
1602 1.22 nonaka pq3pci_intr_alloc(const struct pci_attach_args *pa, pci_intr_handle_t **ihps,
1603 1.22 nonaka int *counts, pci_intr_type_t max_type)
1604 1.22 nonaka {
1605 1.22 nonaka int cnt[PCI_INTR_TYPE_SIZE];
1606 1.22 nonaka int error;
1607 1.22 nonaka
1608 1.22 nonaka memset(cnt, 0, sizeof(cnt));
1609 1.22 nonaka if (counts == NULL) {
1610 1.22 nonaka /* simple pattern */
1611 1.22 nonaka cnt[PCI_INTR_TYPE_INTX] = 1;
1612 1.22 nonaka cnt[PCI_INTR_TYPE_MSI] = 1;
1613 1.22 nonaka } else {
1614 1.22 nonaka switch (max_type) {
1615 1.22 nonaka case PCI_INTR_TYPE_MSIX:
1616 1.22 nonaka cnt[PCI_INTR_TYPE_MSIX] = counts[PCI_INTR_TYPE_MSIX];
1617 1.22 nonaka /*FALLTHROUGH*/
1618 1.22 nonaka case PCI_INTR_TYPE_MSI:
1619 1.22 nonaka cnt[PCI_INTR_TYPE_MSI] = counts[PCI_INTR_TYPE_MSI];
1620 1.22 nonaka /*FALLTHROUGH*/
1621 1.22 nonaka case PCI_INTR_TYPE_INTX:
1622 1.22 nonaka cnt[PCI_INTR_TYPE_INTX] = counts[PCI_INTR_TYPE_INTX];
1623 1.22 nonaka break;
1624 1.22 nonaka default:
1625 1.22 nonaka return EINVAL;
1626 1.22 nonaka }
1627 1.22 nonaka }
1628 1.22 nonaka
1629 1.22 nonaka if (counts != NULL)
1630 1.22 nonaka memset(counts, 0, sizeof(counts[0]) * (max_type + 1));
1631 1.22 nonaka error = EINVAL;
1632 1.22 nonaka
1633 1.22 nonaka /* try MSI-X */
1634 1.22 nonaka if (cnt[PCI_INTR_TYPE_MSIX] == -1) /* use hardware max */
1635 1.22 nonaka cnt[PCI_INTR_TYPE_MSIX] = pci_msix_count(pa->pa_pc, pa->pa_tag);
1636 1.22 nonaka if (cnt[PCI_INTR_TYPE_MSIX] > 0) {
1637 1.22 nonaka error = pci_msix_alloc_exact(pa, ihps, cnt[PCI_INTR_TYPE_MSIX]);
1638 1.22 nonaka if (error == 0) {
1639 1.22 nonaka KASSERTMSG(counts != NULL,
1640 1.22 nonaka "If MSI-X is used, counts must not be NULL.");
1641 1.22 nonaka counts[PCI_INTR_TYPE_MSIX] = cnt[PCI_INTR_TYPE_MSIX];
1642 1.22 nonaka goto out;
1643 1.22 nonaka }
1644 1.22 nonaka }
1645 1.22 nonaka
1646 1.22 nonaka /* try MSI */
1647 1.22 nonaka if (cnt[PCI_INTR_TYPE_MSI] == -1) /* use hardware max */
1648 1.22 nonaka cnt[PCI_INTR_TYPE_MSI] = pci_msi_count(pa->pa_pc, pa->pa_tag);
1649 1.22 nonaka if (cnt[PCI_INTR_TYPE_MSI] > 0) {
1650 1.22 nonaka error = pci_msi_alloc_exact(pa, ihps, cnt[PCI_INTR_TYPE_MSI]);
1651 1.22 nonaka if (error == 0) {
1652 1.22 nonaka if (counts != NULL) {
1653 1.22 nonaka counts[PCI_INTR_TYPE_MSI] =
1654 1.22 nonaka cnt[PCI_INTR_TYPE_MSI];
1655 1.22 nonaka }
1656 1.22 nonaka goto out;
1657 1.22 nonaka }
1658 1.22 nonaka }
1659 1.22 nonaka
1660 1.22 nonaka /* try INTx */
1661 1.22 nonaka if (cnt[PCI_INTR_TYPE_INTX] > 0) {
1662 1.22 nonaka error = pci_intx_alloc(pa, ihps);
1663 1.22 nonaka if (error == 0 && counts != NULL) {
1664 1.22 nonaka counts[PCI_INTR_TYPE_INTX] = 1;
1665 1.22 nonaka }
1666 1.22 nonaka }
1667 1.22 nonaka
1668 1.22 nonaka out:
1669 1.22 nonaka return error;
1670 1.22 nonaka }
1671 1.22 nonaka
1672 1.22 nonaka static void
1673 1.22 nonaka pq3pci_intr_release(void *v, pci_intr_handle_t *ihps, int count)
1674 1.22 nonaka {
1675 1.22 nonaka
1676 1.22 nonaka if (ihps == NULL)
1677 1.22 nonaka return;
1678 1.22 nonaka
1679 1.22 nonaka const int ist = PIH_IST(*ihps);
1680 1.22 nonaka if (ist == IST_MSI)
1681 1.22 nonaka pq3pci_msi_free_vectors(v, ihps, count);
1682 1.22 nonaka else
1683 1.22 nonaka genppc_pci_intr_release(v, ihps, count);
1684 1.2 matt }
1685 1.2 matt
1686 1.2 matt static void
1687 1.8 matt pq3pci_conf_interrupt(void *v, int bus, int dev, int pin, int swiz, int *iline)
1688 1.2 matt {
1689 1.2 matt }
1690 1.2 matt
1691 1.22 nonaka /* experimental MSI support */
1692 1.22 nonaka
1693 1.22 nonaka /*
1694 1.22 nonaka * This function is used by device drivers like pci_intr_map().
1695 1.22 nonaka *
1696 1.22 nonaka * "ihps" is the array of vector numbers which MSI used instead of IRQ number.
1697 1.22 nonaka * "count" must be powr of 2.
1698 1.22 nonaka * "count" can decrease if sturct intrsource cannot be allocated.
1699 1.22 nonaka * if count == 0, return non-zero value.
1700 1.22 nonaka */
1701 1.22 nonaka static int
1702 1.22 nonaka pq3pci_msi_alloc(const struct pci_attach_args *pa, pci_intr_handle_t **ihps,
1703 1.22 nonaka int *count, bool exact)
1704 1.22 nonaka {
1705 1.22 nonaka struct pq3pci_softc * const sc = pa->pa_pc->pc_msi_v;
1706 1.22 nonaka int hw_max;
1707 1.22 nonaka int error;
1708 1.22 nonaka
1709 1.22 nonaka if (*count < 1)
1710 1.22 nonaka return EINVAL;
1711 1.22 nonaka if (((*count - 1) & *count) != 0)
1712 1.22 nonaka return EINVAL;
1713 1.22 nonaka
1714 1.22 nonaka hw_max = pci_msi_count(pa->pa_pc, pa->pa_tag);
1715 1.22 nonaka if (hw_max == 0)
1716 1.22 nonaka return ENODEV;
1717 1.22 nonaka
1718 1.22 nonaka if (*count > hw_max)
1719 1.22 nonaka *count = hw_max;
1720 1.22 nonaka
1721 1.22 nonaka *ihps = NULL;
1722 1.22 nonaka for (; *count > 0; (*count) >>= 1) {
1723 1.22 nonaka error = pq3pci_msi_alloc_vectors(sc, pa, ihps, *count);
1724 1.22 nonaka if (error == 0)
1725 1.22 nonaka break;
1726 1.22 nonaka if (exact)
1727 1.22 nonaka return error;
1728 1.22 nonaka }
1729 1.22 nonaka if (*ihps == NULL)
1730 1.22 nonaka return ENXIO;
1731 1.22 nonaka
1732 1.22 nonaka return 0;
1733 1.22 nonaka }
1734 1.22 nonaka
1735 1.2 matt static pci_chipset_tag_t
1736 1.2 matt pq3pci_pci_chipset_init(struct pq3pci_softc *sc)
1737 1.2 matt {
1738 1.2 matt struct genppc_pci_chipset * const pc = &sc->sc_pc;
1739 1.2 matt
1740 1.2 matt pc->pc_conf_v = sc;
1741 1.2 matt pc->pc_attach_hook = pq3pci_attach_hook;
1742 1.22 nonaka pc->pc_bus_maxdevs = pq3pci_bus_maxdevs;
1743 1.22 nonaka pc->pc_make_tag = pq3pci_make_tag;
1744 1.22 nonaka pc->pc_conf_read = pq3pci_conf_read;
1745 1.22 nonaka pc->pc_conf_write = pq3pci_conf_write;
1746 1.2 matt #ifdef PCI_NETBSD_CONFIGURE
1747 1.22 nonaka pc->pc_conf_hook = pq3pci_conf_hook;
1748 1.2 matt #endif
1749 1.2 matt
1750 1.22 nonaka pc->pc_intr_v = sc;
1751 1.22 nonaka pc->pc_intr_map = pq3pci_intr_map;
1752 1.22 nonaka pc->pc_intr_string = pq3pci_intr_string;
1753 1.22 nonaka pc->pc_intr_evcnt = pq3pci_intr_evcnt;
1754 1.22 nonaka pc->pc_intr_establish = pq3pci_intr_establish;
1755 1.22 nonaka pc->pc_intr_disestablish = pq3pci_intr_disestablish;
1756 1.22 nonaka pc->pc_intr_type = pq3pci_intr_type;
1757 1.22 nonaka pc->pc_intr_alloc = pq3pci_intr_alloc;
1758 1.22 nonaka pc->pc_intr_release = pq3pci_intr_release;
1759 1.22 nonaka pc->pc_intx_alloc = genppc_pci_intx_alloc;
1760 1.10 matt
1761 1.10 matt pc->pc_msi_v = sc;
1762 1.22 nonaka pc->pc_msi_alloc = pq3pci_msi_alloc;
1763 1.22 nonaka
1764 1.22 nonaka pc->pc_msix_v = sc;
1765 1.22 nonaka genppc_pci_chipset_msix_init(pc);
1766 1.10 matt
1767 1.22 nonaka pc->pc_conf_interrupt = pq3pci_conf_interrupt;
1768 1.22 nonaka pc->pc_decompose_tag = pq3pci_decompose_tag;
1769 1.2 matt
1770 1.2 matt /*
1771 1.2 matt * This is a horrible kludge but it makes life easier.
1772 1.2 matt */
1773 1.22 nonaka pc->pc_addr = (void *)(sc->sc_bsh + PEX_CONFIG_ADDR);
1774 1.22 nonaka pc->pc_data = (void *)(sc->sc_bsh + PEX_CONFIG_DATA);
1775 1.22 nonaka pc->pc_bus = 0;
1776 1.22 nonaka pc->pc_memt = &sc->sc_pci_mem_bst.bs_tag;
1777 1.22 nonaka pc->pc_iot = &sc->sc_pci_io_bst.bs_tag;
1778 1.3 matt
1779 1.2 matt SIMPLEQ_INIT(&pc->pc_pbi);
1780 1.2 matt
1781 1.2 matt return pc;
1782 1.2 matt }
1783