emacreg.h revision 1.2 1 1.2 kiyohara /* $NetBSD: emacreg.h,v 1.2 2006/10/16 18:14:35 kiyohara Exp $ */
2 1.1 simonb
3 1.1 simonb /*
4 1.1 simonb * Copyright 2001 Wasabi Systems, Inc.
5 1.1 simonb * All rights reserved.
6 1.1 simonb *
7 1.1 simonb * Written by Simon Burge and Eduardo Horvath for Wasabi Systems, Inc.
8 1.1 simonb *
9 1.1 simonb * Redistribution and use in source and binary forms, with or without
10 1.1 simonb * modification, are permitted provided that the following conditions
11 1.1 simonb * are met:
12 1.1 simonb * 1. Redistributions of source code must retain the above copyright
13 1.1 simonb * notice, this list of conditions and the following disclaimer.
14 1.1 simonb * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 simonb * notice, this list of conditions and the following disclaimer in the
16 1.1 simonb * documentation and/or other materials provided with the distribution.
17 1.1 simonb * 3. All advertising materials mentioning features or use of this software
18 1.1 simonb * must display the following acknowledgement:
19 1.1 simonb * This product includes software developed for the NetBSD Project by
20 1.1 simonb * Wasabi Systems, Inc.
21 1.1 simonb * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 simonb * or promote products derived from this software without specific prior
23 1.1 simonb * written permission.
24 1.1 simonb *
25 1.1 simonb * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 simonb * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 simonb * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 simonb * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 simonb * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 simonb * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 simonb * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 simonb * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 simonb * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 simonb * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 simonb * POSSIBILITY OF SUCH DAMAGE.
36 1.1 simonb */
37 1.1 simonb
38 1.1 simonb #ifndef _IBM4XX_EMACREG_H_
39 1.1 simonb #define _IBM4XX_EMACREG_H_
40 1.1 simonb
41 1.2 kiyohara /* Number of Ethernet MAC Registers */
42 1.2 kiyohara #define EMAC_NREG 0x70
43 1.2 kiyohara
44 1.1 simonb /* Ethernet MAC Registers */
45 1.1 simonb #define EMAC_MR0 0x00 /* Mode Register 0 */
46 1.1 simonb #define MR0_RXI 0x80000000 /* Receive MAC Idle */
47 1.1 simonb #define MR0_TXI 0x40000000 /* Transmit MAC Idle */
48 1.1 simonb #define MR0_SRST 0x20000000 /* Soft Reset */
49 1.1 simonb #define MR0_TXE 0x10000000 /* Transmit MAC Enable */
50 1.1 simonb #define MR0_RXE 0x08000000 /* Receive MAC Enable */
51 1.1 simonb #define MR0_WKE 0x04000000 /* Wake-up Enable */
52 1.1 simonb
53 1.1 simonb #define EMAC_MR1 0x04 /* Mode Register 1 */
54 1.1 simonb #define MR1_FDE 0x80000000 /* Full-Duplex Enable */
55 1.1 simonb #define MR1_ILE 0x40000000 /* Internal Loop-back Enable */
56 1.1 simonb #define MR1_VLE 0x20000000 /* VLAN Enable */
57 1.1 simonb #define MR1_EIFC 0x10000000 /* Enable Integrated Flow Control */
58 1.1 simonb #define MR1_APP 0x08000000 /* Allow Pause Packet */
59 1.1 simonb #define MR1_IST 0x01000000 /* Ignore SQE Test */
60 1.1 simonb #define MR1_MF_MASK 0x00c00000 /* Medium Frequency mask */
61 1.1 simonb #define MR1_MF_10MBS 0x00000000 /* 10MB/sec */
62 1.1 simonb #define MR1_MF_100MBS 0x00400000 /* 100MB/sec */
63 1.1 simonb #define MR1_RFS_MASK 0x00300000 /* Receive FIFO size */
64 1.1 simonb #define MR1_RFS_512 0x00000000 /* 512 bytes */
65 1.1 simonb #define MR1_RFS_1KB 0x00100000 /* 1kByte */
66 1.1 simonb #define MR1_RFS_2KB 0x00200000 /* 2kByte */
67 1.1 simonb #define MR1_RFS_4KB 0x00300000 /* 4kByte */
68 1.1 simonb #define MR1_TFS_MASK 0x000c0000 /* Transmit FIFO size */
69 1.1 simonb #define MR1_TFS_1KB 0x00040000 /* 1kByte */
70 1.1 simonb #define MR1_TFS_2KB 0x00080000 /* 2kByte */
71 1.1 simonb #define MR1_TR0_MASK 0x00018000 /* Transmit Request 0 */
72 1.1 simonb #define MR1_TR0_SINGLE 0x00000000 /* Single Packet mode */
73 1.1 simonb #define MR1_TR0_MULTIPLE 0x00008000 /* Multiple Packet mode */
74 1.1 simonb #define MR1_TR0_DEPENDANT 0x00010000 /* Dependent Mode */
75 1.1 simonb #define MR1_TR1_MASK 0x00006000 /* Transmit Request 1 */
76 1.1 simonb #define MR1_TR1_SINGLE 0x00000000 /* Single Packet mode */
77 1.1 simonb #define MR1_TR1_MULTIPLE 0x00002000 /* Multiply Packet mode */
78 1.1 simonb #define MR1_TR1_DEPENDANT 0x00004000 /* Dependent Mode */
79 1.1 simonb
80 1.1 simonb #define EMAC_TMR0 0x08 /* Transmit Mode Register 0 */
81 1.1 simonb #define TMR0_GNP0 0x80000000 /* Get New Packet for Channel 0 */
82 1.1 simonb #define TMR0_GNP1 0x40000000 /* Get New Packet for Channel 1 */
83 1.1 simonb #define TMR0_GNPD 0x20000000 /* Get New Packet for Dependent mode */
84 1.1 simonb #define TMR0_FC_MASK 0x10000000 /* First Channel */
85 1.1 simonb #define TMR0_FC_CHAN0 0x00000000 /* Channel 0 */
86 1.1 simonb #define TMR0_FC_CHAN1 0x10000000 /* Channel 1 */
87 1.1 simonb
88 1.1 simonb #define EMAC_TMR1 0x0c /* Transmit Mode Register 1 */
89 1.1 simonb #define TMR1_TLR_MASK 0xf8000000 /* Transmit Low Request */
90 1.1 simonb #define TMR1_TLR_SHIFT 27
91 1.1 simonb #define TMR1_TUR_MASK 0x00ff0000 /* Transmit Urgent Request */
92 1.1 simonb #define TMR1_TUR_SHIFT 16
93 1.1 simonb
94 1.1 simonb #define EMAC_RMR 0x10 /* Receive Mode Register */
95 1.1 simonb #define RMR_SP 0x80000000 /* Strip Padding */
96 1.1 simonb #define RMR_SFCS 0x40000000 /* Strip FCS */
97 1.1 simonb #define RMR_RRP 0x20000000 /* Receive Runt Packets */
98 1.1 simonb #define RMR_RFP 0x10000000 /* Receive FCS Packets */
99 1.1 simonb #define RMR_ROP 0x08000000 /* Receive Oversize Packets */
100 1.1 simonb #define RMR_RPIR 0x04000000 /* Receive Packets with In Range Error */
101 1.1 simonb #define RMR_PPP 0x02000000 /* Propagate Pause Packet */
102 1.1 simonb #define RMR_PME 0x01000000 /* Promiscuous Mode Enable */
103 1.1 simonb #define RMR_PMME 0x00800000 /* Promiscuous Multicast Mode Enable */
104 1.1 simonb #define RMR_IAE 0x00400000 /* Individual Address Enable */
105 1.1 simonb #define RMR_MIAE 0x00200000 /* Multiple Individual Address Enable */
106 1.1 simonb #define RMR_BAE 0x00100000 /* Broadcast Address Enable */
107 1.1 simonb #define RMR_MAE 0x00080000 /* Multicast Address Enable */
108 1.1 simonb
109 1.1 simonb #define EMAC_ISR 0x14 /* Interrupt Status Register */
110 1.1 simonb #define ISR_OVR 0x02000000 /* Overrun Error */
111 1.1 simonb #define ISR_PP 0x01000000 /* Pause Packet */
112 1.1 simonb #define ISR_BP 0x00800000 /* Bad Packet */
113 1.1 simonb #define ISR_RP 0x00400000 /* Runt Packet */
114 1.1 simonb #define ISR_SE 0x00200000 /* Short Event */
115 1.1 simonb #define ISR_ALE 0x00100000 /* Alignment Error */
116 1.1 simonb #define ISR_BFCS 0x00080000 /* Bad FCS */
117 1.1 simonb #define ISR_PTLE 0x00040000 /* Packet Too Long Error */
118 1.1 simonb #define ISR_ORE 0x00020000 /* Out of Range Error */
119 1.1 simonb #define ISR_IRE 0x00010000 /* In Range Error */
120 1.1 simonb #define ISR_DBDM 0x00000200 /* Dead Bit Dependent Mode */
121 1.1 simonb #define ISR_DB0 0x00000100 /* Dead Bit 0 */
122 1.1 simonb #define ISR_SE0 0x00000080 /* SQE Error 0 */
123 1.1 simonb #define ISR_TE0 0x00000040 /* Transmit Error 0 */
124 1.1 simonb #define ISR_DB1 0x00000020 /* Dead Bit 1 */
125 1.1 simonb #define ISR_SE1 0x00000010 /* SQE Error 1 */
126 1.1 simonb #define ISR_TE1 0x00000008 /* Transmit Error 1 */
127 1.1 simonb #define ISR_MOS 0x00000002 /* MMA Operation Succeeded */
128 1.1 simonb #define ISR_MOF 0x00000001 /* MMA Operation Failed */
129 1.1 simonb
130 1.1 simonb #define EMAC_ISER 0x18 /* Interrupt Status Enable Register */
131 1.1 simonb #define ISER_OVR ISR_OVR
132 1.1 simonb #define ISER_PP ISR_PP
133 1.1 simonb #define ISER_BP ISR_BP
134 1.1 simonb #define ISER_RP ISR_RP
135 1.1 simonb #define ISER_SE ISR_SE
136 1.1 simonb #define ISER_ALE ISR_ALE
137 1.1 simonb #define ISER_BFCS ISR_BFCS
138 1.1 simonb #define ISER_PTLE ISR_PTLE
139 1.1 simonb #define ISER_ORE ISR_ORE
140 1.1 simonb #define ISER_IRE ISR_IRE
141 1.1 simonb #define ISER_DBDM ISR_DBDM
142 1.1 simonb #define ISER_DB0 ISR_DB0
143 1.1 simonb #define ISER_SE0 ISR_SE0
144 1.1 simonb #define ISER_TE0 ISR_TE0
145 1.1 simonb #define ISER_DB1 ISR_DB1
146 1.1 simonb #define ISER_SE1 ISR_SE1
147 1.1 simonb #define ISER_TE1 ISR_TE1
148 1.1 simonb #define ISER_MOS ISR_MOS
149 1.1 simonb #define ISER_MOF ISR_MOF
150 1.1 simonb
151 1.1 simonb #define EMAC_IAHR 0x1c /* Individual Address High Register */
152 1.1 simonb #define EMAC_IALR 0x20 /* Individual Address Low Register */
153 1.1 simonb #define EMAC_VTPID 0x24 /* VLAN TPID Register */
154 1.1 simonb #define EMAC_VTCI 0x28 /* VLAN TCI Register */
155 1.1 simonb #define EMAC_PTR 0x2c /* Pause Timer Register */
156 1.1 simonb #define EMAC_IAHT1 0x30 /* Individual Address Hash Table 1 */
157 1.1 simonb #define EMAC_IAHT2 0x34 /* Individual Address Hash Table 2 */
158 1.1 simonb #define EMAC_IAHT3 0x38 /* Individual Address Hash Table 3 */
159 1.1 simonb #define EMAC_IAHT4 0x3c /* Individual Address Hash Table 4 */
160 1.1 simonb #define EMAC_GAHT1 0x40 /* Group Address Hash Table 1 */
161 1.1 simonb #define EMAC_GAHT2 0x44 /* Group Address Hash Table 2 */
162 1.1 simonb #define EMAC_GAHT3 0x48 /* Group Address Hash Table 3 */
163 1.1 simonb #define EMAC_GAHT4 0x4c /* Group Address Hash Table 4 */
164 1.1 simonb #define EMAC_LSAH 0x50 /* Last Source Address High */
165 1.1 simonb #define EMAC_LSAL 0x54 /* Last Source Address Low */
166 1.1 simonb #define EMAC_IPGVR 0x58 /* Inter-Packet Gap Value Register */
167 1.1 simonb
168 1.1 simonb #define EMAC_STACR 0x5c /* STA Control Register */
169 1.1 simonb #define STACR_PHYD 0xffff0000 /* PHY data mask */
170 1.1 simonb #define STACR_PHYDSHIFT 16
171 1.1 simonb #define STACR_OC 0x00008000 /* operation complete */
172 1.1 simonb #define STACR_PHYE 0x00004000 /* PHY error */
173 1.1 simonb #define STACR_WRITE 0x00002000 /* STA command - write */
174 1.1 simonb #define STACR_READ 0x00001000 /* STA command - read */
175 1.1 simonb #define STACR_OPBC_MASK 0x00000c00 /* OPB bus clock freq mask */
176 1.1 simonb #define STACR_OPBC_50MHZ 0x00000000 /* OPB bus clock freq - 50MHz */
177 1.1 simonb #define STACR_OPBC_66MHZ 0x00000400 /* OPB bus clock freq - 66MHz */
178 1.1 simonb #define STACR_OPBC_83MHZ 0x00000800 /* OPB bus clock freq - 83MHz */
179 1.1 simonb #define STACR_OPBC_100MHZ 0x00000c00 /* OPB bus clock freq - 100MHz */
180 1.1 simonb #define STACR_PCDA 0x000003e0 /* PHY cmd dest address mask */
181 1.1 simonb #define STACR_PCDASHIFT 5
182 1.1 simonb #define STACR_PRA 0x0000001f /* PHY register address mask */
183 1.1 simonb #define STACR_PRASHIFT 0
184 1.1 simonb
185 1.1 simonb #define EMAC_TRTR 0x60 /* Transmit Request Threshold Register */
186 1.1 simonb #define TRTR_64 0x00000000 /* 64 bytes */
187 1.1 simonb #define TRTR_128 0x08000000 /* 128 bytes */
188 1.1 simonb #define TRTR_192 0x10000000 /* 192 bytes */
189 1.1 simonb #define TRTR_256 0x18000000 /* 256 bytes */
190 1.1 simonb /* ... and so on +64 until ... */
191 1.1 simonb #define TRTR_2048 0xf8000000 /* 2048 bytes */
192 1.1 simonb
193 1.1 simonb #define EMAC_RWMR 0x64 /* Receive Low/High Water Mark Register */
194 1.1 simonb #define RWMR_RLWM_MASK 0xff800000 /* Receive Low Water Mark */
195 1.1 simonb #define RWMR_RLWM_SHIFT 23
196 1.1 simonb #define RWMR_RHWM_MASK 0x0000ff80 /* Receive High Water Mark */
197 1.1 simonb #define RWMR_RHWM_SHIFT 7
198 1.1 simonb
199 1.1 simonb #define EMAC_OCTX 0x68 /* Number of Octets Transmitted */
200 1.1 simonb #define EMAC_OCRX 0x6c /* Number of Octets Received */
201 1.1 simonb #endif /* _IBM4XX_EMACREG_H_ */
202