emacreg.h revision 1.5 1 1.5 rin /* $NetBSD: emacreg.h,v 1.5 2021/03/30 02:25:24 rin Exp $ */
2 1.1 simonb
3 1.1 simonb /*
4 1.1 simonb * Copyright 2001 Wasabi Systems, Inc.
5 1.1 simonb * All rights reserved.
6 1.1 simonb *
7 1.1 simonb * Written by Simon Burge and Eduardo Horvath for Wasabi Systems, Inc.
8 1.1 simonb *
9 1.1 simonb * Redistribution and use in source and binary forms, with or without
10 1.1 simonb * modification, are permitted provided that the following conditions
11 1.1 simonb * are met:
12 1.1 simonb * 1. Redistributions of source code must retain the above copyright
13 1.1 simonb * notice, this list of conditions and the following disclaimer.
14 1.1 simonb * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 simonb * notice, this list of conditions and the following disclaimer in the
16 1.1 simonb * documentation and/or other materials provided with the distribution.
17 1.1 simonb * 3. All advertising materials mentioning features or use of this software
18 1.1 simonb * must display the following acknowledgement:
19 1.1 simonb * This product includes software developed for the NetBSD Project by
20 1.1 simonb * Wasabi Systems, Inc.
21 1.1 simonb * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 simonb * or promote products derived from this software without specific prior
23 1.1 simonb * written permission.
24 1.1 simonb *
25 1.1 simonb * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 simonb * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 simonb * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 simonb * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 simonb * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 simonb * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 simonb * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 simonb * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 simonb * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 simonb * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 simonb * POSSIBILITY OF SUCH DAMAGE.
36 1.1 simonb */
37 1.1 simonb
38 1.1 simonb #ifndef _IBM4XX_EMACREG_H_
39 1.1 simonb #define _IBM4XX_EMACREG_H_
40 1.1 simonb
41 1.3 kiyohara #define EMAC_MAX_MTU 9022
42 1.3 kiyohara
43 1.2 kiyohara /* Number of Ethernet MAC Registers */
44 1.3 kiyohara #define EMAC_NREG 0x100
45 1.2 kiyohara
46 1.1 simonb /* Ethernet MAC Registers */
47 1.1 simonb #define EMAC_MR0 0x00 /* Mode Register 0 */
48 1.1 simonb #define MR0_RXI 0x80000000 /* Receive MAC Idle */
49 1.1 simonb #define MR0_TXI 0x40000000 /* Transmit MAC Idle */
50 1.1 simonb #define MR0_SRST 0x20000000 /* Soft Reset */
51 1.1 simonb #define MR0_TXE 0x10000000 /* Transmit MAC Enable */
52 1.1 simonb #define MR0_RXE 0x08000000 /* Receive MAC Enable */
53 1.1 simonb #define MR0_WKE 0x04000000 /* Wake-up Enable */
54 1.1 simonb
55 1.1 simonb #define EMAC_MR1 0x04 /* Mode Register 1 */
56 1.1 simonb #define MR1_FDE 0x80000000 /* Full-Duplex Enable */
57 1.1 simonb #define MR1_ILE 0x40000000 /* Internal Loop-back Enable */
58 1.1 simonb #define MR1_VLE 0x20000000 /* VLAN Enable */
59 1.1 simonb #define MR1_EIFC 0x10000000 /* Enable Integrated Flow Control */
60 1.1 simonb #define MR1_APP 0x08000000 /* Allow Pause Packet */
61 1.1 simonb #define MR1_IST 0x01000000 /* Ignore SQE Test */
62 1.1 simonb #define MR1_MF_MASK 0x00c00000 /* Medium Frequency mask */
63 1.1 simonb #define MR1_MF_10MBS 0x00000000 /* 10MB/sec */
64 1.1 simonb #define MR1_MF_100MBS 0x00400000 /* 100MB/sec */
65 1.3 kiyohara #define MR1_MF_1000MBS 0x00800000 /* 1000MB/sec */
66 1.3 kiyohara #define MR1_RFS(fs) /* Receive FIFO size */ \
67 1.3 kiyohara (((fs) << 20) & 0x00300000)
68 1.3 kiyohara #define MR1_TFS(fs) /* Transmit FIFO size */ \
69 1.3 kiyohara (((fs) << 18) & 0x000c0000)
70 1.3 kiyohara #define MR1_RFS_GBE(fs) /* GbE's Receive FIFO size */ \
71 1.3 kiyohara (((fs) << 19) & 0x00380000)
72 1.3 kiyohara #define MR1_TFS_GBE(fs) /* GbE's Transmit FIFO size */ \
73 1.3 kiyohara (((fs) << 16) & 0x00070000)
74 1.3 kiyohara #define MR1__FS_512 0
75 1.3 kiyohara #define MR1__FS_1KB 1
76 1.3 kiyohara #define MR1__FS_2KB 2
77 1.3 kiyohara #define MR1__FS_4KB 3
78 1.3 kiyohara #define MR1__FS_8KB 4
79 1.3 kiyohara #define MR1__FS_16KB 5
80 1.1 simonb #define MR1_TR0_MASK 0x00018000 /* Transmit Request 0 */
81 1.1 simonb #define MR1_TR0_SINGLE 0x00000000 /* Single Packet mode */
82 1.1 simonb #define MR1_TR0_MULTIPLE 0x00008000 /* Multiple Packet mode */
83 1.1 simonb #define MR1_TR0_DEPENDANT 0x00010000 /* Dependent Mode */
84 1.1 simonb #define MR1_TR1_MASK 0x00006000 /* Transmit Request 1 */
85 1.1 simonb #define MR1_TR1_SINGLE 0x00000000 /* Single Packet mode */
86 1.1 simonb #define MR1_TR1_MULTIPLE 0x00002000 /* Multiply Packet mode */
87 1.1 simonb #define MR1_TR1_DEPENDANT 0x00004000 /* Dependent Mode */
88 1.3 kiyohara #define MR1_MWSW_MASK 0x00007000 /* Maximum Waiting Status Words (GbE) */
89 1.3 kiyohara #define MR1_MWSW_SHIFT 12
90 1.3 kiyohara #define MR1_JPSM 0x00000800 /* Jumbo Packet Support Mode (GbE) */
91 1.3 kiyohara #define MR1_IPPA_MASK 0x000007c0 /* Internal PCS PHY Address (GbE) */
92 1.3 kiyohara #define MR1_IPPA_SHIFT 6
93 1.3 kiyohara #define MR1_OBCI(opbc) ((opbc) << 3) /* OPB Bus Clock Indication (GbE) */
94 1.1 simonb
95 1.1 simonb #define EMAC_TMR0 0x08 /* Transmit Mode Register 0 */
96 1.1 simonb #define TMR0_GNP0 0x80000000 /* Get New Packet for Channel 0 */
97 1.1 simonb #define TMR0_GNP1 0x40000000 /* Get New Packet for Channel 1 */
98 1.1 simonb #define TMR0_GNPD 0x20000000 /* Get New Packet for Dependent mode */
99 1.1 simonb #define TMR0_FC_MASK 0x10000000 /* First Channel */
100 1.1 simonb #define TMR0_FC_CHAN0 0x00000000 /* Channel 0 */
101 1.1 simonb #define TMR0_FC_CHAN1 0x10000000 /* Channel 1 */
102 1.3 kiyohara #define TMR0_TFAE_MASK 0x00000007 /* TX FIFO Almost Empty */
103 1.3 kiyohara #define TMR0_TFAE_2 0x00000001 /* Number of used entries <= 2(32B) */
104 1.3 kiyohara #define TMR0_TFAE_4 0x00000002 /* Number of used entries <= 4(64B) */
105 1.3 kiyohara #define TMR0_TFAE_8 0x00000003 /* Number of used entries <= 8(128B) */
106 1.3 kiyohara #define TMR0_TFAE_16 0x00000004 /* Number of used entries <= 16(256B) */
107 1.3 kiyohara #define TMR0_TFAE_32 0x00000005 /* Number of used entries <= 32(512B) */
108 1.3 kiyohara #define TMR0_TFAE_64 0x00000006 /* Number of used entries <= 64(1024B) */
109 1.3 kiyohara #define TMR0_TFAE_128 0x00000007 /* Number of used entries <= 128(2048B) */
110 1.1 simonb
111 1.1 simonb #define EMAC_TMR1 0x0c /* Transmit Mode Register 1 */
112 1.1 simonb #define TMR1_TLR_MASK 0xf8000000 /* Transmit Low Request */
113 1.1 simonb #define TMR1_TLR_SHIFT 27
114 1.1 simonb #define TMR1_TUR_MASK 0x00ff0000 /* Transmit Urgent Request */
115 1.1 simonb #define TMR1_TUR_SHIFT 16
116 1.1 simonb
117 1.1 simonb #define EMAC_RMR 0x10 /* Receive Mode Register */
118 1.1 simonb #define RMR_SP 0x80000000 /* Strip Padding */
119 1.1 simonb #define RMR_SFCS 0x40000000 /* Strip FCS */
120 1.1 simonb #define RMR_RRP 0x20000000 /* Receive Runt Packets */
121 1.1 simonb #define RMR_RFP 0x10000000 /* Receive FCS Packets */
122 1.1 simonb #define RMR_ROP 0x08000000 /* Receive Oversize Packets */
123 1.1 simonb #define RMR_RPIR 0x04000000 /* Receive Packets with In Range Error */
124 1.1 simonb #define RMR_PPP 0x02000000 /* Propagate Pause Packet */
125 1.1 simonb #define RMR_PME 0x01000000 /* Promiscuous Mode Enable */
126 1.1 simonb #define RMR_PMME 0x00800000 /* Promiscuous Multicast Mode Enable */
127 1.1 simonb #define RMR_IAE 0x00400000 /* Individual Address Enable */
128 1.1 simonb #define RMR_MIAE 0x00200000 /* Multiple Individual Address Enable */
129 1.1 simonb #define RMR_BAE 0x00100000 /* Broadcast Address Enable */
130 1.1 simonb #define RMR_MAE 0x00080000 /* Multicast Address Enable */
131 1.3 kiyohara #define RMR_NIPMAE 0x00040000 /* Non-IP Multicast Address Enable */
132 1.3 kiyohara #define RMR_RFAF_MASK 0x00000007 /* RX FIFO Almost Full - IRQ threshold */
133 1.3 kiyohara #define RMR_TFAE_2 0x00000001 /* Number of used entries <= 2(32B) */
134 1.3 kiyohara #define RMR_TFAE_4 0x00000002 /* Number of used entries <= 4(64B) */
135 1.3 kiyohara #define RMR_TFAE_8 0x00000003 /* Number of used entries <= 8(128B) */
136 1.3 kiyohara #define RMR_TFAE_16 0x00000004 /* Number of used entries <= 16(256B) */
137 1.3 kiyohara #define RMR_TFAE_32 0x00000005 /* Number of used entries <= 32(512B) */
138 1.3 kiyohara #define RMR_TFAE_64 0x00000006 /* Number of used entries <= 64(1024B) */
139 1.3 kiyohara #define RMR_TFAE_128 0x00000007 /* Number of used entries <= 128(2048B) */
140 1.1 simonb
141 1.1 simonb #define EMAC_ISR 0x14 /* Interrupt Status Register */
142 1.3 kiyohara #define ISR_TXPE 0x20000000 /* TX Parity Error */
143 1.3 kiyohara #define ISR_RXPE 0x10000000 /* RX Parity Error */
144 1.3 kiyohara #define ISR_TXUE 0x08000000 /* TX Underrun Event */
145 1.3 kiyohara #define ISR_RXOE 0x04000000 /* RX Overrun Event */
146 1.1 simonb #define ISR_OVR 0x02000000 /* Overrun Error */
147 1.1 simonb #define ISR_PP 0x01000000 /* Pause Packet */
148 1.1 simonb #define ISR_BP 0x00800000 /* Bad Packet */
149 1.1 simonb #define ISR_RP 0x00400000 /* Runt Packet */
150 1.1 simonb #define ISR_SE 0x00200000 /* Short Event */
151 1.1 simonb #define ISR_ALE 0x00100000 /* Alignment Error */
152 1.1 simonb #define ISR_BFCS 0x00080000 /* Bad FCS */
153 1.1 simonb #define ISR_PTLE 0x00040000 /* Packet Too Long Error */
154 1.1 simonb #define ISR_ORE 0x00020000 /* Out of Range Error */
155 1.1 simonb #define ISR_IRE 0x00010000 /* In Range Error */
156 1.1 simonb #define ISR_DBDM 0x00000200 /* Dead Bit Dependent Mode */
157 1.1 simonb #define ISR_DB0 0x00000100 /* Dead Bit 0 */
158 1.3 kiyohara #define ISR_SE0 0x00000080 /* Signal Quality Error 0 (SQE) */
159 1.1 simonb #define ISR_TE0 0x00000040 /* Transmit Error 0 */
160 1.1 simonb #define ISR_DB1 0x00000020 /* Dead Bit 1 */
161 1.3 kiyohara #define ISR_SE1 0x00000010 /* Signal Quality Error 1 */
162 1.1 simonb #define ISR_TE1 0x00000008 /* Transmit Error 1 */
163 1.1 simonb #define ISR_MOS 0x00000002 /* MMA Operation Succeeded */
164 1.1 simonb #define ISR_MOF 0x00000001 /* MMA Operation Failed */
165 1.1 simonb
166 1.3 kiyohara #define ISR_ALL ( ISR_TXPE| ISR_RXPE| \
167 1.3 kiyohara ISR_TXUE| ISR_RXOE| ISR_OVR | ISR_PP | \
168 1.3 kiyohara ISR_BP | ISR_RP | ISR_SE | ISR_ALE | \
169 1.3 kiyohara ISR_BFCS| ISR_PTLE| ISR_ORE | ISR_IRE | \
170 1.3 kiyohara ISR_DBDM| ISR_DB0 | \
171 1.3 kiyohara ISR_SE0 | ISR_TE0 | ISR_DB1 | ISR_SE1 | \
172 1.3 kiyohara ISR_TE1 | ISR_MOS | ISR_MOF)
173 1.3 kiyohara
174 1.1 simonb #define EMAC_ISER 0x18 /* Interrupt Status Enable Register */
175 1.3 kiyohara #define ISER_TXPE ISR_TXPE
176 1.3 kiyohara #define ISER_RXPE ISR_RXPE
177 1.3 kiyohara #define ISER_TXUE ISR_TXUE
178 1.3 kiyohara #define ISER_RXOE ISR_RXOE
179 1.1 simonb #define ISER_OVR ISR_OVR
180 1.1 simonb #define ISER_PP ISR_PP
181 1.1 simonb #define ISER_BP ISR_BP
182 1.1 simonb #define ISER_RP ISR_RP
183 1.1 simonb #define ISER_SE ISR_SE
184 1.1 simonb #define ISER_ALE ISR_ALE
185 1.1 simonb #define ISER_BFCS ISR_BFCS
186 1.1 simonb #define ISER_PTLE ISR_PTLE
187 1.1 simonb #define ISER_ORE ISR_ORE
188 1.1 simonb #define ISER_IRE ISR_IRE
189 1.1 simonb #define ISER_DBDM ISR_DBDM
190 1.1 simonb #define ISER_DB0 ISR_DB0
191 1.1 simonb #define ISER_SE0 ISR_SE0
192 1.1 simonb #define ISER_TE0 ISR_TE0
193 1.1 simonb #define ISER_DB1 ISR_DB1
194 1.1 simonb #define ISER_SE1 ISR_SE1
195 1.1 simonb #define ISER_TE1 ISR_TE1
196 1.1 simonb #define ISER_MOS ISR_MOS
197 1.1 simonb #define ISER_MOF ISR_MOF
198 1.1 simonb
199 1.1 simonb #define EMAC_IAHR 0x1c /* Individual Address High Register */
200 1.1 simonb #define EMAC_IALR 0x20 /* Individual Address Low Register */
201 1.1 simonb #define EMAC_VTPID 0x24 /* VLAN TPID Register */
202 1.1 simonb #define EMAC_VTCI 0x28 /* VLAN TCI Register */
203 1.1 simonb #define EMAC_PTR 0x2c /* Pause Timer Register */
204 1.3 kiyohara #define EMAC_NHT64 4
205 1.3 kiyohara #define EMAC_IAHT64(n) 0x30 /* 64b Individual Address Hash Table */
206 1.3 kiyohara #define EMAC_GAHT64(n) 0x40 /* 64b Group Address Hash Table */
207 1.1 simonb #define EMAC_LSAH 0x50 /* Last Source Address High */
208 1.1 simonb #define EMAC_LSAL 0x54 /* Last Source Address Low */
209 1.1 simonb #define EMAC_IPGVR 0x58 /* Inter-Packet Gap Value Register */
210 1.1 simonb
211 1.1 simonb #define EMAC_STACR 0x5c /* STA Control Register */
212 1.1 simonb #define STACR_PHYD 0xffff0000 /* PHY data mask */
213 1.3 kiyohara #define STACR_PHYD_SHIFT 16
214 1.1 simonb #define STACR_OC 0x00008000 /* operation complete */
215 1.1 simonb #define STACR_PHYE 0x00004000 /* PHY error */
216 1.1 simonb #define STACR_WRITE 0x00002000 /* STA command - write */
217 1.1 simonb #define STACR_READ 0x00001000 /* STA command - read */
218 1.5 rin #define STACR_OPBC_33MHZ 0x0 /* - 33MHz */
219 1.3 kiyohara #define STACR_OPBC_50MHZ 0x0 /* - 50MHz */
220 1.3 kiyohara #define STACR_OPBC_66MHZ 0x1 /* - 66MHz */
221 1.3 kiyohara #define STACR_OPBC_83MHZ 0x2 /* - 83MHz */
222 1.3 kiyohara #define STACR_OPBC_100MHZ 0x3 /* - 100MHz */
223 1.3 kiyohara #define STACR_OPBC_A100MHZ 0x4 /* - Abobe 100MHz (GbE) */
224 1.3 kiyohara #define STACR_OPBC(opbc) ((opbc) << 10) /* OPB bus clock freq (!GbE)*/
225 1.1 simonb #define STACR_PCDA 0x000003e0 /* PHY cmd dest address mask */
226 1.3 kiyohara #define STACR_PCDA_SHIFT 5
227 1.1 simonb #define STACR_PRA 0x0000001f /* PHY register address mask */
228 1.3 kiyohara #define STACR_PRA_SHIFT 0
229 1.3 kiyohara
230 1.3 kiyohara #define STACR_IMS 0x00002000 /* Indirect Mode Selection (405EX/440SPe) */
231 1.3 kiyohara #define STACR_STAOPC_MASK 0x00001800 /* STA Opcode (405EX/440SPe) */
232 1.3 kiyohara #define STACR_STAOPC_ADDRESS 0x00000000 /* (IMS=1) Address */
233 1.3 kiyohara #define STACR_STAOPC_WRITE 0x00000800 /* Write */
234 1.3 kiyohara #define STACR_STAOPC_READ 0x00001000 /* Read */
235 1.3 kiyohara #define STACR_STAOPC_READINC 0x00001800 /* (IMS=1) Read Inc. */
236 1.1 simonb
237 1.1 simonb #define EMAC_TRTR 0x60 /* Transmit Request Threshold Register */
238 1.1 simonb #define TRTR_64 0x00000000 /* 64 bytes */
239 1.1 simonb #define TRTR_128 0x08000000 /* 128 bytes */
240 1.1 simonb #define TRTR_192 0x10000000 /* 192 bytes */
241 1.1 simonb #define TRTR_256 0x18000000 /* 256 bytes */
242 1.1 simonb /* ... and so on +64 until ... */
243 1.1 simonb #define TRTR_2048 0xf8000000 /* 2048 bytes */
244 1.1 simonb
245 1.1 simonb #define EMAC_RWMR 0x64 /* Receive Low/High Water Mark Register */
246 1.1 simonb #define RWMR_RLWM_MASK 0xff800000 /* Receive Low Water Mark */
247 1.1 simonb #define RWMR_RLWM_SHIFT 23
248 1.1 simonb #define RWMR_RHWM_MASK 0x0000ff80 /* Receive High Water Mark */
249 1.1 simonb #define RWMR_RHWM_SHIFT 7
250 1.1 simonb
251 1.1 simonb #define EMAC_OCTX 0x68 /* Number of Octets Transmitted */
252 1.1 simonb #define EMAC_OCRX 0x6c /* Number of Octets Received */
253 1.3 kiyohara
254 1.3 kiyohara #define EMAC_IPCR 0x70 /* Internal PCS Configuration Register */
255 1.3 kiyohara #define IPCR_OUI_MASK 0xfffffc00 /* OUI Value */
256 1.3 kiyohara #define IPCR_OUI_SHIFT 10
257 1.3 kiyohara #define IPCR_MMN_MASK 0x000003f0 /* Manufacture Model Number */
258 1.3 kiyohara #define IPCR_MMN_SHIFT 4
259 1.3 kiyohara #define IPCR_REVID_MASK 0x0000000f /* Revision Number */
260 1.3 kiyohara #define IPCR_REVID_SHIFT 0
261 1.3 kiyohara
262 1.3 kiyohara #define EMAC_REVID 0x74 /* Revision ID Register */
263 1.3 kiyohara #define REVID_REVISION(v) (((v) >> 8) & 0xfff) /* Revision */
264 1.3 kiyohara #define REVID_BRANCHREV(v) ((v) & 0xff) /* Branch Revision */
265 1.3 kiyohara
266 1.3 kiyohara #define EMAC_NHT256 8
267 1.3 kiyohara #define EMAC_IAHT256(n) 0x80 /* 256b Individual Address Hash Table */
268 1.3 kiyohara #define EMAC_GAHT256(n) 0xa0 /* 256b Group Address Hash Table */
269 1.3 kiyohara
270 1.3 kiyohara #define EMAC_TPC 0xc0 /* Transmit Pause Control Register */
271 1.3 kiyohara #define TPC_IPA 0x80000000 /* Issue a Pause Packet */
272 1.3 kiyohara #define TPC_TV_MASK 0x7fff8000 /* Timer Value */
273 1.3 kiyohara #define TPC_TV_SHIFT 15
274 1.3 kiyohara
275 1.1 simonb #endif /* _IBM4XX_EMACREG_H_ */
276