Home | History | Annotate | Line # | Download | only in dev
if_emac.c revision 1.12
      1  1.12  thorpej /*	$NetBSD: if_emac.c,v 1.12 2002/10/01 02:49:56 thorpej Exp $	*/
      2   1.1   simonb 
      3   1.1   simonb /*
      4   1.3   simonb  * Copyright 2001, 2002 Wasabi Systems, Inc.
      5   1.1   simonb  * All rights reserved.
      6   1.1   simonb  *
      7   1.3   simonb  * Written by Simon Burge and Jason Thorpe for Wasabi Systems, Inc.
      8   1.1   simonb  *
      9   1.1   simonb  * Redistribution and use in source and binary forms, with or without
     10   1.1   simonb  * modification, are permitted provided that the following conditions
     11   1.1   simonb  * are met:
     12   1.1   simonb  * 1. Redistributions of source code must retain the above copyright
     13   1.1   simonb  *    notice, this list of conditions and the following disclaimer.
     14   1.1   simonb  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1   simonb  *    notice, this list of conditions and the following disclaimer in the
     16   1.1   simonb  *    documentation and/or other materials provided with the distribution.
     17   1.1   simonb  * 3. All advertising materials mentioning features or use of this software
     18   1.1   simonb  *    must display the following acknowledgement:
     19   1.1   simonb  *      This product includes software developed for the NetBSD Project by
     20   1.1   simonb  *      Wasabi Systems, Inc.
     21   1.1   simonb  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22   1.1   simonb  *    or promote products derived from this software without specific prior
     23   1.1   simonb  *    written permission.
     24   1.1   simonb  *
     25   1.1   simonb  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26   1.1   simonb  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27   1.1   simonb  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28   1.1   simonb  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29   1.1   simonb  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30   1.1   simonb  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31   1.1   simonb  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32   1.1   simonb  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33   1.1   simonb  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34   1.1   simonb  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35   1.1   simonb  * POSSIBILITY OF SUCH DAMAGE.
     36   1.1   simonb  */
     37   1.1   simonb 
     38   1.1   simonb #include "bpfilter.h"
     39   1.1   simonb 
     40   1.1   simonb #include <sys/param.h>
     41   1.1   simonb #include <sys/systm.h>
     42   1.1   simonb #include <sys/mbuf.h>
     43   1.1   simonb #include <sys/kernel.h>
     44   1.1   simonb #include <sys/socket.h>
     45   1.1   simonb #include <sys/ioctl.h>
     46   1.1   simonb 
     47   1.3   simonb #include <uvm/uvm_extern.h>		/* for PAGE_SIZE */
     48   1.1   simonb 
     49   1.1   simonb #include <net/if.h>
     50   1.1   simonb #include <net/if_dl.h>
     51   1.1   simonb #include <net/if_media.h>
     52   1.1   simonb #include <net/if_ether.h>
     53   1.1   simonb 
     54   1.1   simonb #if NBPFILTER > 0
     55   1.1   simonb #include <net/bpf.h>
     56   1.1   simonb #endif
     57   1.1   simonb 
     58   1.5   simonb #include <powerpc/ibm4xx/dev/opbvar.h>
     59   1.3   simonb 
     60   1.3   simonb #include <powerpc/ibm4xx/ibm405gp.h>
     61   1.3   simonb #include <powerpc/ibm4xx/mal405gp.h>
     62   1.3   simonb #include <powerpc/ibm4xx/dcr405gp.h>
     63   1.7   simonb #include <powerpc/ibm4xx/dev/emacreg.h>
     64   1.3   simonb #include <powerpc/ibm4xx/dev/if_emacreg.h>
     65   1.1   simonb 
     66   1.1   simonb #include <dev/mii/miivar.h>
     67   1.1   simonb 
     68   1.3   simonb /*
     69   1.3   simonb  * Transmit descriptor list size.  There are two Tx channels, each with
     70   1.3   simonb  * up to 256 hardware descriptors available.  We currently use one Tx
     71   1.3   simonb  * channel.  We tell the upper layers that they can queue a lot of
     72   1.3   simonb  * packets, and we go ahead and manage up to 64 of them at a time.  We
     73   1.3   simonb  * allow up to 16 DMA segments per packet.
     74   1.3   simonb  */
     75   1.3   simonb #define	EMAC_NTXSEGS		16
     76   1.3   simonb #define	EMAC_TXQUEUELEN		64
     77   1.3   simonb #define	EMAC_TXQUEUELEN_MASK	(EMAC_TXQUEUELEN - 1)
     78   1.3   simonb #define	EMAC_TXQUEUE_GC		(EMAC_TXQUEUELEN / 4)
     79   1.3   simonb #define	EMAC_NTXDESC		256
     80   1.3   simonb #define	EMAC_NTXDESC_MASK	(EMAC_NTXDESC - 1)
     81   1.3   simonb #define	EMAC_NEXTTX(x)		(((x) + 1) & EMAC_NTXDESC_MASK)
     82   1.3   simonb #define	EMAC_NEXTTXS(x)		(((x) + 1) & EMAC_TXQUEUELEN_MASK)
     83   1.3   simonb 
     84   1.3   simonb /*
     85   1.3   simonb  * Receive descriptor list size.  There is one Rx channel with up to 256
     86   1.3   simonb  * hardware descriptors available.  We allocate 64 receive descriptors,
     87   1.3   simonb  * each with a 2k buffer (MCLBYTES).
     88   1.3   simonb  */
     89   1.3   simonb #define	EMAC_NRXDESC		64
     90   1.3   simonb #define	EMAC_NRXDESC_MASK	(EMAC_NRXDESC - 1)
     91   1.3   simonb #define	EMAC_NEXTRX(x)		(((x) + 1) & EMAC_NRXDESC_MASK)
     92   1.3   simonb #define	EMAC_PREVRX(x)		(((x) - 1) & EMAC_NRXDESC_MASK)
     93   1.3   simonb 
     94   1.3   simonb /*
     95   1.3   simonb  * Transmit/receive descriptors that are DMA'd to the EMAC.
     96   1.3   simonb  */
     97   1.3   simonb struct emac_control_data {
     98   1.3   simonb 	struct mal_descriptor ecd_txdesc[EMAC_NTXDESC];
     99   1.3   simonb 	struct mal_descriptor ecd_rxdesc[EMAC_NRXDESC];
    100   1.3   simonb };
    101   1.3   simonb 
    102   1.3   simonb #define	EMAC_CDOFF(x)		offsetof(struct emac_control_data, x)
    103   1.3   simonb #define	EMAC_CDTXOFF(x)		EMAC_CDOFF(ecd_txdesc[(x)])
    104   1.3   simonb #define	EMAC_CDRXOFF(x)		EMAC_CDOFF(ecd_rxdesc[(x)])
    105   1.3   simonb 
    106   1.3   simonb /*
    107   1.3   simonb  * Software state for transmit jobs.
    108   1.3   simonb  */
    109   1.3   simonb struct emac_txsoft {
    110   1.3   simonb 	struct mbuf *txs_mbuf;		/* head of mbuf chain */
    111   1.3   simonb 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    112   1.3   simonb 	int txs_firstdesc;		/* first descriptor in packet */
    113   1.3   simonb 	int txs_lastdesc;		/* last descriptor in packet */
    114   1.3   simonb 	int txs_ndesc;			/* # of descriptors used */
    115   1.3   simonb };
    116   1.3   simonb 
    117   1.3   simonb /*
    118   1.3   simonb  * Software state for receive descriptors.
    119   1.3   simonb  */
    120   1.3   simonb struct emac_rxsoft {
    121   1.3   simonb 	struct mbuf *rxs_mbuf;		/* head of mbuf chain */
    122   1.3   simonb 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    123   1.3   simonb };
    124   1.3   simonb 
    125   1.3   simonb /*
    126   1.3   simonb  * Software state per device.
    127   1.3   simonb  */
    128   1.1   simonb struct emac_softc {
    129   1.1   simonb 	struct device sc_dev;		/* generic device information */
    130   1.1   simonb 	bus_space_tag_t sc_st;		/* bus space tag */
    131   1.1   simonb 	bus_space_handle_t sc_sh;	/* bus space handle */
    132   1.1   simonb 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    133   1.1   simonb 	struct ethercom sc_ethercom;	/* ethernet common data */
    134   1.1   simonb 	void *sc_sdhook;		/* shutdown hook */
    135   1.3   simonb 	void *sc_powerhook;		/* power management hook */
    136   1.3   simonb 
    137   1.3   simonb 	struct mii_data sc_mii;		/* MII/media information */
    138   1.3   simonb 	struct callout sc_callout;	/* tick callout */
    139   1.3   simonb 
    140   1.3   simonb 	u_int32_t sc_mr1;		/* copy of Mode Register 1 */
    141   1.3   simonb 
    142   1.3   simonb 	bus_dmamap_t sc_cddmamap;	/* control data dma map */
    143   1.3   simonb #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    144   1.3   simonb 
    145   1.3   simonb 	/* Software state for transmit/receive descriptors. */
    146   1.3   simonb 	struct emac_txsoft sc_txsoft[EMAC_TXQUEUELEN];
    147   1.3   simonb 	struct emac_rxsoft sc_rxsoft[EMAC_NRXDESC];
    148   1.3   simonb 
    149   1.3   simonb 	/* Control data structures. */
    150   1.3   simonb 	struct emac_control_data *sc_control_data;
    151   1.3   simonb #define	sc_txdescs	sc_control_data->ecd_txdesc
    152   1.3   simonb #define	sc_rxdescs	sc_control_data->ecd_rxdesc
    153   1.3   simonb 
    154   1.3   simonb #ifdef EMAC_EVENT_COUNTERS
    155   1.3   simonb 	struct evcnt sc_ev_rxintr;	/* Rx interrupts */
    156   1.3   simonb 	struct evcnt sc_ev_txintr;	/* Tx interrupts */
    157   1.3   simonb 	struct evcnt sc_ev_rxde;	/* Rx descriptor interrupts */
    158   1.3   simonb 	struct evcnt sc_ev_txde;	/* Tx descriptor interrupts */
    159   1.3   simonb 	struct evcnt sc_ev_wol;		/* Wake-On-Lan interrupts */
    160   1.3   simonb 	struct evcnt sc_ev_serr;	/* MAL system error interrupts */
    161   1.3   simonb 	struct evcnt sc_ev_intr;	/* General EMAC interrupts */
    162   1.3   simonb 
    163   1.3   simonb 	struct evcnt sc_ev_txreap;	/* Calls to Tx descriptor reaper */
    164   1.3   simonb 	struct evcnt sc_ev_txsstall;	/* Tx stalled due to no txs */
    165   1.3   simonb 	struct evcnt sc_ev_txdstall;	/* Tx stalled due to no txd */
    166   1.3   simonb 	struct evcnt sc_ev_txdrop;	/* Tx packets dropped (too many segs) */
    167   1.3   simonb 	struct evcnt sc_ev_tu;		/* Tx underrun */
    168   1.3   simonb #endif /* EMAC_EVENT_COUNTERS */
    169   1.3   simonb 
    170   1.3   simonb 	int sc_txfree;			/* number of free Tx descriptors */
    171   1.3   simonb 	int sc_txnext;			/* next ready Tx descriptor */
    172   1.3   simonb 
    173   1.3   simonb 	int sc_txsfree;			/* number of free Tx jobs */
    174   1.3   simonb 	int sc_txsnext;			/* next ready Tx job */
    175   1.3   simonb 	int sc_txsdirty;		/* dirty Tx jobs */
    176   1.3   simonb 
    177   1.3   simonb 	int sc_rxptr;			/* next ready RX descriptor/descsoft */
    178   1.1   simonb };
    179   1.1   simonb 
    180   1.3   simonb #ifdef EMAC_EVENT_COUNTERS
    181   1.3   simonb #define	EMAC_EVCNT_INCR(ev)	(ev)->ev_count++
    182   1.3   simonb #else
    183   1.3   simonb #define	EMAC_EVCNT_INCR(ev)	/* nothing */
    184   1.3   simonb #endif
    185   1.3   simonb 
    186   1.3   simonb #define	EMAC_CDTXADDR(sc, x)	((sc)->sc_cddma + EMAC_CDTXOFF((x)))
    187   1.3   simonb #define	EMAC_CDRXADDR(sc, x)	((sc)->sc_cddma + EMAC_CDRXOFF((x)))
    188   1.3   simonb 
    189   1.3   simonb #define	EMAC_CDTXSYNC(sc, x, n, ops)					\
    190   1.3   simonb do {									\
    191   1.3   simonb 	int __x, __n;							\
    192   1.3   simonb 									\
    193   1.3   simonb 	__x = (x);							\
    194   1.3   simonb 	__n = (n);							\
    195   1.3   simonb 									\
    196   1.3   simonb 	/* If it will wrap around, sync to the end of the ring. */	\
    197   1.3   simonb 	if ((__x + __n) > EMAC_NTXDESC) {				\
    198   1.3   simonb 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    199   1.3   simonb 		    EMAC_CDTXOFF(__x), sizeof(struct mal_descriptor) *	\
    200   1.3   simonb 		    (EMAC_NTXDESC - __x), (ops));			\
    201   1.3   simonb 		__n -= (EMAC_NTXDESC - __x);				\
    202   1.3   simonb 		__x = 0;						\
    203   1.3   simonb 	}								\
    204   1.3   simonb 									\
    205   1.3   simonb 	/* Now sync whatever is left. */				\
    206   1.3   simonb 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    207   1.3   simonb 	    EMAC_CDTXOFF(__x), sizeof(struct mal_descriptor) * __n, (ops)); \
    208   1.3   simonb } while (/*CONSTCOND*/0)
    209   1.3   simonb 
    210   1.3   simonb #define	EMAC_CDRXSYNC(sc, x, ops)					\
    211   1.3   simonb do {									\
    212   1.3   simonb 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    213   1.3   simonb 	    EMAC_CDRXOFF((x)), sizeof(struct mal_descriptor), (ops));	\
    214   1.3   simonb } while (/*CONSTCOND*/0)
    215   1.3   simonb 
    216   1.3   simonb #define	EMAC_INIT_RXDESC(sc, x)						\
    217   1.3   simonb do {									\
    218   1.3   simonb 	struct emac_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)];		\
    219   1.3   simonb 	struct mal_descriptor *__rxd = &(sc)->sc_rxdescs[(x)];		\
    220   1.3   simonb 	struct mbuf *__m = __rxs->rxs_mbuf;				\
    221   1.3   simonb 									\
    222   1.3   simonb 	/*								\
    223   1.3   simonb 	 * Note: We scoot the packet forward 2 bytes in the buffer	\
    224   1.3   simonb 	 * so that the payload after the Ethernet header is aligned	\
    225   1.3   simonb 	 * to a 4-byte boundary.					\
    226   1.3   simonb 	 */								\
    227   1.3   simonb 	__m->m_data = __m->m_ext.ext_buf + 2;				\
    228   1.3   simonb 									\
    229   1.3   simonb 	__rxd->md_data = __rxs->rxs_dmamap->dm_segs[0].ds_addr + 2;	\
    230   1.3   simonb 	__rxd->md_data_len = __m->m_ext.ext_size - 2;			\
    231   1.3   simonb 	__rxd->md_stat_ctrl = MAL_RX_EMPTY | MAL_RX_INTERRUPT |		\
    232   1.3   simonb 	    /* Set wrap on last descriptor. */				\
    233   1.3   simonb 	    (((x) == EMAC_NRXDESC - 1) ? MAL_RX_WRAP : 0);		\
    234   1.3   simonb 	EMAC_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    235   1.3   simonb } while (/*CONSTCOND*/0)
    236   1.3   simonb 
    237   1.3   simonb #define	EMAC_WRITE(sc, reg, val) \
    238   1.3   simonb 	bus_space_write_stream_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    239   1.3   simonb #define	EMAC_READ(sc, reg) \
    240   1.3   simonb 	bus_space_read_stream_4((sc)->sc_st, (sc)->sc_sh, (reg))
    241   1.3   simonb 
    242   1.1   simonb static int	emac_match(struct device *, struct cfdata *, void *);
    243   1.1   simonb static void	emac_attach(struct device *, struct device *, void *);
    244   1.3   simonb 
    245   1.3   simonb static int	emac_add_rxbuf(struct emac_softc *, int);
    246   1.3   simonb static int	emac_init(struct ifnet *);
    247   1.3   simonb static int	emac_ioctl(struct ifnet *, u_long, caddr_t);
    248   1.3   simonb static void	emac_reset(struct emac_softc *);
    249   1.3   simonb static void	emac_rxdrain(struct emac_softc *);
    250   1.3   simonb static int	emac_txreap(struct emac_softc *);
    251   1.3   simonb static void	emac_shutdown(void *);
    252   1.3   simonb static void	emac_start(struct ifnet *);
    253   1.3   simonb static void	emac_stop(struct ifnet *, int);
    254   1.3   simonb static void	emac_watchdog(struct ifnet *);
    255   1.3   simonb 
    256   1.3   simonb static int	emac_wol_intr(void *);
    257   1.3   simonb static int	emac_serr_intr(void *);
    258   1.3   simonb static int	emac_txeob_intr(void *);
    259   1.3   simonb static int	emac_rxeob_intr(void *);
    260   1.3   simonb static int	emac_txde_intr(void *);
    261   1.3   simonb static int	emac_rxde_intr(void *);
    262   1.1   simonb static int	emac_intr(void *);
    263   1.1   simonb 
    264   1.3   simonb static int	emac_mediachange(struct ifnet *);
    265   1.3   simonb static void	emac_mediastatus(struct ifnet *, struct ifmediareq *);
    266   1.3   simonb static int	emac_mii_readreg(struct device *, int, int);
    267   1.3   simonb static void	emac_mii_statchg(struct device *);
    268   1.3   simonb static void	emac_mii_tick(void *);
    269   1.3   simonb static uint32_t	emac_mii_wait(struct emac_softc *);
    270   1.3   simonb static void	emac_mii_writereg(struct device *, int, int, int);
    271   1.3   simonb 
    272   1.3   simonb int		emac_copy_small = 0;
    273   1.3   simonb 
    274  1.12  thorpej CFATTACH_DECL(emac, sizeof(struct emac_softc),
    275  1.12  thorpej     emac_match, emac_attach, NULL, NULL)
    276   1.1   simonb 
    277   1.1   simonb static int
    278   1.1   simonb emac_match(struct device *parent, struct cfdata *cf, void *aux)
    279   1.1   simonb {
    280   1.5   simonb 	struct opb_attach_args *oaa = aux;
    281   1.1   simonb 
    282   1.3   simonb 	/* match only on-chip ethernet devices */
    283  1.10  thorpej 	if (strcmp(oaa->opb_name, cf->cf_name) == 0)
    284   1.3   simonb 		return (1);
    285   1.1   simonb 
    286   1.3   simonb 	return (0);
    287   1.1   simonb }
    288   1.1   simonb 
    289   1.1   simonb static void
    290   1.1   simonb emac_attach(struct device *parent, struct device *self, void *aux)
    291   1.1   simonb {
    292   1.5   simonb 	struct opb_attach_args *oaa = aux;
    293   1.1   simonb 	struct emac_softc *sc = (struct emac_softc *)self;
    294   1.3   simonb 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    295   1.3   simonb 	struct mii_data *mii = &sc->sc_mii;
    296   1.3   simonb 	bus_dma_segment_t seg;
    297   1.3   simonb 	int error, i, nseg;
    298   1.1   simonb 
    299   1.9   simonb 	sc->sc_st = oaa->opb_bt;
    300   1.5   simonb 	sc->sc_sh = oaa->opb_addr;
    301   1.5   simonb 	sc->sc_dmat = oaa->opb_dmat;
    302   1.1   simonb 
    303   1.1   simonb 	printf(": 405GP EMAC\n");
    304   1.3   simonb 
    305   1.3   simonb 	/*
    306   1.3   simonb 	 * Set up Mode Register 1 - set receive and transmit FIFOs to maximum
    307   1.3   simonb 	 * size, allow transmit of multiple packets (only channel 0 is used).
    308   1.3   simonb 	 *
    309   1.3   simonb 	 * XXX: Allow pause packets??
    310   1.3   simonb 	 */
    311   1.3   simonb 	sc->sc_mr1 = MR1_RFS_4KB | MR1_TFS_2KB | MR1_TR0_MULTIPLE;
    312   1.3   simonb 
    313   1.5   simonb 	intr_establish(oaa->opb_irq    , IST_LEVEL, IPL_NET, emac_wol_intr, sc);
    314   1.5   simonb 	intr_establish(oaa->opb_irq + 1, IST_LEVEL, IPL_NET, emac_serr_intr, sc);
    315   1.5   simonb 	intr_establish(oaa->opb_irq + 2, IST_LEVEL, IPL_NET, emac_txeob_intr, sc);
    316   1.5   simonb 	intr_establish(oaa->opb_irq + 3, IST_LEVEL, IPL_NET, emac_rxeob_intr, sc);
    317   1.5   simonb 	intr_establish(oaa->opb_irq + 4, IST_LEVEL, IPL_NET, emac_txde_intr, sc);
    318   1.5   simonb 	intr_establish(oaa->opb_irq + 5, IST_LEVEL, IPL_NET, emac_rxde_intr, sc);
    319   1.5   simonb 	intr_establish(oaa->opb_irq + 6, IST_LEVEL, IPL_NET, emac_intr, sc);
    320   1.3   simonb 	printf("%s: interrupting at irqs %d .. %d\n", sc->sc_dev.dv_xname,
    321   1.5   simonb 	    oaa->opb_irq, oaa->opb_irq + 6);
    322   1.3   simonb 
    323   1.3   simonb 	/*
    324   1.3   simonb 	 * Allocate the control data structures, and create and load the
    325   1.3   simonb 	 * DMA map for it.
    326   1.3   simonb 	 */
    327   1.3   simonb 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    328   1.3   simonb 	    sizeof(struct emac_control_data), 0, 0, &seg, 1, &nseg, 0)) != 0) {
    329   1.3   simonb 		printf("%s: unable to allocate control data, error = %d\n",
    330   1.3   simonb 		    sc->sc_dev.dv_xname, error);
    331   1.3   simonb 		goto fail_0;
    332   1.3   simonb 	}
    333   1.3   simonb 
    334   1.3   simonb 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, nseg,
    335   1.3   simonb 	    sizeof(struct emac_control_data), (caddr_t *)&sc->sc_control_data,
    336   1.3   simonb 	    BUS_DMA_COHERENT)) != 0) {
    337   1.3   simonb 		printf("%s: unable to map control data, error = %d\n",
    338   1.3   simonb 		    sc->sc_dev.dv_xname, error);
    339   1.3   simonb 		goto fail_1;
    340   1.3   simonb 	}
    341   1.3   simonb 
    342   1.3   simonb 	if ((error = bus_dmamap_create(sc->sc_dmat,
    343   1.3   simonb 	    sizeof(struct emac_control_data), 1,
    344   1.3   simonb 	    sizeof(struct emac_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
    345   1.3   simonb 		printf("%s: unable to create control data DMA map, "
    346   1.3   simonb 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    347   1.3   simonb 		goto fail_2;
    348   1.3   simonb 	}
    349   1.3   simonb 
    350   1.3   simonb 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    351   1.3   simonb 	    sc->sc_control_data, sizeof(struct emac_control_data), NULL,
    352   1.3   simonb 	    0)) != 0) {
    353   1.3   simonb 		printf("%s: unable to load control data DMA map, error = %d\n",
    354   1.3   simonb 		    sc->sc_dev.dv_xname, error);
    355   1.3   simonb 		goto fail_3;
    356   1.3   simonb 	}
    357   1.3   simonb 
    358   1.3   simonb 	/*
    359   1.3   simonb 	 * Create the transmit buffer DMA maps.
    360   1.3   simonb 	 */
    361   1.3   simonb 	for (i = 0; i < EMAC_TXQUEUELEN; i++) {
    362   1.3   simonb 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    363   1.3   simonb 		    EMAC_NTXSEGS, MCLBYTES, 0, 0,
    364   1.3   simonb 		    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
    365   1.3   simonb 			printf("%s: unable to create tx DMA map %d, "
    366   1.3   simonb 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    367   1.3   simonb 			goto fail_4;
    368   1.3   simonb 		}
    369   1.3   simonb 	}
    370   1.3   simonb 
    371   1.3   simonb 	/*
    372   1.3   simonb 	 * Create the receive buffer DMA maps.
    373   1.3   simonb 	 */
    374   1.3   simonb 	for (i = 0; i < EMAC_NRXDESC; i++) {
    375   1.3   simonb 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    376   1.3   simonb 		    MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
    377   1.3   simonb 			printf("%s: unable to create rx DMA map %d, "
    378   1.3   simonb 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    379   1.3   simonb 			goto fail_5;
    380   1.3   simonb 		}
    381   1.3   simonb 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
    382   1.3   simonb 	}
    383   1.3   simonb 
    384   1.3   simonb 	/*
    385   1.3   simonb 	 * Reset the chip to a known state.
    386   1.3   simonb 	 */
    387   1.3   simonb 	emac_reset(sc);
    388   1.3   simonb 
    389   1.1   simonb 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    390   1.1   simonb 	    ether_sprintf(board_data.mac_address_local));
    391   1.1   simonb 
    392   1.3   simonb 	/*
    393   1.3   simonb 	 * Initialise the media structures.
    394   1.3   simonb 	 */
    395   1.3   simonb 	mii->mii_ifp = ifp;
    396   1.3   simonb 	mii->mii_readreg = emac_mii_readreg;
    397   1.3   simonb 	mii->mii_writereg = emac_mii_writereg;
    398   1.3   simonb 	mii->mii_statchg = emac_mii_statchg;
    399   1.3   simonb 
    400   1.3   simonb 	ifmedia_init(&mii->mii_media, 0, emac_mediachange,
    401   1.3   simonb 	    emac_mediastatus);
    402   1.3   simonb 	mii_attach(&sc->sc_dev, mii, 0xffffffff,
    403   1.3   simonb 	    MII_PHY_ANY, MII_OFFSET_ANY, 0);
    404   1.3   simonb 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
    405   1.3   simonb 		ifmedia_add(&mii->mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    406   1.3   simonb 		ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_NONE);
    407   1.3   simonb 	} else
    408   1.3   simonb 		ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_AUTO);
    409   1.3   simonb 
    410   1.3   simonb 	ifp = &sc->sc_ethercom.ec_if;
    411   1.3   simonb 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    412   1.3   simonb 	ifp->if_softc = sc;
    413   1.3   simonb 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    414   1.3   simonb 	ifp->if_ioctl = emac_ioctl;
    415   1.3   simonb 	ifp->if_start = emac_start;
    416   1.3   simonb 	ifp->if_watchdog = emac_watchdog;
    417   1.3   simonb 	ifp->if_init = emac_init;
    418   1.3   simonb 	ifp->if_stop = emac_stop;
    419   1.3   simonb 	IFQ_SET_READY(&ifp->if_snd);
    420   1.3   simonb 
    421   1.3   simonb 	/*
    422   1.3   simonb 	 * We can support 802.1Q VLAN-sized frames.
    423   1.3   simonb 	 */
    424   1.3   simonb 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    425   1.3   simonb 
    426   1.3   simonb 	/*
    427   1.3   simonb 	 * Attach the interface.
    428   1.3   simonb 	 */
    429   1.3   simonb 	if_attach(ifp);
    430   1.3   simonb 	ether_ifattach(ifp, board_data.mac_address_local);
    431   1.3   simonb 
    432   1.3   simonb #ifdef EMAC_EVENT_COUNTERS
    433   1.3   simonb 	/*
    434   1.3   simonb 	 * Attach the event counters.
    435   1.3   simonb 	 */
    436   1.3   simonb 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
    437   1.3   simonb 	    NULL, sc->sc_dev.dv_xname, "rxintr");
    438   1.3   simonb 	evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_INTR,
    439   1.3   simonb 	    NULL, sc->sc_dev.dv_xname, "txintr");
    440   1.3   simonb 	evcnt_attach_dynamic(&sc->sc_ev_rxde, EVCNT_TYPE_INTR,
    441   1.3   simonb 	    NULL, sc->sc_dev.dv_xname, "rxde");
    442   1.3   simonb 	evcnt_attach_dynamic(&sc->sc_ev_txde, EVCNT_TYPE_INTR,
    443   1.3   simonb 	    NULL, sc->sc_dev.dv_xname, "txde");
    444   1.3   simonb 	evcnt_attach_dynamic(&sc->sc_ev_wol, EVCNT_TYPE_INTR,
    445   1.3   simonb 	    NULL, sc->sc_dev.dv_xname, "wol");
    446   1.3   simonb 	evcnt_attach_dynamic(&sc->sc_ev_serr, EVCNT_TYPE_INTR,
    447   1.3   simonb 	    NULL, sc->sc_dev.dv_xname, "serr");
    448   1.3   simonb 	evcnt_attach_dynamic(&sc->sc_ev_intr, EVCNT_TYPE_INTR,
    449   1.3   simonb 	    NULL, sc->sc_dev.dv_xname, "intr");
    450   1.3   simonb 
    451   1.3   simonb 	evcnt_attach_dynamic(&sc->sc_ev_txreap, EVCNT_TYPE_MISC,
    452   1.3   simonb 	    NULL, sc->sc_dev.dv_xname, "txreap");
    453   1.3   simonb 	evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
    454   1.3   simonb 	    NULL, sc->sc_dev.dv_xname, "txsstall");
    455   1.3   simonb 	evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
    456   1.3   simonb 	    NULL, sc->sc_dev.dv_xname, "txdstall");
    457   1.3   simonb 	evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
    458   1.3   simonb 	    NULL, sc->sc_dev.dv_xname, "txdrop");
    459   1.3   simonb 	evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
    460   1.3   simonb 	    NULL, sc->sc_dev.dv_xname, "tu");
    461   1.3   simonb #endif /* EMAC_EVENT_COUNTERS */
    462   1.3   simonb 
    463   1.3   simonb 	/*
    464   1.3   simonb 	 * Make sure the interface is shutdown during reboot.
    465   1.3   simonb 	 */
    466   1.3   simonb 	sc->sc_sdhook = shutdownhook_establish(emac_shutdown, sc);
    467   1.3   simonb 	if (sc->sc_sdhook == NULL)
    468   1.3   simonb 		printf("%s: WARNING: unable to establish shutdown hook\n",
    469   1.3   simonb 		    sc->sc_dev.dv_xname);
    470   1.3   simonb 
    471   1.3   simonb 	return;
    472   1.3   simonb 
    473   1.3   simonb 	/*
    474   1.3   simonb 	 * Free any resources we've allocated during the failed attach
    475   1.3   simonb 	 * attempt.  Do this in reverse order and fall through.
    476   1.3   simonb 	 */
    477   1.3   simonb fail_5:
    478   1.3   simonb 	for (i = 0; i < EMAC_NRXDESC; i++) {
    479   1.3   simonb 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
    480   1.3   simonb 			bus_dmamap_destroy(sc->sc_dmat,
    481   1.3   simonb 			    sc->sc_rxsoft[i].rxs_dmamap);
    482   1.3   simonb 	}
    483   1.3   simonb fail_4:
    484   1.3   simonb 	for (i = 0; i < EMAC_TXQUEUELEN; i++) {
    485   1.3   simonb 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
    486   1.3   simonb 			bus_dmamap_destroy(sc->sc_dmat,
    487   1.3   simonb 			    sc->sc_txsoft[i].txs_dmamap);
    488   1.3   simonb 	}
    489   1.3   simonb 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
    490   1.3   simonb fail_3:
    491   1.3   simonb 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
    492   1.3   simonb fail_2:
    493   1.3   simonb 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
    494   1.3   simonb 	    sizeof(struct emac_control_data));
    495   1.3   simonb fail_1:
    496   1.3   simonb 	bus_dmamem_free(sc->sc_dmat, &seg, nseg);
    497   1.3   simonb fail_0:
    498   1.3   simonb 	return;
    499   1.3   simonb }
    500   1.3   simonb 
    501   1.3   simonb /*
    502   1.3   simonb  * Device shutdown routine.
    503   1.3   simonb  */
    504   1.3   simonb static void
    505   1.3   simonb emac_shutdown(void *arg)
    506   1.3   simonb {
    507   1.3   simonb 	struct emac_softc *sc = arg;
    508   1.3   simonb 
    509   1.3   simonb 	emac_stop(&sc->sc_ethercom.ec_if, 0);
    510   1.3   simonb }
    511   1.3   simonb 
    512   1.3   simonb /* ifnet interface function */
    513   1.3   simonb static void
    514   1.3   simonb emac_start(struct ifnet *ifp)
    515   1.3   simonb {
    516   1.3   simonb 	struct emac_softc *sc = ifp->if_softc;
    517   1.3   simonb 	struct mbuf *m0;
    518   1.3   simonb 	struct emac_txsoft *txs;
    519   1.3   simonb 	bus_dmamap_t dmamap;
    520   1.3   simonb 	int error, firsttx, nexttx, lasttx, ofree, seg;
    521   1.3   simonb 
    522   1.3   simonb 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    523   1.3   simonb 		return;
    524   1.3   simonb 
    525   1.3   simonb 	/*
    526   1.3   simonb 	 * Remember the previous number of free descriptors.
    527   1.3   simonb 	 */
    528   1.3   simonb 	ofree = sc->sc_txfree;
    529   1.3   simonb 
    530   1.3   simonb 	/*
    531   1.3   simonb 	 * Loop through the send queue, setting up transmit descriptors
    532   1.3   simonb 	 * until we drain the queue, or use up all available transmit
    533   1.3   simonb 	 * descriptors.
    534   1.3   simonb 	 */
    535   1.3   simonb 	for (;;) {
    536   1.3   simonb 		/* Grab a packet off the queue. */
    537   1.3   simonb 		IFQ_POLL(&ifp->if_snd, m0);
    538   1.3   simonb 		if (m0 == NULL)
    539   1.3   simonb 			break;
    540   1.3   simonb 
    541   1.3   simonb 		/*
    542   1.3   simonb 		 * Get a work queue entry.  Reclaim used Tx descriptors if
    543   1.3   simonb 		 * we are running low.
    544   1.3   simonb 		 */
    545   1.3   simonb 		if (sc->sc_txsfree < EMAC_TXQUEUE_GC) {
    546   1.3   simonb 			emac_txreap(sc);
    547   1.3   simonb 			if (sc->sc_txsfree == 0) {
    548   1.3   simonb 				EMAC_EVCNT_INCR(&sc->sc_ev_txsstall);
    549   1.3   simonb 				break;
    550   1.3   simonb 			}
    551   1.3   simonb 		}
    552   1.3   simonb 
    553   1.3   simonb 		txs = &sc->sc_txsoft[sc->sc_txsnext];
    554   1.3   simonb 		dmamap = txs->txs_dmamap;
    555   1.3   simonb 
    556   1.3   simonb 		/*
    557   1.3   simonb 		 * Load the DMA map.  If this fails, the packet either
    558   1.3   simonb 		 * didn't fit in the alloted number of segments, or we
    559   1.3   simonb 		 * were short on resources.  In this case, we'll copy
    560   1.3   simonb 		 * and try again.
    561   1.3   simonb 		 */
    562   1.3   simonb 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    563   1.3   simonb 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    564   1.3   simonb 		if (error) {
    565   1.3   simonb 			if (error == EFBIG) {
    566   1.3   simonb 				EMAC_EVCNT_INCR(&sc->sc_ev_txdrop);
    567   1.3   simonb 				printf("%s: Tx packet consumes too many "
    568   1.3   simonb 				    "DMA segments, dropping...\n",
    569   1.3   simonb 				    sc->sc_dev.dv_xname);
    570   1.3   simonb 				    IFQ_DEQUEUE(&ifp->if_snd, m0);
    571   1.3   simonb 				    m_freem(m0);
    572   1.3   simonb 				    continue;
    573   1.3   simonb 			}
    574   1.3   simonb 			/* Short on resources, just stop for now. */
    575   1.3   simonb 			break;
    576   1.3   simonb 		}
    577   1.3   simonb 
    578   1.3   simonb 		/*
    579   1.3   simonb 		 * Ensure we have enough descriptors free to describe
    580   1.3   simonb 		 * the packet.
    581   1.3   simonb 		 */
    582   1.3   simonb 		if (dmamap->dm_nsegs > sc->sc_txfree) {
    583   1.3   simonb 			/*
    584   1.3   simonb 			 * Not enough free descriptors to transmit this
    585   1.3   simonb 			 * packet.  We haven't committed anything yet,
    586   1.3   simonb 			 * so just unload the DMA map, put the packet
    587   1.3   simonb 			 * back on the queue, and punt.  Notify the upper
    588   1.3   simonb 			 * layer that there are not more slots left.
    589   1.3   simonb 			 *
    590   1.3   simonb 			 */
    591   1.3   simonb 			ifp->if_flags |= IFF_OACTIVE;
    592   1.3   simonb 			bus_dmamap_unload(sc->sc_dmat, dmamap);
    593   1.3   simonb 			EMAC_EVCNT_INCR(&sc->sc_ev_txdstall);
    594   1.3   simonb 			break;
    595   1.3   simonb 		}
    596   1.3   simonb 
    597   1.3   simonb 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    598   1.3   simonb 
    599   1.3   simonb 		/*
    600   1.3   simonb 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
    601   1.3   simonb 		 */
    602   1.3   simonb 
    603   1.3   simonb 		/* Sync the DMA map. */
    604   1.3   simonb 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    605   1.3   simonb 		    BUS_DMASYNC_PREWRITE);
    606   1.3   simonb 
    607   1.3   simonb 		/*
    608   1.3   simonb 		 * Store a pointer to the packet so that we can free it
    609   1.3   simonb 		 * later.
    610   1.3   simonb 		 */
    611   1.3   simonb 		txs->txs_mbuf = m0;
    612   1.3   simonb 		txs->txs_firstdesc = sc->sc_txnext;
    613   1.3   simonb 		txs->txs_ndesc = dmamap->dm_nsegs;
    614   1.3   simonb 
    615   1.3   simonb 		/*
    616   1.3   simonb 		 * Initialize the transmit descriptor.
    617   1.3   simonb 		 */
    618   1.3   simonb 		firsttx = sc->sc_txnext;
    619   1.3   simonb 		for (nexttx = sc->sc_txnext, seg = 0;
    620   1.3   simonb 		     seg < dmamap->dm_nsegs;
    621   1.3   simonb 		     seg++, nexttx = EMAC_NEXTTX(nexttx)) {
    622   1.3   simonb 			/*
    623   1.3   simonb 			 * If this is the first descriptor we're
    624   1.3   simonb 			 * enqueueing, don't set the TX_READY bit just
    625   1.3   simonb 			 * yet.  That could cause a race condition.
    626   1.3   simonb 			 * We'll do it below.
    627   1.3   simonb 			 */
    628   1.3   simonb 			sc->sc_txdescs[nexttx].md_data =
    629   1.3   simonb 			    dmamap->dm_segs[seg].ds_addr;
    630   1.3   simonb 			sc->sc_txdescs[nexttx].md_data_len =
    631   1.3   simonb 			    dmamap->dm_segs[seg].ds_len;
    632   1.3   simonb 			sc->sc_txdescs[nexttx].md_stat_ctrl =
    633   1.3   simonb 			    (sc->sc_txdescs[nexttx].md_stat_ctrl & MAL_TX_WRAP) |
    634   1.3   simonb 			    (nexttx == firsttx ? 0 : MAL_TX_READY) |
    635   1.3   simonb 			    EMAC_TXC_GFCS | EMAC_TXC_GPAD;
    636   1.3   simonb 			lasttx = nexttx;
    637   1.3   simonb 		}
    638   1.3   simonb 
    639   1.3   simonb 		/* Set the LAST bit on the last segment. */
    640   1.3   simonb 		sc->sc_txdescs[lasttx].md_stat_ctrl |= MAL_TX_LAST;
    641   1.3   simonb 
    642   1.3   simonb 		txs->txs_lastdesc = lasttx;
    643   1.3   simonb 
    644   1.3   simonb 		/* Sync the descriptors we're using. */
    645   1.3   simonb 		EMAC_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
    646   1.3   simonb 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    647   1.3   simonb 
    648   1.3   simonb 		/*
    649   1.3   simonb 		 * The entire packet chain is set up.  Give the
    650   1.3   simonb 		 * first descriptor to the chip now.
    651   1.3   simonb 		 */
    652   1.3   simonb 		sc->sc_txdescs[firsttx].md_stat_ctrl |= MAL_TX_READY;
    653   1.3   simonb 		EMAC_CDTXSYNC(sc, firsttx, 1,
    654   1.3   simonb 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    655   1.3   simonb 		/*
    656   1.3   simonb 		 * Tell the EMAC that a new packet is available.
    657   1.3   simonb 		 */
    658   1.6   simonb 		EMAC_WRITE(sc, EMAC_TMR0, TMR0_GNP0);
    659   1.3   simonb 
    660   1.3   simonb 		/* Advance the tx pointer. */
    661   1.3   simonb 		sc->sc_txfree -= txs->txs_ndesc;
    662   1.3   simonb 		sc->sc_txnext = nexttx;
    663   1.3   simonb 
    664   1.3   simonb 		sc->sc_txsfree--;
    665   1.3   simonb 		sc->sc_txsnext = EMAC_NEXTTXS(sc->sc_txsnext);
    666   1.3   simonb 
    667   1.3   simonb #if NBPFILTER > 0
    668   1.3   simonb 		/*
    669   1.3   simonb 		 * Pass the packet to any BPF listeners.
    670   1.3   simonb 		 */
    671   1.3   simonb 		if (ifp->if_bpf)
    672   1.3   simonb 			bpf_mtap(ifp->if_bpf, m0);
    673   1.3   simonb #endif /* NBPFILTER > 0 */
    674   1.3   simonb 	}
    675   1.3   simonb 
    676   1.3   simonb 	if (txs == NULL || sc->sc_txfree == 0) {
    677   1.3   simonb 		/* No more slots left; notify upper layer. */
    678   1.3   simonb 		ifp->if_flags |= IFF_OACTIVE;
    679   1.3   simonb 	}
    680   1.3   simonb 
    681   1.3   simonb 	if (sc->sc_txfree != ofree) {
    682   1.3   simonb 		/* Set a watchdog timer in case the chip flakes out. */
    683   1.3   simonb 		ifp->if_timer = 5;
    684   1.3   simonb 	}
    685   1.3   simonb }
    686   1.3   simonb 
    687   1.3   simonb static int
    688   1.3   simonb emac_init(struct ifnet *ifp)
    689   1.3   simonb {
    690   1.3   simonb 	struct emac_softc *sc = ifp->if_softc;
    691   1.3   simonb 	struct emac_rxsoft *rxs;
    692   1.3   simonb 	unsigned char *enaddr = board_data.mac_address_local;
    693   1.3   simonb 	int error, i;
    694   1.3   simonb 
    695   1.3   simonb 	error = 0;
    696   1.3   simonb 
    697   1.3   simonb 	/* Cancel any pending I/O. */
    698   1.3   simonb 	emac_stop(ifp, 0);
    699   1.3   simonb 
    700   1.3   simonb 	/* Reset the chip to a known state. */
    701   1.3   simonb 	emac_reset(sc);
    702   1.3   simonb 
    703   1.3   simonb 	/*
    704   1.3   simonb 	 * Initialise the transmit descriptor ring.
    705   1.3   simonb 	 */
    706   1.3   simonb 	memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
    707   1.3   simonb 	/* set wrap on last descriptor */
    708   1.3   simonb 	sc->sc_txdescs[EMAC_NTXDESC - 1].md_stat_ctrl |= MAL_TX_WRAP;
    709   1.3   simonb 	EMAC_CDTXSYNC(sc, 0, EMAC_NTXDESC,
    710   1.3   simonb 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    711   1.3   simonb 	sc->sc_txfree = EMAC_NTXDESC;
    712   1.3   simonb 	sc->sc_txnext = 0;
    713   1.3   simonb 
    714   1.3   simonb 	/*
    715   1.3   simonb 	 * Initialise the transmit job descriptors.
    716   1.3   simonb 	 */
    717   1.3   simonb 	for (i = 0; i < EMAC_TXQUEUELEN; i++)
    718   1.3   simonb 		sc->sc_txsoft[i].txs_mbuf = NULL;
    719   1.3   simonb 	sc->sc_txsfree = EMAC_TXQUEUELEN;
    720   1.3   simonb 	sc->sc_txsnext = 0;
    721   1.3   simonb 	sc->sc_txsdirty = 0;
    722   1.3   simonb 
    723   1.3   simonb 	/*
    724   1.3   simonb 	 * Initialise the receiver descriptor and receive job
    725   1.3   simonb 	 * descriptor rings.
    726   1.3   simonb 	 */
    727   1.3   simonb 	for (i = 0; i < EMAC_NRXDESC; i++) {
    728   1.3   simonb 		rxs = &sc->sc_rxsoft[i];
    729   1.3   simonb 		if (rxs->rxs_mbuf == NULL) {
    730   1.3   simonb 			if ((error = emac_add_rxbuf(sc, i)) != 0) {
    731   1.3   simonb 				printf("%s: unable to allocate or map rx "
    732   1.3   simonb 				    "buffer %d, error = %d\n",
    733   1.3   simonb 				    sc->sc_dev.dv_xname, i, error);
    734   1.3   simonb 				/*
    735   1.3   simonb 				 * XXX Should attempt to run with fewer receive
    736   1.3   simonb 				 * XXX buffers instead of just failing.
    737   1.3   simonb 				 */
    738   1.3   simonb 				emac_rxdrain(sc);
    739   1.3   simonb 				goto out;
    740   1.3   simonb 			}
    741   1.3   simonb 		} else
    742   1.3   simonb 			EMAC_INIT_RXDESC(sc, i);
    743   1.3   simonb 	}
    744   1.3   simonb 	sc->sc_rxptr = 0;
    745   1.3   simonb 
    746   1.3   simonb 	/*
    747   1.3   simonb 	 * Set the current media.
    748   1.3   simonb 	 */
    749   1.3   simonb 	mii_mediachg(&sc->sc_mii);
    750   1.3   simonb 
    751   1.3   simonb 	/*
    752   1.3   simonb 	 * Give the transmit and receive rings to the MAL.
    753   1.3   simonb 	 */
    754   1.3   simonb 	mtdcr(DCR_MAL0_TXCTP0R, EMAC_CDTXADDR(sc, 0));
    755   1.3   simonb 	mtdcr(DCR_MAL0_RXCTP0R, EMAC_CDRXADDR(sc, 0));
    756   1.3   simonb 
    757   1.3   simonb 	/*
    758   1.3   simonb 	 * Load the MAC address.
    759   1.3   simonb 	 */
    760   1.6   simonb 	EMAC_WRITE(sc, EMAC_IAHR, enaddr[0] << 8 | enaddr[1]);
    761   1.6   simonb 	EMAC_WRITE(sc, EMAC_IALR,
    762   1.3   simonb 	    enaddr[2] << 24 | enaddr[3] << 16 | enaddr[4] << 8 | enaddr[5]);
    763   1.3   simonb 
    764   1.3   simonb 	/*
    765   1.3   simonb 	 * Set the receive channel buffer size (in units of 16 bytes).
    766   1.3   simonb 	 */
    767   1.3   simonb #if MCLBYTES > (4096 - 16)	/* XXX! */
    768   1.3   simonb # error	MCLBYTES > max rx channel buffer size
    769   1.3   simonb #endif
    770   1.3   simonb 	mtdcr(DCR_MAL0_RCBS0, MCLBYTES / 16);
    771   1.3   simonb 
    772   1.3   simonb 	/* Set fifos, media modes. */
    773   1.6   simonb 	EMAC_WRITE(sc, EMAC_MR1, sc->sc_mr1);
    774   1.3   simonb 
    775   1.3   simonb 	/*
    776   1.3   simonb 	 * Enable Individual and (possibly) Broadcast Address modes,
    777   1.3   simonb 	 * runt packets, and strip padding.
    778   1.3   simonb 	 *
    779   1.3   simonb 	 * XXX:	promiscuous mode (and promiscuous multicast mode) need to be
    780   1.3   simonb 	 *	dealt with here!
    781   1.3   simonb 	 */
    782   1.6   simonb 	EMAC_WRITE(sc, EMAC_RMR, RMR_IAE | RMR_RRP | RMR_SP |
    783   1.3   simonb 	    (ifp->if_flags & IFF_BROADCAST ? RMR_BAE : 0));
    784   1.3   simonb 
    785   1.3   simonb 	/*
    786   1.3   simonb 	 * Set low- and urgent-priority request thresholds.
    787   1.3   simonb 	 */
    788   1.6   simonb 	EMAC_WRITE(sc, EMAC_TMR1,
    789   1.3   simonb 	    ((7 << TMR1_TLR_SHIFT) & TMR1_TLR_MASK) | /* 16 word burst */
    790   1.3   simonb 	    ((15 << TMR1_TUR_SHIFT) & TMR1_TUR_MASK));
    791   1.3   simonb 	/*
    792   1.3   simonb 	 * Set Transmit Request Threshold Register.
    793   1.3   simonb 	 */
    794   1.6   simonb 	EMAC_WRITE(sc, EMAC_TRTR, TRTR_256);
    795   1.3   simonb 
    796   1.3   simonb 	/*
    797   1.3   simonb 	 * Set high and low receive watermarks.
    798   1.3   simonb 	 */
    799   1.6   simonb 	EMAC_WRITE(sc, EMAC_RWMR,
    800   1.3   simonb 	    30 << RWMR_RLWM_SHIFT | 64 << RWMR_RLWM_SHIFT);
    801   1.3   simonb 
    802   1.3   simonb 	/*
    803   1.3   simonb 	 * Set frame gap.
    804   1.3   simonb 	 */
    805   1.6   simonb 	EMAC_WRITE(sc, EMAC_IPGVR, 8);
    806   1.3   simonb 
    807   1.3   simonb 	/*
    808   1.3   simonb 	 * Set interrupt status enable bits for EMAC and MAL.
    809   1.3   simonb 	 */
    810   1.6   simonb 	EMAC_WRITE(sc, EMAC_ISER,
    811   1.3   simonb 	    ISR_BP | ISR_SE | ISR_ALE | ISR_BFCS | ISR_PTLE | ISR_ORE | ISR_IRE);
    812   1.3   simonb 	mtdcr(DCR_MAL0_IER, MAL0_IER_DE | MAL0_IER_NWE | MAL0_IER_TO |
    813   1.3   simonb 	    MAL0_IER_OPB | MAL0_IER_PLB);
    814   1.3   simonb 
    815   1.3   simonb 	/*
    816   1.3   simonb 	 * Enable the transmit and receive channel on the MAL.
    817   1.3   simonb 	 */
    818   1.3   simonb 	mtdcr(DCR_MAL0_RXCASR, MAL0_RXCASR_CHAN0);
    819   1.3   simonb 	mtdcr(DCR_MAL0_TXCASR, MAL0_TXCASR_CHAN0);
    820   1.3   simonb 
    821   1.3   simonb 	/*
    822   1.3   simonb 	 * Enable the transmit and receive channel on the EMAC.
    823   1.3   simonb 	 */
    824   1.6   simonb 	EMAC_WRITE(sc, EMAC_MR0, MR0_TXE | MR0_RXE);
    825   1.3   simonb 
    826   1.3   simonb 	/*
    827   1.3   simonb 	 * Start the one second MII clock.
    828   1.3   simonb 	 */
    829   1.3   simonb 	callout_reset(&sc->sc_callout, hz, emac_mii_tick, sc);
    830   1.3   simonb 
    831   1.3   simonb 	/*
    832   1.3   simonb 	 * ... all done!
    833   1.3   simonb 	 */
    834   1.3   simonb 	ifp->if_flags |= IFF_RUNNING;
    835   1.3   simonb 	ifp->if_flags &= ~IFF_OACTIVE;
    836   1.3   simonb 
    837   1.3   simonb  out:
    838   1.3   simonb 	if (error) {
    839   1.3   simonb 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    840   1.3   simonb 		ifp->if_timer = 0;
    841   1.3   simonb 		printf("%s: interface not running\n", sc->sc_dev.dv_xname);
    842   1.3   simonb 	}
    843   1.3   simonb 	return (error);
    844   1.1   simonb }
    845   1.1   simonb 
    846   1.1   simonb static int
    847   1.3   simonb emac_add_rxbuf(struct emac_softc *sc, int idx)
    848   1.3   simonb {
    849   1.3   simonb 	struct emac_rxsoft *rxs = &sc->sc_rxsoft[idx];
    850   1.3   simonb 	struct mbuf *m;
    851   1.3   simonb 	int error;
    852   1.3   simonb 
    853   1.3   simonb 	MGETHDR(m, M_DONTWAIT, MT_DATA);
    854   1.3   simonb 	if (m == NULL)
    855   1.3   simonb 		return (ENOBUFS);
    856   1.3   simonb 
    857   1.3   simonb 	MCLGET(m, M_DONTWAIT);
    858   1.3   simonb 	if ((m->m_flags & M_EXT) == 0) {
    859   1.3   simonb 		m_freem(m);
    860   1.3   simonb 		return (ENOBUFS);
    861   1.3   simonb 	}
    862   1.3   simonb 
    863   1.3   simonb 	if (rxs->rxs_mbuf != NULL)
    864   1.3   simonb 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
    865   1.3   simonb 
    866   1.3   simonb 	rxs->rxs_mbuf = m;
    867   1.3   simonb 
    868   1.3   simonb 	error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
    869   1.3   simonb 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
    870   1.3   simonb 	if (error) {
    871   1.3   simonb 		printf("%s: can't load rx DMA map %d, error = %d\n",
    872   1.3   simonb 		    sc->sc_dev.dv_xname, idx, error);
    873   1.3   simonb 		panic("emac_add_rxbuf");		/* XXX */
    874   1.3   simonb 	}
    875   1.3   simonb 
    876   1.3   simonb 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
    877   1.3   simonb 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    878   1.3   simonb 
    879   1.3   simonb 	EMAC_INIT_RXDESC(sc, idx);
    880   1.3   simonb 
    881   1.3   simonb 	return (0);
    882   1.3   simonb }
    883   1.3   simonb 
    884   1.3   simonb /* ifnet interface function */
    885   1.3   simonb static void
    886   1.3   simonb emac_watchdog(struct ifnet *ifp)
    887   1.3   simonb {
    888   1.3   simonb 	struct emac_softc *sc = ifp->if_softc;
    889   1.3   simonb 
    890   1.3   simonb 	/*
    891   1.3   simonb 	 * Since we're not interrupting every packet, sweep
    892   1.3   simonb 	 * up before we report an error.
    893   1.3   simonb 	 */
    894   1.3   simonb 	emac_txreap(sc);
    895   1.3   simonb 
    896   1.3   simonb 	if (sc->sc_txfree != EMAC_NTXDESC) {
    897   1.3   simonb 		printf("%s: device timeout (txfree %d txsfree %d txnext %d)\n",
    898   1.3   simonb 		    sc->sc_dev.dv_xname, sc->sc_txfree, sc->sc_txsfree,
    899   1.3   simonb 		    sc->sc_txnext);
    900   1.3   simonb 		ifp->if_oerrors++;
    901   1.3   simonb 
    902   1.3   simonb 		/* Reset the interface. */
    903   1.3   simonb 		(void)emac_init(ifp);
    904   1.3   simonb 	} else if (ifp->if_flags & IFF_DEBUG)
    905   1.3   simonb 		printf("%s: recovered from device timeout\n",
    906   1.3   simonb 		    sc->sc_dev.dv_xname);
    907   1.3   simonb 
    908   1.3   simonb 	/* try to get more packets going */
    909   1.3   simonb 	emac_start(ifp);
    910   1.3   simonb }
    911   1.3   simonb 
    912   1.3   simonb static void
    913   1.3   simonb emac_rxdrain(struct emac_softc *sc)
    914   1.3   simonb {
    915   1.3   simonb 	struct emac_rxsoft *rxs;
    916   1.3   simonb 	int i;
    917   1.3   simonb 
    918   1.3   simonb 	for (i = 0; i < EMAC_NRXDESC; i++) {
    919   1.3   simonb 		rxs = &sc->sc_rxsoft[i];
    920   1.3   simonb 		if (rxs->rxs_mbuf != NULL) {
    921   1.3   simonb 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
    922   1.3   simonb 			m_freem(rxs->rxs_mbuf);
    923   1.3   simonb 			rxs->rxs_mbuf = NULL;
    924   1.3   simonb 		}
    925   1.3   simonb 	}
    926   1.3   simonb }
    927   1.3   simonb 
    928   1.3   simonb /* ifnet interface function */
    929   1.3   simonb static void
    930   1.3   simonb emac_stop(struct ifnet *ifp, int disable)
    931   1.3   simonb {
    932   1.3   simonb 	struct emac_softc *sc = ifp->if_softc;
    933   1.3   simonb 	struct emac_txsoft *txs;
    934   1.3   simonb 	int i;
    935   1.3   simonb 
    936   1.3   simonb 	/* Stop the one second clock. */
    937   1.3   simonb 	callout_stop(&sc->sc_callout);
    938   1.3   simonb 
    939   1.3   simonb 	/* Down the MII */
    940   1.3   simonb 	mii_down(&sc->sc_mii);
    941   1.3   simonb 
    942   1.3   simonb 	/* Disable interrupts. */
    943   1.3   simonb #if 0	/* Can't disable MAL interrupts without a reset... */
    944   1.6   simonb 	EMAC_WRITE(sc, EMAC_ISER, 0);
    945   1.3   simonb #endif
    946   1.3   simonb 	mtdcr(DCR_MAL0_IER, 0);
    947   1.3   simonb 
    948   1.3   simonb 	/* Disable the receive and transmit channels. */
    949   1.3   simonb 	mtdcr(DCR_MAL0_RXCARR, MAL0_RXCARR_CHAN0);
    950   1.3   simonb 	mtdcr(DCR_MAL0_TXCARR, MAL0_TXCARR_CHAN0 | MAL0_TXCARR_CHAN1);
    951   1.3   simonb 
    952   1.3   simonb 	/* Disable the transmit enable and receive MACs. */
    953   1.6   simonb 	EMAC_WRITE(sc, EMAC_MR0,
    954   1.6   simonb 	    EMAC_READ(sc, EMAC_MR0) & ~(MR0_TXE | MR0_RXE));
    955   1.3   simonb 
    956   1.3   simonb 	/* Release any queued transmit buffers. */
    957   1.3   simonb 	for (i = 0; i < EMAC_TXQUEUELEN; i++) {
    958   1.3   simonb 		txs = &sc->sc_txsoft[i];
    959   1.3   simonb 		if (txs->txs_mbuf != NULL) {
    960   1.3   simonb 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
    961   1.3   simonb 			m_freem(txs->txs_mbuf);
    962   1.3   simonb 			txs->txs_mbuf = NULL;
    963   1.3   simonb 		}
    964   1.3   simonb 	}
    965   1.3   simonb 
    966   1.3   simonb 	if (disable)
    967   1.3   simonb 		emac_rxdrain(sc);
    968   1.3   simonb 
    969   1.3   simonb 	/*
    970   1.3   simonb 	 * Mark the interface down and cancel the watchdog timer.
    971   1.3   simonb 	 */
    972   1.3   simonb 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    973   1.3   simonb 	ifp->if_timer = 0;
    974   1.3   simonb }
    975   1.3   simonb 
    976   1.3   simonb /* ifnet interface function */
    977   1.3   simonb static int
    978   1.3   simonb emac_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
    979   1.3   simonb {
    980   1.3   simonb 	struct emac_softc *sc = ifp->if_softc;
    981   1.3   simonb 	struct ifreq *ifr = (struct ifreq *)data;
    982   1.3   simonb 	int s, error;
    983   1.3   simonb 
    984   1.3   simonb 	s = splnet();
    985   1.3   simonb 
    986   1.3   simonb 	switch (cmd) {
    987   1.3   simonb 	case SIOCSIFMEDIA:
    988   1.3   simonb 	case SIOCGIFMEDIA:
    989   1.3   simonb 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
    990   1.3   simonb 		break;
    991   1.3   simonb 
    992   1.3   simonb 	default:
    993   1.3   simonb 		error = ether_ioctl(ifp, cmd, data);
    994   1.3   simonb 		if (error == ENETRESET) {
    995   1.3   simonb 			/*
    996   1.3   simonb 			 * Multicast list has changed; set the hardware filter
    997   1.3   simonb 			 * accordingly.
    998   1.3   simonb 			 */
    999   1.3   simonb #if 0
   1000   1.3   simonb 			error = emac_set_filter(sc);	/* XXX not done yet */
   1001   1.3   simonb #else
   1002   1.3   simonb 			error = emac_init(ifp);
   1003   1.3   simonb #endif
   1004   1.3   simonb 		}
   1005   1.3   simonb 		break;
   1006   1.3   simonb 	}
   1007   1.3   simonb 
   1008   1.3   simonb 	/* try to get more packets going */
   1009   1.3   simonb 	emac_start(ifp);
   1010   1.3   simonb 
   1011   1.3   simonb 	splx(s);
   1012   1.3   simonb 	return (error);
   1013   1.3   simonb }
   1014   1.3   simonb 
   1015   1.3   simonb static void
   1016   1.3   simonb emac_reset(struct emac_softc *sc)
   1017   1.3   simonb {
   1018   1.3   simonb 
   1019   1.3   simonb 	/* reset the MAL */
   1020   1.3   simonb 	mtdcr(DCR_MAL0_CFG, MAL0_CFG_SR);
   1021   1.3   simonb 
   1022   1.6   simonb 	EMAC_WRITE(sc, EMAC_MR0, MR0_SRST);
   1023   1.3   simonb 	delay(5);
   1024   1.3   simonb 
   1025   1.3   simonb 	/* XXX: check if MR0_SRST is clear until a timeout instead? */
   1026   1.6   simonb 	EMAC_WRITE(sc, EMAC_MR0, EMAC_READ(sc, EMAC_MR0) & ~MR0_SRST);
   1027   1.3   simonb 
   1028   1.6   simonb 	/* XXX clear interrupts in EMAC_ISR just to be sure?? */
   1029   1.3   simonb 
   1030   1.3   simonb 	/* set the MAL config register */
   1031   1.3   simonb 	mtdcr(DCR_MAL0_CFG, MAL0_CFG_PLBB | MAL0_CFG_OPBBL | MAL0_CFG_LEA |
   1032   1.3   simonb 	    MAL0_CFG_SD | MAL0_CFG_PLBLT);
   1033   1.3   simonb }
   1034   1.3   simonb 
   1035   1.3   simonb /*
   1036   1.3   simonb  * EMAC General interrupt handler
   1037   1.3   simonb  */
   1038   1.3   simonb static int
   1039   1.1   simonb emac_intr(void *arg)
   1040   1.1   simonb {
   1041   1.3   simonb 	struct emac_softc *sc = arg;
   1042   1.3   simonb 	uint32_t status;
   1043   1.3   simonb 
   1044   1.3   simonb 	EMAC_EVCNT_INCR(&sc->sc_ev_intr);
   1045   1.6   simonb 	status = EMAC_READ(sc, EMAC_ISR);
   1046   1.3   simonb 
   1047   1.3   simonb 	/* Clear the interrupt status bits. */
   1048   1.6   simonb 	EMAC_WRITE(sc, EMAC_ISR, status);
   1049   1.3   simonb 
   1050   1.3   simonb 	return (0);
   1051   1.3   simonb }
   1052   1.3   simonb 
   1053   1.3   simonb /*
   1054   1.3   simonb  * EMAC Wake-On-LAN interrupt handler
   1055   1.3   simonb  */
   1056   1.3   simonb static int
   1057   1.3   simonb emac_wol_intr(void *arg)
   1058   1.3   simonb {
   1059   1.3   simonb 	struct emac_softc *sc = arg;
   1060   1.3   simonb 
   1061   1.3   simonb 	EMAC_EVCNT_INCR(&sc->sc_ev_wol);
   1062   1.3   simonb 	printf("%s: emac_wol_intr\n", sc->sc_dev.dv_xname);
   1063   1.3   simonb 	return (0);
   1064   1.3   simonb }
   1065   1.3   simonb 
   1066   1.3   simonb /*
   1067   1.3   simonb  * MAL System ERRor interrupt handler
   1068   1.3   simonb  */
   1069   1.3   simonb static int
   1070   1.3   simonb emac_serr_intr(void *arg)
   1071   1.3   simonb {
   1072   1.4   simonb #ifdef EMAC_EVENT_COUNTERS
   1073   1.3   simonb 	struct emac_softc *sc = arg;
   1074   1.4   simonb #endif
   1075   1.3   simonb 	u_int32_t esr;
   1076   1.3   simonb 
   1077   1.3   simonb 	EMAC_EVCNT_INCR(&sc->sc_ev_serr);
   1078   1.3   simonb 	esr = mfdcr(DCR_MAL0_ESR);
   1079   1.3   simonb 
   1080   1.3   simonb 	/* Clear the interrupt status bits. */
   1081   1.3   simonb 	mtdcr(DCR_MAL0_ESR, esr);
   1082   1.3   simonb 	return (0);
   1083   1.3   simonb }
   1084   1.3   simonb 
   1085   1.3   simonb /*
   1086   1.3   simonb  * MAL Transmit End-Of-Buffer interrupt handler.
   1087   1.3   simonb  * NOTE: This shouldn't be called!
   1088   1.3   simonb  */
   1089   1.3   simonb static int
   1090   1.3   simonb emac_txeob_intr(void *arg)
   1091   1.3   simonb {
   1092   1.4   simonb #ifdef EMAC_EVENT_COUNTERS
   1093   1.3   simonb 	struct emac_softc *sc = arg;
   1094   1.4   simonb #endif
   1095   1.3   simonb 
   1096   1.3   simonb 	EMAC_EVCNT_INCR(&sc->sc_ev_txintr);
   1097   1.3   simonb 	emac_txreap(arg);
   1098   1.3   simonb 
   1099   1.3   simonb 	return (0);
   1100   1.3   simonb 
   1101   1.3   simonb }
   1102   1.3   simonb 
   1103   1.3   simonb /*
   1104   1.3   simonb  * Reap completed Tx descriptors.
   1105   1.3   simonb  */
   1106   1.3   simonb static int
   1107   1.3   simonb emac_txreap(struct emac_softc *sc)
   1108   1.3   simonb {
   1109   1.3   simonb 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1110   1.3   simonb 	struct emac_txsoft *txs;
   1111   1.3   simonb 	int i;
   1112   1.3   simonb 	u_int32_t txstat;
   1113   1.3   simonb 
   1114   1.3   simonb 	EMAC_EVCNT_INCR(&sc->sc_ev_txreap);
   1115   1.3   simonb 
   1116   1.3   simonb 	/* Clear the interrupt */
   1117   1.3   simonb 	mtdcr(DCR_MAL0_TXEOBISR, mfdcr(DCR_MAL0_TXEOBISR));
   1118   1.3   simonb 
   1119   1.3   simonb 	ifp->if_flags &= ~IFF_OACTIVE;
   1120   1.3   simonb 
   1121   1.3   simonb 	/*
   1122   1.3   simonb 	 * Go through our Tx list and free mbufs for those
   1123   1.3   simonb 	 * frames that have been transmitted.
   1124   1.3   simonb 	 */
   1125   1.3   simonb 	for (i = sc->sc_txsdirty; sc->sc_txsfree != EMAC_TXQUEUELEN;
   1126   1.3   simonb 	    i = EMAC_NEXTTXS(i), sc->sc_txsfree++) {
   1127   1.3   simonb 		txs = &sc->sc_txsoft[i];
   1128   1.3   simonb 
   1129   1.3   simonb 		EMAC_CDTXSYNC(sc, txs->txs_lastdesc,
   1130   1.3   simonb 		    txs->txs_dmamap->dm_nsegs,
   1131   1.3   simonb 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1132   1.3   simonb 
   1133   1.3   simonb 		txstat = sc->sc_txdescs[txs->txs_lastdesc].md_stat_ctrl;
   1134   1.3   simonb 		if (txstat & MAL_TX_READY)
   1135   1.3   simonb 			break;
   1136   1.3   simonb 
   1137   1.3   simonb 		/*
   1138   1.3   simonb 		 * Check for errors and collisions.
   1139   1.3   simonb 		 */
   1140   1.3   simonb 		if (txstat & (EMAC_TXS_UR | EMAC_TXS_ED))
   1141   1.3   simonb 			ifp->if_oerrors++;
   1142   1.3   simonb 
   1143   1.3   simonb #ifdef EMAC_EVENT_COUNTERS
   1144   1.3   simonb 		if (txstat & EMAC_TXS_UR)
   1145   1.3   simonb 			EMAC_EVCNT_INCR(&sc->sc_ev_tu);
   1146   1.3   simonb #endif /* EMAC_EVENT_COUNTERS */
   1147   1.3   simonb 
   1148   1.3   simonb 		if (txstat & (EMAC_TXS_EC | EMAC_TXS_MC | EMAC_TXS_SC | EMAC_TXS_LC)) {
   1149   1.3   simonb 			if (txstat & EMAC_TXS_EC)
   1150   1.3   simonb 				ifp->if_collisions += 16;
   1151   1.3   simonb 			else if (txstat & EMAC_TXS_MC)
   1152   1.3   simonb 				ifp->if_collisions += 2;	/* XXX? */
   1153   1.3   simonb 			else if (txstat & EMAC_TXS_SC)
   1154   1.3   simonb 				ifp->if_collisions++;
   1155   1.3   simonb 			if (txstat & EMAC_TXS_LC)
   1156   1.3   simonb 				ifp->if_collisions++;
   1157   1.3   simonb 		} else
   1158   1.3   simonb 			ifp->if_opackets++;
   1159   1.3   simonb 
   1160   1.3   simonb 		if (ifp->if_flags & IFF_DEBUG) {
   1161   1.3   simonb 			if (txstat & EMAC_TXS_ED)
   1162   1.3   simonb 				printf("%s: excessive deferral\n",
   1163   1.3   simonb 				    sc->sc_dev.dv_xname);
   1164   1.3   simonb 			if (txstat & EMAC_TXS_EC)
   1165   1.3   simonb 				printf("%s: excessive collisions\n",
   1166   1.3   simonb 				    sc->sc_dev.dv_xname);
   1167   1.3   simonb 		}
   1168   1.3   simonb 
   1169   1.3   simonb 		sc->sc_txfree += txs->txs_ndesc;
   1170   1.3   simonb 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   1171   1.3   simonb 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1172   1.3   simonb 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1173   1.3   simonb 		m_freem(txs->txs_mbuf);
   1174   1.3   simonb 		txs->txs_mbuf = NULL;
   1175   1.3   simonb 	}
   1176   1.3   simonb 
   1177   1.3   simonb 	/* Update the dirty transmit buffer pointer. */
   1178   1.3   simonb 	sc->sc_txsdirty = i;
   1179   1.3   simonb 
   1180   1.3   simonb 	/*
   1181   1.3   simonb 	 * If there are no more pending transmissions, cancel the watchdog
   1182   1.3   simonb 	 * timer.
   1183   1.3   simonb 	 */
   1184   1.3   simonb 	if (sc->sc_txsfree == EMAC_TXQUEUELEN)
   1185   1.3   simonb 		ifp->if_timer = 0;
   1186   1.3   simonb 
   1187   1.3   simonb 	return (0);
   1188   1.3   simonb }
   1189   1.3   simonb 
   1190   1.3   simonb /*
   1191   1.3   simonb  * MAL Receive End-Of-Buffer interrupt handler
   1192   1.3   simonb  */
   1193   1.3   simonb static int
   1194   1.3   simonb emac_rxeob_intr(void *arg)
   1195   1.3   simonb {
   1196   1.3   simonb 	struct emac_softc *sc = arg;
   1197   1.3   simonb 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1198   1.3   simonb 	struct emac_rxsoft *rxs;
   1199   1.3   simonb 	struct mbuf *m;
   1200   1.3   simonb 	u_int32_t rxstat;
   1201   1.3   simonb 	int i, len;
   1202   1.3   simonb 
   1203   1.3   simonb 	EMAC_EVCNT_INCR(&sc->sc_ev_rxintr);
   1204   1.3   simonb 
   1205   1.3   simonb 	/* Clear the interrupt */
   1206   1.3   simonb 	mtdcr(DCR_MAL0_RXEOBISR, mfdcr(DCR_MAL0_RXEOBISR));
   1207   1.3   simonb 
   1208   1.3   simonb 	for (i = sc->sc_rxptr;; i = EMAC_NEXTRX(i)) {
   1209   1.3   simonb 		rxs = &sc->sc_rxsoft[i];
   1210   1.3   simonb 
   1211   1.3   simonb 		EMAC_CDRXSYNC(sc, i,
   1212   1.3   simonb 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1213   1.3   simonb 
   1214   1.3   simonb 		rxstat = sc->sc_rxdescs[i].md_stat_ctrl;
   1215   1.3   simonb 
   1216   1.3   simonb 		if (rxstat & MAL_RX_EMPTY)
   1217   1.3   simonb 			/*
   1218   1.3   simonb 			 * We have processed all of the receive buffers.
   1219   1.3   simonb 			 */
   1220   1.3   simonb 			break;
   1221   1.3   simonb 
   1222   1.3   simonb 		/*
   1223   1.3   simonb 		 * If an error occurred, update stats, clear the status
   1224   1.3   simonb 		 * word, and leave the packet buffer in place.  It will
   1225   1.3   simonb 		 * simply be reused the next time the ring comes around.
   1226   1.3   simonb 		 */
   1227   1.3   simonb 		if (rxstat & (EMAC_RXS_OE | EMAC_RXS_BP | EMAC_RXS_SE |
   1228   1.3   simonb 		    EMAC_RXS_AE | EMAC_RXS_BFCS | EMAC_RXS_PTL | EMAC_RXS_ORE |
   1229   1.3   simonb 		    EMAC_RXS_IRE)) {
   1230   1.3   simonb #define	PRINTERR(bit, str)						\
   1231   1.3   simonb 			if (rxstat & (bit))				\
   1232   1.3   simonb 				printf("%s: receive error: %s\n",	\
   1233   1.3   simonb 				    sc->sc_dev.dv_xname, str)
   1234   1.3   simonb 			ifp->if_ierrors++;
   1235   1.3   simonb 			PRINTERR(EMAC_RXS_OE, "overrun error");
   1236   1.3   simonb 			PRINTERR(EMAC_RXS_BP, "bad packet");
   1237   1.3   simonb 			PRINTERR(EMAC_RXS_RP, "runt packet");
   1238   1.3   simonb 			PRINTERR(EMAC_RXS_SE, "short event");
   1239   1.3   simonb 			PRINTERR(EMAC_RXS_AE, "alignment error");
   1240   1.3   simonb 			PRINTERR(EMAC_RXS_BFCS, "bad FCS");
   1241   1.3   simonb 			PRINTERR(EMAC_RXS_PTL, "packet too long");
   1242   1.3   simonb 			PRINTERR(EMAC_RXS_ORE, "out of range error");
   1243   1.3   simonb 			PRINTERR(EMAC_RXS_IRE, "in range error");
   1244   1.3   simonb #undef PRINTERR
   1245   1.3   simonb 			EMAC_INIT_RXDESC(sc, i);
   1246   1.3   simonb 			continue;
   1247   1.3   simonb 		}
   1248   1.3   simonb 
   1249   1.3   simonb 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1250   1.3   simonb 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1251   1.3   simonb 
   1252   1.3   simonb 		/*
   1253   1.3   simonb 		 * No errors; receive the packet.  Note, the 405GP emac
   1254   1.3   simonb 		 * includes the CRC with every packet.
   1255   1.3   simonb 		 */
   1256   1.3   simonb 		len = sc->sc_rxdescs[i].md_data_len;
   1257   1.3   simonb 
   1258   1.3   simonb 		/*
   1259   1.3   simonb 		 * If the packet is small enough to fit in a
   1260   1.3   simonb 		 * single header mbuf, allocate one and copy
   1261   1.3   simonb 		 * the data into it.  This greatly reduces
   1262   1.3   simonb 		 * memory consumption when we receive lots
   1263   1.3   simonb 		 * of small packets.
   1264   1.3   simonb 		 *
   1265   1.3   simonb 		 * Otherwise, we add a new buffer to the receive
   1266   1.3   simonb 		 * chain.  If this fails, we drop the packet and
   1267   1.3   simonb 		 * recycle the old buffer.
   1268   1.3   simonb 		 */
   1269   1.3   simonb 		if (emac_copy_small != 0 && len <= MHLEN) {
   1270   1.3   simonb 			MGETHDR(m, M_DONTWAIT, MT_DATA);
   1271   1.3   simonb 			if (m == NULL)
   1272   1.3   simonb 				goto dropit;
   1273   1.3   simonb 			memcpy(mtod(m, caddr_t),
   1274   1.3   simonb 			    mtod(rxs->rxs_mbuf, caddr_t), len);
   1275   1.3   simonb 			EMAC_INIT_RXDESC(sc, i);
   1276   1.3   simonb 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1277   1.3   simonb 			    rxs->rxs_dmamap->dm_mapsize,
   1278   1.3   simonb 			    BUS_DMASYNC_PREREAD);
   1279   1.3   simonb 		} else {
   1280   1.3   simonb 			m = rxs->rxs_mbuf;
   1281   1.3   simonb 			if (emac_add_rxbuf(sc, i) != 0) {
   1282   1.3   simonb  dropit:
   1283   1.3   simonb 				ifp->if_ierrors++;
   1284   1.3   simonb 				EMAC_INIT_RXDESC(sc, i);
   1285   1.3   simonb 				bus_dmamap_sync(sc->sc_dmat,
   1286   1.3   simonb 				    rxs->rxs_dmamap, 0,
   1287   1.3   simonb 				    rxs->rxs_dmamap->dm_mapsize,
   1288   1.3   simonb 				    BUS_DMASYNC_PREREAD);
   1289   1.3   simonb 				continue;
   1290   1.3   simonb 			}
   1291   1.3   simonb 		}
   1292   1.3   simonb 
   1293   1.3   simonb 		ifp->if_ipackets++;
   1294   1.3   simonb 		m->m_flags |= M_HASFCS;
   1295   1.3   simonb 		m->m_pkthdr.rcvif = ifp;
   1296   1.3   simonb 		m->m_pkthdr.len = m->m_len = len;
   1297   1.3   simonb 
   1298   1.3   simonb #if NBPFILTER > 0
   1299   1.3   simonb 		/*
   1300   1.3   simonb 		 * Pass this up to any BPF listeners, but only
   1301   1.3   simonb 		 * pass if up the stack if it's for us.
   1302   1.3   simonb 		 */
   1303   1.3   simonb 		if (ifp->if_bpf)
   1304   1.3   simonb 			bpf_mtap(ifp->if_bpf, m);
   1305   1.3   simonb #endif /* NBPFILTER > 0 */
   1306   1.3   simonb 
   1307   1.3   simonb 		/* Pass it on. */
   1308   1.3   simonb 		(*ifp->if_input)(ifp, m);
   1309   1.3   simonb 	}
   1310   1.3   simonb 
   1311   1.3   simonb 	/* Update the receive pointer. */
   1312   1.3   simonb 	sc->sc_rxptr = i;
   1313   1.3   simonb 
   1314   1.3   simonb 	return (0);
   1315   1.3   simonb }
   1316   1.3   simonb 
   1317   1.3   simonb /*
   1318   1.3   simonb  * MAL Transmit Descriptor Error interrupt handler
   1319   1.3   simonb  */
   1320   1.3   simonb static int
   1321   1.3   simonb emac_txde_intr(void *arg)
   1322   1.3   simonb {
   1323   1.3   simonb 	struct emac_softc *sc = arg;
   1324   1.3   simonb 
   1325   1.3   simonb 	EMAC_EVCNT_INCR(&sc->sc_ev_txde);
   1326   1.3   simonb 	printf("%s: emac_txde_intr\n", sc->sc_dev.dv_xname);
   1327   1.3   simonb 	return (0);
   1328   1.3   simonb }
   1329   1.3   simonb 
   1330   1.3   simonb /*
   1331   1.3   simonb  * MAL Receive Descriptor Error interrupt handler
   1332   1.3   simonb  */
   1333   1.3   simonb static int
   1334   1.3   simonb emac_rxde_intr(void *arg)
   1335   1.3   simonb {
   1336   1.3   simonb 	int i;
   1337   1.3   simonb 	struct emac_softc *sc = arg;
   1338   1.3   simonb 
   1339   1.3   simonb 	EMAC_EVCNT_INCR(&sc->sc_ev_rxde);
   1340   1.3   simonb 	printf("%s: emac_rxde_intr\n", sc->sc_dev.dv_xname);
   1341   1.3   simonb 	/*
   1342   1.3   simonb 	 * XXX!
   1343   1.3   simonb 	 * This is a bit drastic; we just drop all descriptors that aren't
   1344   1.3   simonb 	 * "clean".  We should probably send any that are up the stack.
   1345   1.3   simonb 	 */
   1346   1.3   simonb 	for (i = 0; i < EMAC_NRXDESC; i++) {
   1347   1.3   simonb 		EMAC_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1348   1.3   simonb 
   1349   1.3   simonb 		if (sc->sc_rxdescs[i].md_data_len != MCLBYTES) {
   1350   1.3   simonb 			EMAC_INIT_RXDESC(sc, i);
   1351   1.3   simonb 		}
   1352   1.3   simonb 
   1353   1.3   simonb 	}
   1354   1.3   simonb 
   1355   1.3   simonb 	/* Reenable the receive channel */
   1356   1.3   simonb 	mtdcr(DCR_MAL0_RXCASR, MAL0_RXCASR_CHAN0);
   1357   1.3   simonb 
   1358   1.3   simonb 	/* Clear the interrupt */
   1359   1.3   simonb 	mtdcr(DCR_MAL0_RXDEIR, mfdcr(DCR_MAL0_RXDEIR));
   1360   1.3   simonb 
   1361   1.3   simonb 	return (0);
   1362   1.3   simonb }
   1363   1.3   simonb 
   1364   1.3   simonb static uint32_t
   1365   1.3   simonb emac_mii_wait(struct emac_softc *sc)
   1366   1.3   simonb {
   1367   1.3   simonb 	int i;
   1368   1.3   simonb 	uint32_t reg;
   1369   1.3   simonb 
   1370   1.3   simonb 	/* wait for PHY data transfer to complete */
   1371   1.3   simonb 	i = 0;
   1372   1.6   simonb 	while ((reg = EMAC_READ(sc, EMAC_STACR) & STACR_OC) == 0) {
   1373   1.3   simonb 		delay(7);
   1374   1.3   simonb 		if (i++ > 5) {
   1375   1.3   simonb 			printf("%s: MII timed out\n", sc->sc_dev.dv_xname);
   1376   1.3   simonb 			return (0);
   1377   1.3   simonb 		}
   1378   1.3   simonb 	}
   1379   1.3   simonb 	return (reg);
   1380   1.3   simonb }
   1381   1.3   simonb 
   1382   1.3   simonb static int
   1383   1.3   simonb emac_mii_readreg(struct device *self, int phy, int reg)
   1384   1.3   simonb {
   1385   1.3   simonb 	struct emac_softc *sc = (struct emac_softc *)self;
   1386   1.3   simonb 	uint32_t sta_reg;
   1387   1.3   simonb 
   1388   1.3   simonb 	/* wait for PHY data transfer to complete */
   1389   1.3   simonb 	if (emac_mii_wait(sc) == 0)
   1390   1.3   simonb 		return (0);
   1391   1.3   simonb 
   1392   1.3   simonb 	sta_reg = reg << STACR_PRASHIFT;
   1393   1.3   simonb 	sta_reg |= STACR_READ;
   1394   1.3   simonb 	sta_reg |= phy << STACR_PCDASHIFT;
   1395   1.3   simonb 
   1396   1.3   simonb 	sta_reg &= ~STACR_OPBC_MASK;
   1397   1.3   simonb 	sta_reg |= STACR_OPBC_50MHZ;
   1398   1.3   simonb 
   1399   1.3   simonb 
   1400   1.6   simonb 	EMAC_WRITE(sc, EMAC_STACR, sta_reg);
   1401   1.3   simonb 
   1402   1.3   simonb 	if ((sta_reg = emac_mii_wait(sc)) == 0)
   1403   1.3   simonb 		return (0);
   1404   1.6   simonb 	sta_reg = EMAC_READ(sc, EMAC_STACR);
   1405   1.3   simonb 	if ((sta_reg & STACR_PHYE) != 0)
   1406   1.3   simonb 		return (0);
   1407   1.3   simonb 	return (sta_reg >> STACR_PHYDSHIFT);
   1408   1.3   simonb }
   1409   1.3   simonb 
   1410   1.3   simonb static void
   1411   1.3   simonb emac_mii_writereg(struct device *self, int phy, int reg, int val)
   1412   1.3   simonb {
   1413   1.3   simonb 	struct emac_softc *sc = (struct emac_softc *)self;
   1414   1.3   simonb 	uint32_t sta_reg;
   1415   1.3   simonb 
   1416   1.3   simonb 	/* wait for PHY data transfer to complete */
   1417   1.3   simonb 	if (emac_mii_wait(sc) == 0)
   1418   1.3   simonb 		return;
   1419   1.3   simonb 
   1420   1.3   simonb 	sta_reg = reg << STACR_PRASHIFT;
   1421   1.3   simonb 	sta_reg |= STACR_WRITE;
   1422   1.3   simonb 	sta_reg |= phy << STACR_PCDASHIFT;
   1423   1.3   simonb 
   1424   1.3   simonb 	sta_reg &= ~STACR_OPBC_MASK;
   1425   1.3   simonb 	sta_reg |= STACR_OPBC_50MHZ;
   1426   1.3   simonb 
   1427   1.3   simonb 	sta_reg |= val << STACR_PHYDSHIFT;
   1428   1.3   simonb 
   1429   1.6   simonb 	EMAC_WRITE(sc, EMAC_STACR, sta_reg);
   1430   1.3   simonb 
   1431   1.3   simonb 	if ((sta_reg = emac_mii_wait(sc)) == 0)
   1432   1.3   simonb 		return;
   1433   1.3   simonb 	if ((sta_reg & STACR_PHYE) != 0)
   1434   1.3   simonb 		/* error */
   1435   1.3   simonb 		return;
   1436   1.3   simonb }
   1437   1.3   simonb 
   1438   1.3   simonb static void
   1439   1.3   simonb emac_mii_statchg(struct device *self)
   1440   1.3   simonb {
   1441   1.3   simonb 	struct emac_softc *sc = (void *)self;
   1442   1.3   simonb 
   1443   1.3   simonb 	if (sc->sc_mii.mii_media_active & IFM_FDX)
   1444   1.3   simonb 		sc->sc_mr1 |= MR1_FDE;
   1445   1.3   simonb 	else
   1446   1.3   simonb 		sc->sc_mr1 &= ~(MR1_FDE | MR1_EIFC);
   1447   1.3   simonb 
   1448   1.3   simonb 	/* XXX 802.1x flow-control? */
   1449   1.3   simonb 
   1450   1.3   simonb 	/*
   1451   1.3   simonb 	 * MR1 can only be written immediately after a reset...
   1452   1.3   simonb 	 */
   1453   1.3   simonb 	emac_reset(sc);
   1454   1.3   simonb }
   1455   1.3   simonb 
   1456   1.3   simonb static void
   1457   1.3   simonb emac_mii_tick(void *arg)
   1458   1.3   simonb {
   1459   1.3   simonb 	struct emac_softc *sc = arg;
   1460   1.3   simonb 	int s;
   1461   1.3   simonb 
   1462   1.3   simonb 	if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
   1463   1.3   simonb 		return;
   1464   1.3   simonb 
   1465   1.3   simonb 	s = splnet();
   1466   1.3   simonb 	mii_tick(&sc->sc_mii);
   1467   1.3   simonb 	splx(s);
   1468   1.3   simonb 
   1469   1.3   simonb 	callout_reset(&sc->sc_callout, hz, emac_mii_tick, sc);
   1470   1.3   simonb }
   1471   1.3   simonb 
   1472   1.3   simonb /* ifmedia interface function */
   1473   1.3   simonb static void
   1474   1.3   simonb emac_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   1475   1.3   simonb {
   1476   1.3   simonb 	struct emac_softc *sc = ifp->if_softc;
   1477   1.3   simonb 
   1478   1.3   simonb 	mii_pollstat(&sc->sc_mii);
   1479   1.3   simonb 
   1480   1.3   simonb 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1481   1.3   simonb 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1482   1.3   simonb }
   1483   1.3   simonb 
   1484   1.3   simonb /* ifmedia interface function */
   1485   1.3   simonb static int
   1486   1.3   simonb emac_mediachange(struct ifnet *ifp)
   1487   1.3   simonb {
   1488   1.3   simonb 	struct emac_softc *sc = ifp->if_softc;
   1489   1.1   simonb 
   1490   1.3   simonb 	if (ifp->if_flags & IFF_UP)
   1491   1.3   simonb 		mii_mediachg(&sc->sc_mii);
   1492   1.3   simonb 	return (0);
   1493   1.1   simonb }
   1494