1 1.13 rin /* $NetBSD: pci_machdep.c,v 1.13 2022/10/15 04:47:37 rin Exp $ */ 2 1.1 shige 3 1.1 shige /* 4 1.1 shige * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved. 5 1.1 shige * Copyright (c) 1994 Charles M. Hannum. All rights reserved. 6 1.1 shige * 7 1.1 shige * Redistribution and use in source and binary forms, with or without 8 1.1 shige * modification, are permitted provided that the following conditions 9 1.1 shige * are met: 10 1.1 shige * 1. Redistributions of source code must retain the above copyright 11 1.1 shige * notice, this list of conditions and the following disclaimer. 12 1.1 shige * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 shige * notice, this list of conditions and the following disclaimer in the 14 1.1 shige * documentation and/or other materials provided with the distribution. 15 1.1 shige * 3. All advertising materials mentioning features or use of this software 16 1.1 shige * must display the following acknowledgement: 17 1.1 shige * This product includes software developed by Charles M. Hannum. 18 1.1 shige * 4. The name of the author may not be used to endorse or promote products 19 1.1 shige * derived from this software without specific prior written permission. 20 1.1 shige * 21 1.1 shige * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 22 1.1 shige * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 23 1.1 shige * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 24 1.1 shige * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 25 1.1 shige * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 26 1.1 shige * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 27 1.1 shige * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 28 1.1 shige * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 29 1.1 shige * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 30 1.1 shige * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 31 1.1 shige */ 32 1.1 shige 33 1.1 shige /* 34 1.1 shige * Machine-specific functions for PCI autoconfiguration. 35 1.1 shige * 36 1.1 shige * On PCs, there are two methods of generating PCI configuration cycles. 37 1.1 shige * We try to detect the appropriate mechanism for this machine and set 38 1.1 shige * up a few function pointers to access the correct method directly. 39 1.1 shige * 40 1.1 shige * The configuration method can be hard-coded in the config file by 41 1.1 shige * using `options PCI_CONF_MODE=N', where `N' is the configuration mode 42 1.1 shige * as defined section 3.6.4.1, `Generating Configuration Cycles'. 43 1.1 shige */ 44 1.1 shige 45 1.1 shige #include <sys/cdefs.h> 46 1.13 rin __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.13 2022/10/15 04:47:37 rin Exp $"); 47 1.12 rin 48 1.12 rin #ifdef _KERNEL_OPT 49 1.12 rin #include "opt_pci.h" 50 1.12 rin #endif 51 1.1 shige 52 1.1 shige #include <sys/types.h> 53 1.1 shige #include <sys/param.h> 54 1.1 shige #include <sys/time.h> 55 1.1 shige #include <sys/systm.h> 56 1.1 shige #include <sys/errno.h> 57 1.1 shige #include <sys/device.h> 58 1.1 shige #include <sys/extent.h> 59 1.9 matt #include <sys/bus.h> 60 1.9 matt #include <sys/intr.h> 61 1.1 shige 62 1.1 shige #include <uvm/uvm_extern.h> 63 1.1 shige 64 1.1 shige #include <dev/pci/pcivar.h> 65 1.1 shige #include <dev/pci/pcireg.h> 66 1.1 shige #include <dev/pci/pcidevs.h> 67 1.1 shige #include <dev/pci/pciconf.h> 68 1.1 shige 69 1.1 shige #include <powerpc/ibm4xx/ibm405gp.h> 70 1.10 matt #include <powerpc/ibm4xx/pci_machdep.h> 71 1.1 shige #include <powerpc/ibm4xx/dev/pcicreg.h> 72 1.1 shige 73 1.13 rin #ifdef DHT_FIXUP_PDCIDE 74 1.13 rin #include <dev/pci/pciidereg.h> 75 1.13 rin #endif 76 1.13 rin 77 1.1 shige static struct powerpc_bus_space pci_iot = { 78 1.1 shige _BUS_SPACE_LITTLE_ENDIAN | _BUS_SPACE_MEM_TYPE, 79 1.1 shige 0x00000000, 80 1.1 shige IBM405GP_PCIC0_BASE, /* extent base */ 81 1.1 shige IBM405GP_PCIC0_BASE + 8, /* extent limit */ 82 1.1 shige }; 83 1.1 shige 84 1.1 shige static bus_space_handle_t pci_ioh; 85 1.1 shige 86 1.1 shige void 87 1.10 matt ibm4xx_pci_machdep_init(void) 88 1.1 shige { 89 1.1 shige 90 1.1 shige if (pci_ioh == 0 && 91 1.1 shige (bus_space_init(&pci_iot, "pcicfg", NULL, 0) || 92 1.1 shige bus_space_map(&pci_iot, IBM405GP_PCIC0_BASE, 8, 0, &pci_ioh))) 93 1.1 shige panic("Cannot map PCI registers"); 94 1.1 shige } 95 1.1 shige 96 1.1 shige void 97 1.10 matt ibm4xx_pci_attach_hook(device_t parent, device_t self, 98 1.10 matt struct pcibus_attach_args *pba) 99 1.1 shige { 100 1.1 shige 101 1.1 shige #ifdef PCI_CONFIGURE_VERBOSE 102 1.1 shige printf("pci_attach_hook\n"); 103 1.1 shige ibm4xx_show_pci_map(); 104 1.1 shige #endif 105 1.1 shige ibm4xx_setup_pci(); 106 1.1 shige #ifdef PCI_CONFIGURE_VERBOSE 107 1.1 shige ibm4xx_show_pci_map(); 108 1.1 shige #endif 109 1.1 shige } 110 1.1 shige 111 1.1 shige pcitag_t 112 1.10 matt ibm4xx_pci_make_tag(void *v, int bus, int device, int function) 113 1.1 shige { 114 1.1 shige pcitag_t tag; 115 1.1 shige 116 1.1 shige if (bus >= 256 || device >= 32 || function >= 8) 117 1.1 shige panic("pci_make_tag: bad request"); 118 1.1 shige 119 1.1 shige /* XXX magic number */ 120 1.1 shige tag = 0x80000000 | (bus << 16) | (device << 11) | (function << 8); 121 1.1 shige 122 1.1 shige return tag; 123 1.1 shige } 124 1.1 shige 125 1.1 shige void 126 1.10 matt ibm4xx_pci_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp) 127 1.1 shige { 128 1.1 shige 129 1.1 shige if (bp != NULL) 130 1.1 shige *bp = (tag >> 16) & 0xff; 131 1.1 shige if (dp != NULL) 132 1.1 shige *dp = (tag >> 11) & 0x1f; 133 1.1 shige if (fp != NULL) 134 1.1 shige *fp = (tag >> 8) & 0x07; 135 1.1 shige } 136 1.1 shige 137 1.1 shige pcireg_t 138 1.10 matt ibm4xx_pci_conf_read(void *v, pcitag_t tag, int reg) 139 1.1 shige { 140 1.1 shige pcireg_t data; 141 1.1 shige 142 1.11 msaitoh if ((unsigned int)reg >= PCI_CONF_SIZE) 143 1.11 msaitoh return (pcireg_t) -1; 144 1.11 msaitoh 145 1.1 shige /* 405GT BIOS disables interrupts here. Should we? --Art */ 146 1.1 shige bus_space_write_4(&pci_iot, pci_ioh, PCIC_CFGADDR, tag | reg); 147 1.1 shige data = bus_space_read_4(&pci_iot, pci_ioh, PCIC_CFGDATA); 148 1.1 shige /* 405GP pass2 errata #6 */ 149 1.1 shige bus_space_write_4(&pci_iot, pci_ioh, PCIC_CFGADDR, 0); 150 1.1 shige return data; 151 1.1 shige } 152 1.1 shige 153 1.1 shige void 154 1.10 matt ibm4xx_pci_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data) 155 1.1 shige { 156 1.1 shige 157 1.11 msaitoh if ((unsigned int)reg >= PCI_CONF_SIZE) 158 1.11 msaitoh return; 159 1.11 msaitoh 160 1.1 shige bus_space_write_4(&pci_iot, pci_ioh, PCIC_CFGADDR, tag | reg); 161 1.1 shige bus_space_write_4(&pci_iot, pci_ioh, PCIC_CFGDATA, data); 162 1.1 shige /* 405GP pass2 errata #6 */ 163 1.1 shige bus_space_write_4(&pci_iot, pci_ioh, PCIC_CFGADDR, 0); 164 1.1 shige } 165 1.1 shige 166 1.6 ad int 167 1.10 matt ibm4xx_pci_intr_setattr(void *v, pci_intr_handle_t *ihp, int attr, 168 1.10 matt uint64_t data) 169 1.6 ad { 170 1.6 ad 171 1.6 ad switch (attr) { 172 1.6 ad case PCI_INTR_MPSAFE: 173 1.6 ad return 0; 174 1.6 ad default: 175 1.6 ad return ENODEV; 176 1.6 ad } 177 1.6 ad } 178 1.6 ad 179 1.1 shige /* Avoid overconfiguration */ 180 1.1 shige int 181 1.10 matt ibm4xx_pci_conf_hook(void *v, int bus, int dev, int func, pcireg_t id) 182 1.1 shige { 183 1.1 shige 184 1.1 shige if ((PCI_VENDOR(id) == PCI_VENDOR_IBM && PCI_PRODUCT(id) == PCI_PRODUCT_IBM_405GP) || 185 1.1 shige (PCI_VENDOR(id) == PCI_VENDOR_INTEL && PCI_PRODUCT(id) == PCI_PRODUCT_INTEL_80960_RP)) { 186 1.1 shige /* Don't configure the bridge and PCI probe. */ 187 1.1 shige return 0; 188 1.1 shige } 189 1.13 rin 190 1.13 rin #ifdef DHT_FIXUP_PDCIDE 191 1.13 rin /* 192 1.13 rin * Initialize PDC20265 to native-PCI mode. This should be done 193 1.13 rin * *before* pci_do_device_query(). Otherwise, we will fail to 194 1.13 rin * configure native-PCI IO registers. 195 1.13 rin */ 196 1.13 rin if (PCI_VENDOR(id) == PCI_VENDOR_PROMISE && 197 1.13 rin PCI_PRODUCT(id) == PCI_PRODUCT_PROMISE_PDC20265) { 198 1.13 rin pcitag_t tag; 199 1.13 rin pcireg_t csr; 200 1.13 rin 201 1.13 rin tag = ibm4xx_pci_make_tag(v, bus, dev, func); 202 1.13 rin csr = ibm4xx_pci_conf_read(v, tag, PCI_CLASS_REG); 203 1.13 rin csr |= (PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1)) 204 1.13 rin << PCI_INTERFACE_SHIFT; 205 1.13 rin ibm4xx_pci_conf_write(v, tag, PCI_CLASS_REG, csr); 206 1.13 rin } 207 1.13 rin #endif 208 1.13 rin 209 1.3 gdamore return PCI_CONF_DEFAULT; 210 1.1 shige } 211