pci_machdep.c revision 1.12 1 1.12 rin /* $NetBSD: pci_machdep.c,v 1.12 2020/07/06 10:49:41 rin Exp $ */
2 1.1 shige
3 1.1 shige /*
4 1.1 shige * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved.
5 1.1 shige * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
6 1.1 shige *
7 1.1 shige * Redistribution and use in source and binary forms, with or without
8 1.1 shige * modification, are permitted provided that the following conditions
9 1.1 shige * are met:
10 1.1 shige * 1. Redistributions of source code must retain the above copyright
11 1.1 shige * notice, this list of conditions and the following disclaimer.
12 1.1 shige * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 shige * notice, this list of conditions and the following disclaimer in the
14 1.1 shige * documentation and/or other materials provided with the distribution.
15 1.1 shige * 3. All advertising materials mentioning features or use of this software
16 1.1 shige * must display the following acknowledgement:
17 1.1 shige * This product includes software developed by Charles M. Hannum.
18 1.1 shige * 4. The name of the author may not be used to endorse or promote products
19 1.1 shige * derived from this software without specific prior written permission.
20 1.1 shige *
21 1.1 shige * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 shige * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 shige * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 shige * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 shige * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 shige * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 shige * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 shige * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 shige * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 shige * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 shige */
32 1.1 shige
33 1.1 shige /*
34 1.1 shige * Machine-specific functions for PCI autoconfiguration.
35 1.1 shige *
36 1.1 shige * On PCs, there are two methods of generating PCI configuration cycles.
37 1.1 shige * We try to detect the appropriate mechanism for this machine and set
38 1.1 shige * up a few function pointers to access the correct method directly.
39 1.1 shige *
40 1.1 shige * The configuration method can be hard-coded in the config file by
41 1.1 shige * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
42 1.1 shige * as defined section 3.6.4.1, `Generating Configuration Cycles'.
43 1.1 shige */
44 1.1 shige
45 1.1 shige #include <sys/cdefs.h>
46 1.12 rin __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.12 2020/07/06 10:49:41 rin Exp $");
47 1.12 rin
48 1.12 rin #ifdef _KERNEL_OPT
49 1.12 rin #include "opt_pci.h"
50 1.12 rin #endif
51 1.1 shige
52 1.1 shige #include <sys/types.h>
53 1.1 shige #include <sys/param.h>
54 1.1 shige #include <sys/time.h>
55 1.1 shige #include <sys/systm.h>
56 1.1 shige #include <sys/errno.h>
57 1.1 shige #include <sys/device.h>
58 1.1 shige #include <sys/extent.h>
59 1.9 matt #include <sys/bus.h>
60 1.9 matt #include <sys/intr.h>
61 1.1 shige
62 1.1 shige #include <uvm/uvm_extern.h>
63 1.1 shige
64 1.1 shige #include <dev/pci/pcivar.h>
65 1.1 shige #include <dev/pci/pcireg.h>
66 1.1 shige #include <dev/pci/pcidevs.h>
67 1.1 shige #include <dev/pci/pciconf.h>
68 1.1 shige
69 1.1 shige #include <powerpc/ibm4xx/ibm405gp.h>
70 1.10 matt #include <powerpc/ibm4xx/pci_machdep.h>
71 1.1 shige #include <powerpc/ibm4xx/dev/pcicreg.h>
72 1.1 shige
73 1.1 shige static struct powerpc_bus_space pci_iot = {
74 1.1 shige _BUS_SPACE_LITTLE_ENDIAN | _BUS_SPACE_MEM_TYPE,
75 1.1 shige 0x00000000,
76 1.1 shige IBM405GP_PCIC0_BASE, /* extent base */
77 1.1 shige IBM405GP_PCIC0_BASE + 8, /* extent limit */
78 1.1 shige };
79 1.1 shige
80 1.1 shige static bus_space_handle_t pci_ioh;
81 1.1 shige
82 1.1 shige void
83 1.10 matt ibm4xx_pci_machdep_init(void)
84 1.1 shige {
85 1.1 shige
86 1.1 shige if (pci_ioh == 0 &&
87 1.1 shige (bus_space_init(&pci_iot, "pcicfg", NULL, 0) ||
88 1.1 shige bus_space_map(&pci_iot, IBM405GP_PCIC0_BASE, 8, 0, &pci_ioh)))
89 1.1 shige panic("Cannot map PCI registers");
90 1.1 shige }
91 1.1 shige
92 1.1 shige void
93 1.10 matt ibm4xx_pci_attach_hook(device_t parent, device_t self,
94 1.10 matt struct pcibus_attach_args *pba)
95 1.1 shige {
96 1.1 shige
97 1.1 shige #ifdef PCI_CONFIGURE_VERBOSE
98 1.1 shige printf("pci_attach_hook\n");
99 1.1 shige ibm4xx_show_pci_map();
100 1.1 shige #endif
101 1.1 shige ibm4xx_setup_pci();
102 1.1 shige #ifdef PCI_CONFIGURE_VERBOSE
103 1.1 shige ibm4xx_show_pci_map();
104 1.1 shige #endif
105 1.1 shige }
106 1.1 shige
107 1.1 shige pcitag_t
108 1.10 matt ibm4xx_pci_make_tag(void *v, int bus, int device, int function)
109 1.1 shige {
110 1.1 shige pcitag_t tag;
111 1.1 shige
112 1.1 shige if (bus >= 256 || device >= 32 || function >= 8)
113 1.1 shige panic("pci_make_tag: bad request");
114 1.1 shige
115 1.1 shige /* XXX magic number */
116 1.1 shige tag = 0x80000000 | (bus << 16) | (device << 11) | (function << 8);
117 1.1 shige
118 1.1 shige return tag;
119 1.1 shige }
120 1.1 shige
121 1.1 shige void
122 1.10 matt ibm4xx_pci_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
123 1.1 shige {
124 1.1 shige
125 1.1 shige if (bp != NULL)
126 1.1 shige *bp = (tag >> 16) & 0xff;
127 1.1 shige if (dp != NULL)
128 1.1 shige *dp = (tag >> 11) & 0x1f;
129 1.1 shige if (fp != NULL)
130 1.1 shige *fp = (tag >> 8) & 0x07;
131 1.1 shige }
132 1.1 shige
133 1.1 shige pcireg_t
134 1.10 matt ibm4xx_pci_conf_read(void *v, pcitag_t tag, int reg)
135 1.1 shige {
136 1.1 shige pcireg_t data;
137 1.1 shige
138 1.11 msaitoh if ((unsigned int)reg >= PCI_CONF_SIZE)
139 1.11 msaitoh return (pcireg_t) -1;
140 1.11 msaitoh
141 1.1 shige /* 405GT BIOS disables interrupts here. Should we? --Art */
142 1.1 shige bus_space_write_4(&pci_iot, pci_ioh, PCIC_CFGADDR, tag | reg);
143 1.1 shige data = bus_space_read_4(&pci_iot, pci_ioh, PCIC_CFGDATA);
144 1.1 shige /* 405GP pass2 errata #6 */
145 1.1 shige bus_space_write_4(&pci_iot, pci_ioh, PCIC_CFGADDR, 0);
146 1.1 shige return data;
147 1.1 shige }
148 1.1 shige
149 1.1 shige void
150 1.10 matt ibm4xx_pci_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
151 1.1 shige {
152 1.1 shige
153 1.11 msaitoh if ((unsigned int)reg >= PCI_CONF_SIZE)
154 1.11 msaitoh return;
155 1.11 msaitoh
156 1.1 shige bus_space_write_4(&pci_iot, pci_ioh, PCIC_CFGADDR, tag | reg);
157 1.1 shige bus_space_write_4(&pci_iot, pci_ioh, PCIC_CFGDATA, data);
158 1.1 shige /* 405GP pass2 errata #6 */
159 1.1 shige bus_space_write_4(&pci_iot, pci_ioh, PCIC_CFGADDR, 0);
160 1.1 shige }
161 1.1 shige
162 1.6 ad int
163 1.10 matt ibm4xx_pci_intr_setattr(void *v, pci_intr_handle_t *ihp, int attr,
164 1.10 matt uint64_t data)
165 1.6 ad {
166 1.6 ad
167 1.6 ad switch (attr) {
168 1.6 ad case PCI_INTR_MPSAFE:
169 1.6 ad return 0;
170 1.6 ad default:
171 1.6 ad return ENODEV;
172 1.6 ad }
173 1.6 ad }
174 1.6 ad
175 1.1 shige /* Avoid overconfiguration */
176 1.1 shige int
177 1.10 matt ibm4xx_pci_conf_hook(void *v, int bus, int dev, int func, pcireg_t id)
178 1.1 shige {
179 1.1 shige
180 1.1 shige if ((PCI_VENDOR(id) == PCI_VENDOR_IBM && PCI_PRODUCT(id) == PCI_PRODUCT_IBM_405GP) ||
181 1.1 shige (PCI_VENDOR(id) == PCI_VENDOR_INTEL && PCI_PRODUCT(id) == PCI_PRODUCT_INTEL_80960_RP)) {
182 1.1 shige /* Don't configure the bridge and PCI probe. */
183 1.1 shige return 0;
184 1.1 shige }
185 1.3 gdamore return PCI_CONF_DEFAULT;
186 1.1 shige }
187