pmap.c revision 1.5.4.10 1 1.5.4.10 thorpej /* $NetBSD: pmap.c,v 1.5.4.10 2002/12/11 06:11:38 thorpej Exp $ */
2 1.5.4.2 briggs
3 1.5.4.2 briggs /*
4 1.5.4.2 briggs * Copyright 2001 Wasabi Systems, Inc.
5 1.5.4.2 briggs * All rights reserved.
6 1.5.4.2 briggs *
7 1.5.4.2 briggs * Written by Eduardo Horvath and Simon Burge for Wasabi Systems, Inc.
8 1.5.4.2 briggs *
9 1.5.4.2 briggs * Redistribution and use in source and binary forms, with or without
10 1.5.4.2 briggs * modification, are permitted provided that the following conditions
11 1.5.4.2 briggs * are met:
12 1.5.4.2 briggs * 1. Redistributions of source code must retain the above copyright
13 1.5.4.2 briggs * notice, this list of conditions and the following disclaimer.
14 1.5.4.2 briggs * 2. Redistributions in binary form must reproduce the above copyright
15 1.5.4.2 briggs * notice, this list of conditions and the following disclaimer in the
16 1.5.4.2 briggs * documentation and/or other materials provided with the distribution.
17 1.5.4.2 briggs * 3. All advertising materials mentioning features or use of this software
18 1.5.4.2 briggs * must display the following acknowledgement:
19 1.5.4.2 briggs * This product includes software developed for the NetBSD Project by
20 1.5.4.2 briggs * Wasabi Systems, Inc.
21 1.5.4.2 briggs * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.5.4.2 briggs * or promote products derived from this software without specific prior
23 1.5.4.2 briggs * written permission.
24 1.5.4.2 briggs *
25 1.5.4.2 briggs * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.5.4.2 briggs * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.5.4.2 briggs * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.5.4.2 briggs * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.5.4.2 briggs * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.5.4.2 briggs * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.5.4.2 briggs * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.5.4.2 briggs * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.5.4.2 briggs * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.5.4.2 briggs * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.5.4.2 briggs * POSSIBILITY OF SUCH DAMAGE.
36 1.5.4.2 briggs */
37 1.5.4.2 briggs
38 1.5.4.2 briggs /*
39 1.5.4.2 briggs * Copyright (C) 1995, 1996 Wolfgang Solfrank.
40 1.5.4.2 briggs * Copyright (C) 1995, 1996 TooLs GmbH.
41 1.5.4.2 briggs * All rights reserved.
42 1.5.4.2 briggs *
43 1.5.4.2 briggs * Redistribution and use in source and binary forms, with or without
44 1.5.4.2 briggs * modification, are permitted provided that the following conditions
45 1.5.4.2 briggs * are met:
46 1.5.4.2 briggs * 1. Redistributions of source code must retain the above copyright
47 1.5.4.2 briggs * notice, this list of conditions and the following disclaimer.
48 1.5.4.2 briggs * 2. Redistributions in binary form must reproduce the above copyright
49 1.5.4.2 briggs * notice, this list of conditions and the following disclaimer in the
50 1.5.4.2 briggs * documentation and/or other materials provided with the distribution.
51 1.5.4.2 briggs * 3. All advertising materials mentioning features or use of this software
52 1.5.4.2 briggs * must display the following acknowledgement:
53 1.5.4.2 briggs * This product includes software developed by TooLs GmbH.
54 1.5.4.2 briggs * 4. The name of TooLs GmbH may not be used to endorse or promote products
55 1.5.4.2 briggs * derived from this software without specific prior written permission.
56 1.5.4.2 briggs *
57 1.5.4.2 briggs * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
58 1.5.4.2 briggs * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
59 1.5.4.2 briggs * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
60 1.5.4.2 briggs * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
61 1.5.4.2 briggs * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
62 1.5.4.2 briggs * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
63 1.5.4.2 briggs * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
64 1.5.4.2 briggs * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
65 1.5.4.2 briggs * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
66 1.5.4.2 briggs * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
67 1.5.4.2 briggs */
68 1.5.4.2 briggs
69 1.5.4.3 nathanw #undef PPC_4XX_NOCACHE
70 1.5.4.2 briggs
71 1.5.4.2 briggs #include <sys/param.h>
72 1.5.4.2 briggs #include <sys/malloc.h>
73 1.5.4.2 briggs #include <sys/proc.h>
74 1.5.4.2 briggs #include <sys/user.h>
75 1.5.4.2 briggs #include <sys/queue.h>
76 1.5.4.2 briggs #include <sys/systm.h>
77 1.5.4.2 briggs #include <sys/pool.h>
78 1.5.4.2 briggs #include <sys/device.h>
79 1.5.4.2 briggs
80 1.5.4.2 briggs #include <uvm/uvm.h>
81 1.5.4.2 briggs
82 1.5.4.4 nathanw #include <machine/cpu.h>
83 1.5.4.2 briggs #include <machine/pcb.h>
84 1.5.4.2 briggs #include <machine/powerpc.h>
85 1.5.4.2 briggs
86 1.5.4.2 briggs #include <powerpc/spr.h>
87 1.5.4.4 nathanw #include <machine/tlb.h>
88 1.5.4.2 briggs
89 1.5.4.2 briggs /*
90 1.5.4.2 briggs * kernmap is an array of PTEs large enough to map in
91 1.5.4.2 briggs * 4GB. At 16KB/page it is 256K entries or 2MB.
92 1.5.4.2 briggs */
93 1.5.4.2 briggs #define KERNMAP_SIZE ((0xffffffffU/NBPG)+1)
94 1.5.4.2 briggs caddr_t kernmap;
95 1.5.4.2 briggs
96 1.5.4.2 briggs #define MINCTX 2
97 1.5.4.2 briggs #define NUMCTX 256
98 1.5.4.2 briggs volatile struct pmap *ctxbusy[NUMCTX];
99 1.5.4.2 briggs
100 1.5.4.2 briggs #define TLBF_USED 0x1
101 1.5.4.2 briggs #define TLBF_REF 0x2
102 1.5.4.2 briggs #define TLBF_LOCKED 0x4
103 1.5.4.2 briggs #define TLB_LOCKED(i) (tlb_info[(i)].ti_flags & TLBF_LOCKED)
104 1.5.4.2 briggs typedef struct tlb_info_s {
105 1.5.4.2 briggs char ti_flags;
106 1.5.4.2 briggs char ti_ctx; /* TLB_PID assiciated with the entry */
107 1.5.4.2 briggs u_int ti_va;
108 1.5.4.2 briggs } tlb_info_t;
109 1.5.4.2 briggs
110 1.5.4.2 briggs volatile tlb_info_t tlb_info[NTLB];
111 1.5.4.2 briggs /* We'll use a modified FIFO replacement policy cause it's cheap */
112 1.5.4.2 briggs volatile int tlbnext = TLB_NRESERVED;
113 1.5.4.2 briggs
114 1.5.4.2 briggs u_long dtlb_miss_count = 0;
115 1.5.4.2 briggs u_long itlb_miss_count = 0;
116 1.5.4.2 briggs u_long ktlb_miss_count = 0;
117 1.5.4.2 briggs u_long utlb_miss_count = 0;
118 1.5.4.2 briggs
119 1.5.4.10 thorpej /* Event counters */
120 1.5.4.10 thorpej struct evcnt tlbmiss_ev = EVCNT_INITIALIZER(EVCNT_TYPE_TRAP,
121 1.5.4.2 briggs NULL, "cpu", "tlbmiss");
122 1.5.4.10 thorpej struct evcnt tlbhit_ev = EVCNT_INITIALIZER(EVCNT_TYPE_TRAP,
123 1.5.4.2 briggs NULL, "cpu", "tlbhit");
124 1.5.4.10 thorpej struct evcnt tlbflush_ev = EVCNT_INITIALIZER(EVCNT_TYPE_TRAP,
125 1.5.4.2 briggs NULL, "cpu", "tlbflush");
126 1.5.4.10 thorpej struct evcnt tlbenter_ev = EVCNT_INITIALIZER(EVCNT_TYPE_TRAP,
127 1.5.4.2 briggs NULL, "cpu", "tlbenter");
128 1.5.4.2 briggs
129 1.5.4.2 briggs struct pmap kernel_pmap_;
130 1.5.4.2 briggs
131 1.5.4.2 briggs int physmem;
132 1.5.4.2 briggs static int npgs;
133 1.5.4.2 briggs static u_int nextavail;
134 1.5.4.2 briggs #ifndef MSGBUFADDR
135 1.5.4.2 briggs extern paddr_t msgbuf_paddr;
136 1.5.4.2 briggs #endif
137 1.5.4.2 briggs
138 1.5.4.2 briggs static struct mem_region *mem, *avail;
139 1.5.4.2 briggs
140 1.5.4.2 briggs /*
141 1.5.4.2 briggs * This is a cache of referenced/modified bits.
142 1.5.4.2 briggs * Bits herein are shifted by ATTRSHFT.
143 1.5.4.2 briggs */
144 1.5.4.2 briggs static char *pmap_attrib;
145 1.5.4.2 briggs
146 1.5.4.2 briggs #define PV_WIRED 0x1
147 1.5.4.2 briggs #define PV_WIRE(pv) ((pv)->pv_va |= PV_WIRED)
148 1.5.4.2 briggs #define PV_CMPVA(va,pv) (!(((pv)->pv_va^(va))&(~PV_WIRED)))
149 1.5.4.2 briggs
150 1.5.4.2 briggs struct pv_entry {
151 1.5.4.2 briggs struct pv_entry *pv_next; /* Linked list of mappings */
152 1.5.4.2 briggs vaddr_t pv_va; /* virtual address of mapping */
153 1.5.4.2 briggs struct pmap *pv_pm;
154 1.5.4.2 briggs };
155 1.5.4.2 briggs
156 1.5.4.2 briggs struct pv_entry *pv_table;
157 1.5.4.2 briggs static struct pool pv_pool;
158 1.5.4.2 briggs
159 1.5.4.2 briggs static int pmap_initialized;
160 1.5.4.2 briggs
161 1.5.4.2 briggs static int ctx_flush(int);
162 1.5.4.2 briggs
163 1.5.4.2 briggs inline struct pv_entry *pa_to_pv(paddr_t);
164 1.5.4.2 briggs static inline char *pa_to_attr(paddr_t);
165 1.5.4.2 briggs
166 1.5.4.2 briggs static inline volatile u_int *pte_find(struct pmap *, vaddr_t);
167 1.5.4.2 briggs static inline int pte_enter(struct pmap *, vaddr_t, u_int);
168 1.5.4.2 briggs
169 1.5.4.2 briggs static void pmap_pinit(pmap_t);
170 1.5.4.2 briggs static void pmap_release(pmap_t);
171 1.5.4.2 briggs static inline int pmap_enter_pv(struct pmap *, vaddr_t, paddr_t);
172 1.5.4.2 briggs static void pmap_remove_pv(struct pmap *, vaddr_t, paddr_t);
173 1.5.4.2 briggs
174 1.5.4.2 briggs
175 1.5.4.2 briggs inline struct pv_entry *
176 1.5.4.2 briggs pa_to_pv(paddr_t pa)
177 1.5.4.2 briggs {
178 1.5.4.2 briggs int bank, pg;
179 1.5.4.2 briggs
180 1.5.4.2 briggs bank = vm_physseg_find(atop(pa), &pg);
181 1.5.4.2 briggs if (bank == -1)
182 1.5.4.2 briggs return NULL;
183 1.5.4.2 briggs return &vm_physmem[bank].pmseg.pvent[pg];
184 1.5.4.2 briggs }
185 1.5.4.2 briggs
186 1.5.4.2 briggs static inline char *
187 1.5.4.2 briggs pa_to_attr(paddr_t pa)
188 1.5.4.2 briggs {
189 1.5.4.2 briggs int bank, pg;
190 1.5.4.2 briggs
191 1.5.4.2 briggs bank = vm_physseg_find(atop(pa), &pg);
192 1.5.4.2 briggs if (bank == -1)
193 1.5.4.2 briggs return NULL;
194 1.5.4.2 briggs return &vm_physmem[bank].pmseg.attrs[pg];
195 1.5.4.2 briggs }
196 1.5.4.2 briggs
197 1.5.4.2 briggs /*
198 1.5.4.2 briggs * Insert PTE into page table.
199 1.5.4.2 briggs */
200 1.5.4.2 briggs int
201 1.5.4.2 briggs pte_enter(struct pmap *pm, vaddr_t va, u_int pte)
202 1.5.4.2 briggs {
203 1.5.4.2 briggs int seg = STIDX(va);
204 1.5.4.2 briggs int ptn = PTIDX(va);
205 1.5.4.2 briggs paddr_t pa;
206 1.5.4.2 briggs
207 1.5.4.2 briggs if (!pm->pm_ptbl[seg]) {
208 1.5.4.2 briggs /* Don't allocate a page to clear a non-existent mapping. */
209 1.5.4.2 briggs if (!pte) return (1);
210 1.5.4.2 briggs /* Allocate a page XXXX this will sleep! */
211 1.5.4.2 briggs pa = 0;
212 1.5.4.2 briggs pm->pm_ptbl[seg] = (uint *)uvm_km_alloc1(kernel_map, NBPG, 1);
213 1.5.4.2 briggs }
214 1.5.4.2 briggs pm->pm_ptbl[seg][ptn] = pte;
215 1.5.4.2 briggs
216 1.5.4.2 briggs /* Flush entry. */
217 1.5.4.2 briggs ppc4xx_tlb_flush(va, pm->pm_ctx);
218 1.5.4.2 briggs return (1);
219 1.5.4.2 briggs }
220 1.5.4.2 briggs
221 1.5.4.2 briggs /*
222 1.5.4.2 briggs * Get a pointer to a PTE in a page table.
223 1.5.4.2 briggs */
224 1.5.4.2 briggs volatile u_int *
225 1.5.4.2 briggs pte_find(struct pmap *pm, vaddr_t va)
226 1.5.4.2 briggs {
227 1.5.4.2 briggs int seg = STIDX(va);
228 1.5.4.2 briggs int ptn = PTIDX(va);
229 1.5.4.2 briggs
230 1.5.4.2 briggs if (pm->pm_ptbl[seg])
231 1.5.4.2 briggs return (&pm->pm_ptbl[seg][ptn]);
232 1.5.4.2 briggs
233 1.5.4.2 briggs return (NULL);
234 1.5.4.2 briggs }
235 1.5.4.2 briggs
236 1.5.4.2 briggs /*
237 1.5.4.2 briggs * This is called during initppc, before the system is really initialized.
238 1.5.4.2 briggs */
239 1.5.4.2 briggs void
240 1.5.4.2 briggs pmap_bootstrap(u_int kernelstart, u_int kernelend)
241 1.5.4.2 briggs {
242 1.5.4.2 briggs struct mem_region *mp, *mp1;
243 1.5.4.2 briggs int cnt, i;
244 1.5.4.2 briggs u_int s, e, sz;
245 1.5.4.2 briggs
246 1.5.4.2 briggs /*
247 1.5.4.2 briggs * Allocate the kernel page table at the end of
248 1.5.4.2 briggs * kernel space so it's in the locked TTE.
249 1.5.4.2 briggs */
250 1.5.4.2 briggs kernmap = (caddr_t)kernelend;
251 1.5.4.2 briggs
252 1.5.4.2 briggs /*
253 1.5.4.2 briggs * Initialize kernel page table.
254 1.5.4.2 briggs */
255 1.5.4.2 briggs for (i = 0; i < STSZ; i++) {
256 1.5.4.4 nathanw pmap_kernel()->pm_ptbl[i] = 0;
257 1.5.4.2 briggs }
258 1.5.4.2 briggs ctxbusy[0] = ctxbusy[1] = pmap_kernel();
259 1.5.4.2 briggs
260 1.5.4.2 briggs /*
261 1.5.4.2 briggs * Announce page-size to the VM-system
262 1.5.4.2 briggs */
263 1.5.4.2 briggs uvmexp.pagesize = NBPG;
264 1.5.4.2 briggs uvm_setpagesize();
265 1.5.4.2 briggs
266 1.5.4.2 briggs /*
267 1.5.4.2 briggs * Get memory.
268 1.5.4.2 briggs */
269 1.5.4.2 briggs mem_regions(&mem, &avail);
270 1.5.4.2 briggs for (mp = mem; mp->size; mp++) {
271 1.5.4.2 briggs physmem += btoc(mp->size);
272 1.5.4.2 briggs printf("+%lx,",mp->size);
273 1.5.4.2 briggs }
274 1.5.4.2 briggs printf("\n");
275 1.5.4.2 briggs ppc4xx_tlb_init();
276 1.5.4.2 briggs /*
277 1.5.4.2 briggs * Count the number of available entries.
278 1.5.4.2 briggs */
279 1.5.4.2 briggs for (cnt = 0, mp = avail; mp->size; mp++)
280 1.5.4.2 briggs cnt++;
281 1.5.4.2 briggs
282 1.5.4.2 briggs /*
283 1.5.4.2 briggs * Page align all regions.
284 1.5.4.2 briggs * Non-page aligned memory isn't very interesting to us.
285 1.5.4.2 briggs * Also, sort the entries for ascending addresses.
286 1.5.4.2 briggs */
287 1.5.4.2 briggs kernelstart &= ~PGOFSET;
288 1.5.4.2 briggs kernelend = (kernelend + PGOFSET) & ~PGOFSET;
289 1.5.4.2 briggs for (mp = avail; mp->size; mp++) {
290 1.5.4.2 briggs s = mp->start;
291 1.5.4.2 briggs e = mp->start + mp->size;
292 1.5.4.2 briggs printf("%08x-%08x -> ",s,e);
293 1.5.4.2 briggs /*
294 1.5.4.2 briggs * Check whether this region holds all of the kernel.
295 1.5.4.2 briggs */
296 1.5.4.2 briggs if (s < kernelstart && e > kernelend) {
297 1.5.4.2 briggs avail[cnt].start = kernelend;
298 1.5.4.2 briggs avail[cnt++].size = e - kernelend;
299 1.5.4.2 briggs e = kernelstart;
300 1.5.4.2 briggs }
301 1.5.4.2 briggs /*
302 1.5.4.2 briggs * Look whether this regions starts within the kernel.
303 1.5.4.2 briggs */
304 1.5.4.2 briggs if (s >= kernelstart && s < kernelend) {
305 1.5.4.2 briggs if (e <= kernelend)
306 1.5.4.2 briggs goto empty;
307 1.5.4.2 briggs s = kernelend;
308 1.5.4.2 briggs }
309 1.5.4.2 briggs /*
310 1.5.4.2 briggs * Now look whether this region ends within the kernel.
311 1.5.4.2 briggs */
312 1.5.4.2 briggs if (e > kernelstart && e <= kernelend) {
313 1.5.4.2 briggs if (s >= kernelstart)
314 1.5.4.2 briggs goto empty;
315 1.5.4.2 briggs e = kernelstart;
316 1.5.4.2 briggs }
317 1.5.4.2 briggs /*
318 1.5.4.2 briggs * Now page align the start and size of the region.
319 1.5.4.2 briggs */
320 1.5.4.2 briggs s = round_page(s);
321 1.5.4.2 briggs e = trunc_page(e);
322 1.5.4.2 briggs if (e < s)
323 1.5.4.2 briggs e = s;
324 1.5.4.2 briggs sz = e - s;
325 1.5.4.2 briggs printf("%08x-%08x = %x\n",s,e,sz);
326 1.5.4.2 briggs /*
327 1.5.4.2 briggs * Check whether some memory is left here.
328 1.5.4.2 briggs */
329 1.5.4.2 briggs if (sz == 0) {
330 1.5.4.2 briggs empty:
331 1.5.4.2 briggs memmove(mp, mp + 1,
332 1.5.4.2 briggs (cnt - (mp - avail)) * sizeof *mp);
333 1.5.4.2 briggs cnt--;
334 1.5.4.2 briggs mp--;
335 1.5.4.2 briggs continue;
336 1.5.4.2 briggs }
337 1.5.4.2 briggs /*
338 1.5.4.2 briggs * Do an insertion sort.
339 1.5.4.2 briggs */
340 1.5.4.2 briggs npgs += btoc(sz);
341 1.5.4.2 briggs for (mp1 = avail; mp1 < mp; mp1++)
342 1.5.4.2 briggs if (s < mp1->start)
343 1.5.4.2 briggs break;
344 1.5.4.2 briggs if (mp1 < mp) {
345 1.5.4.2 briggs memmove(mp1 + 1, mp1, (char *)mp - (char *)mp1);
346 1.5.4.2 briggs mp1->start = s;
347 1.5.4.2 briggs mp1->size = sz;
348 1.5.4.2 briggs } else {
349 1.5.4.2 briggs mp->start = s;
350 1.5.4.2 briggs mp->size = sz;
351 1.5.4.2 briggs }
352 1.5.4.2 briggs }
353 1.5.4.2 briggs
354 1.5.4.2 briggs /*
355 1.5.4.2 briggs * We cannot do pmap_steal_memory here,
356 1.5.4.2 briggs * since we don't run with translation enabled yet.
357 1.5.4.2 briggs */
358 1.5.4.2 briggs #ifndef MSGBUFADDR
359 1.5.4.2 briggs /*
360 1.5.4.2 briggs * allow for msgbuf
361 1.5.4.2 briggs */
362 1.5.4.2 briggs sz = round_page(MSGBUFSIZE);
363 1.5.4.2 briggs mp = NULL;
364 1.5.4.2 briggs for (mp1 = avail; mp1->size; mp1++)
365 1.5.4.2 briggs if (mp1->size >= sz)
366 1.5.4.2 briggs mp = mp1;
367 1.5.4.2 briggs if (mp == NULL)
368 1.5.4.2 briggs panic("not enough memory?");
369 1.5.4.2 briggs
370 1.5.4.2 briggs npgs -= btoc(sz);
371 1.5.4.2 briggs msgbuf_paddr = mp->start + mp->size - sz;
372 1.5.4.2 briggs mp->size -= sz;
373 1.5.4.2 briggs if (mp->size <= 0)
374 1.5.4.2 briggs memmove(mp, mp + 1, (cnt - (mp - avail)) * sizeof *mp);
375 1.5.4.2 briggs #endif
376 1.5.4.2 briggs
377 1.5.4.2 briggs printf("Loading pages\n");
378 1.5.4.2 briggs for (mp = avail; mp->size; mp++)
379 1.5.4.2 briggs uvm_page_physload(atop(mp->start), atop(mp->start + mp->size),
380 1.5.4.2 briggs atop(mp->start), atop(mp->start + mp->size),
381 1.5.4.2 briggs VM_FREELIST_DEFAULT);
382 1.5.4.2 briggs
383 1.5.4.2 briggs /*
384 1.5.4.2 briggs * Initialize kernel pmap and hardware.
385 1.5.4.2 briggs */
386 1.5.4.2 briggs /* Setup TLB pid allocator so it knows we alreadu using PID 1 */
387 1.5.4.2 briggs pmap_kernel()->pm_ctx = KERNEL_PID;
388 1.5.4.2 briggs nextavail = avail->start;
389 1.5.4.2 briggs
390 1.5.4.2 briggs
391 1.5.4.2 briggs evcnt_attach_static(&tlbhit_ev);
392 1.5.4.2 briggs evcnt_attach_static(&tlbmiss_ev);
393 1.5.4.2 briggs evcnt_attach_static(&tlbflush_ev);
394 1.5.4.2 briggs evcnt_attach_static(&tlbenter_ev);
395 1.5.4.2 briggs printf("Done\n");
396 1.5.4.2 briggs }
397 1.5.4.2 briggs
398 1.5.4.2 briggs /*
399 1.5.4.2 briggs * Restrict given range to physical memory
400 1.5.4.2 briggs *
401 1.5.4.2 briggs * (Used by /dev/mem)
402 1.5.4.2 briggs */
403 1.5.4.2 briggs void
404 1.5.4.2 briggs pmap_real_memory(paddr_t *start, psize_t *size)
405 1.5.4.2 briggs {
406 1.5.4.2 briggs struct mem_region *mp;
407 1.5.4.2 briggs
408 1.5.4.2 briggs for (mp = mem; mp->size; mp++) {
409 1.5.4.2 briggs if (*start + *size > mp->start &&
410 1.5.4.2 briggs *start < mp->start + mp->size) {
411 1.5.4.2 briggs if (*start < mp->start) {
412 1.5.4.2 briggs *size -= mp->start - *start;
413 1.5.4.2 briggs *start = mp->start;
414 1.5.4.2 briggs }
415 1.5.4.2 briggs if (*start + *size > mp->start + mp->size)
416 1.5.4.2 briggs *size = mp->start + mp->size - *start;
417 1.5.4.2 briggs return;
418 1.5.4.2 briggs }
419 1.5.4.2 briggs }
420 1.5.4.2 briggs *size = 0;
421 1.5.4.2 briggs }
422 1.5.4.2 briggs
423 1.5.4.2 briggs /*
424 1.5.4.2 briggs * Initialize anything else for pmap handling.
425 1.5.4.2 briggs * Called during vm_init().
426 1.5.4.2 briggs */
427 1.5.4.2 briggs void
428 1.5.4.2 briggs pmap_init(void)
429 1.5.4.2 briggs {
430 1.5.4.2 briggs struct pv_entry *pv;
431 1.5.4.2 briggs vsize_t sz;
432 1.5.4.2 briggs vaddr_t addr;
433 1.5.4.2 briggs int i, s;
434 1.5.4.2 briggs int bank;
435 1.5.4.2 briggs char *attr;
436 1.5.4.2 briggs
437 1.5.4.2 briggs sz = (vsize_t)((sizeof(struct pv_entry) + 1) * npgs);
438 1.5.4.2 briggs sz = round_page(sz);
439 1.5.4.2 briggs addr = uvm_km_zalloc(kernel_map, sz);
440 1.5.4.2 briggs s = splvm();
441 1.5.4.2 briggs pv = pv_table = (struct pv_entry *)addr;
442 1.5.4.2 briggs for (i = npgs; --i >= 0;)
443 1.5.4.2 briggs pv++->pv_pm = NULL;
444 1.5.4.2 briggs pmap_attrib = (char *)pv;
445 1.5.4.2 briggs memset(pv, 0, npgs);
446 1.5.4.2 briggs
447 1.5.4.2 briggs pv = pv_table;
448 1.5.4.2 briggs attr = pmap_attrib;
449 1.5.4.2 briggs for (bank = 0; bank < vm_nphysseg; bank++) {
450 1.5.4.2 briggs sz = vm_physmem[bank].end - vm_physmem[bank].start;
451 1.5.4.2 briggs vm_physmem[bank].pmseg.pvent = pv;
452 1.5.4.2 briggs vm_physmem[bank].pmseg.attrs = attr;
453 1.5.4.2 briggs pv += sz;
454 1.5.4.2 briggs attr += sz;
455 1.5.4.2 briggs }
456 1.5.4.2 briggs
457 1.5.4.2 briggs pmap_initialized = 1;
458 1.5.4.2 briggs splx(s);
459 1.5.4.2 briggs
460 1.5.4.2 briggs /* Setup a pool for additional pvlist structures */
461 1.5.4.4 nathanw pool_init(&pv_pool, sizeof(struct pv_entry), 0, 0, 0, "pv_entry", NULL);
462 1.5.4.2 briggs }
463 1.5.4.2 briggs
464 1.5.4.2 briggs /*
465 1.5.4.2 briggs * How much virtual space is available to the kernel?
466 1.5.4.2 briggs */
467 1.5.4.2 briggs void
468 1.5.4.2 briggs pmap_virtual_space(vaddr_t *start, vaddr_t *end)
469 1.5.4.2 briggs {
470 1.5.4.2 briggs
471 1.5.4.2 briggs #if 0
472 1.5.4.2 briggs /*
473 1.5.4.2 briggs * Reserve one segment for kernel virtual memory
474 1.5.4.2 briggs */
475 1.5.4.2 briggs *start = (vaddr_t)(KERNEL_SR << ADDR_SR_SHFT);
476 1.5.4.2 briggs *end = *start + SEGMENT_LENGTH;
477 1.5.4.2 briggs #else
478 1.5.4.2 briggs *start = (vaddr_t) VM_MIN_KERNEL_ADDRESS;
479 1.5.4.2 briggs *end = (vaddr_t) VM_MAX_KERNEL_ADDRESS;
480 1.5.4.2 briggs #endif
481 1.5.4.2 briggs }
482 1.5.4.2 briggs
483 1.5.4.2 briggs #ifdef PMAP_GROWKERNEL
484 1.5.4.2 briggs /*
485 1.5.4.2 briggs * Preallocate kernel page tables to a specified VA.
486 1.5.4.2 briggs * This simply loops through the first TTE for each
487 1.5.4.8 nathanw * page table from the beginning of the kernel pmap,
488 1.5.4.2 briggs * reads the entry, and if the result is
489 1.5.4.2 briggs * zero (either invalid entry or no page table) it stores
490 1.5.4.2 briggs * a zero there, populating page tables in the process.
491 1.5.4.2 briggs * This is not the most efficient technique but i don't
492 1.5.4.2 briggs * expect it to be called that often.
493 1.5.4.2 briggs */
494 1.5.4.2 briggs extern struct vm_page *vm_page_alloc1 __P((void));
495 1.5.4.2 briggs extern void vm_page_free1 __P((struct vm_page *));
496 1.5.4.2 briggs
497 1.5.4.2 briggs vaddr_t kbreak = VM_MIN_KERNEL_ADDRESS;
498 1.5.4.2 briggs
499 1.5.4.8 nathanw vaddr_t
500 1.5.4.2 briggs pmap_growkernel(maxkvaddr)
501 1.5.4.8 nathanw vaddr_t maxkvaddr;
502 1.5.4.2 briggs {
503 1.5.4.2 briggs int s;
504 1.5.4.2 briggs int seg;
505 1.5.4.2 briggs paddr_t pg;
506 1.5.4.2 briggs struct pmap *pm = pmap_kernel();
507 1.5.4.8 nathanw
508 1.5.4.2 briggs s = splvm();
509 1.5.4.2 briggs
510 1.5.4.2 briggs /* Align with the start of a page table */
511 1.5.4.2 briggs for (kbreak &= ~(PTMAP-1); kbreak < maxkvaddr;
512 1.5.4.2 briggs kbreak += PTMAP) {
513 1.5.4.2 briggs seg = STIDX(kbreak);
514 1.5.4.2 briggs
515 1.5.4.2 briggs if (pte_find(pm, kbreak)) continue;
516 1.5.4.8 nathanw
517 1.5.4.2 briggs if (uvm.page_init_done) {
518 1.5.4.2 briggs pg = (paddr_t)VM_PAGE_TO_PHYS(vm_page_alloc1());
519 1.5.4.2 briggs } else {
520 1.5.4.2 briggs if (!uvm_page_physget(&pg))
521 1.5.4.2 briggs panic("pmap_growkernel: no memory");
522 1.5.4.2 briggs }
523 1.5.4.2 briggs if (!pg) panic("pmap_growkernel: no pages");
524 1.5.4.2 briggs pmap_zero_page((paddr_t)pg);
525 1.5.4.2 briggs
526 1.5.4.2 briggs /* XXX This is based on all phymem being addressable */
527 1.5.4.2 briggs pm->pm_ptbl[seg] = (u_int *)pg;
528 1.5.4.2 briggs }
529 1.5.4.2 briggs splx(s);
530 1.5.4.2 briggs return (kbreak);
531 1.5.4.2 briggs }
532 1.5.4.2 briggs
533 1.5.4.2 briggs /*
534 1.5.4.2 briggs * vm_page_alloc1:
535 1.5.4.2 briggs *
536 1.5.4.2 briggs * Allocate and return a memory cell with no associated object.
537 1.5.4.2 briggs */
538 1.5.4.2 briggs struct vm_page *
539 1.5.4.2 briggs vm_page_alloc1()
540 1.5.4.2 briggs {
541 1.5.4.2 briggs struct vm_page *pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_USERESERVE);
542 1.5.4.2 briggs if (pg) {
543 1.5.4.2 briggs pg->wire_count = 1; /* no mappings yet */
544 1.5.4.2 briggs pg->flags &= ~PG_BUSY; /* never busy */
545 1.5.4.2 briggs }
546 1.5.4.2 briggs return pg;
547 1.5.4.2 briggs }
548 1.5.4.2 briggs
549 1.5.4.2 briggs /*
550 1.5.4.2 briggs * vm_page_free1:
551 1.5.4.2 briggs *
552 1.5.4.2 briggs * Returns the given page to the free list,
553 1.5.4.2 briggs * disassociating it with any VM object.
554 1.5.4.2 briggs *
555 1.5.4.2 briggs * Object and page must be locked prior to entry.
556 1.5.4.2 briggs */
557 1.5.4.2 briggs void
558 1.5.4.2 briggs vm_page_free1(mem)
559 1.5.4.2 briggs struct vm_page *mem;
560 1.5.4.2 briggs {
561 1.5.4.4 nathanw #ifdef DIAGNOSTIC
562 1.5.4.2 briggs if (mem->flags != (PG_CLEAN|PG_FAKE)) {
563 1.5.4.2 briggs printf("Freeing invalid page %p\n", mem);
564 1.5.4.2 briggs printf("pa = %llx\n", (unsigned long long)VM_PAGE_TO_PHYS(mem));
565 1.5.4.4 nathanw #ifdef DDB
566 1.5.4.2 briggs Debugger();
567 1.5.4.4 nathanw #endif
568 1.5.4.2 briggs return;
569 1.5.4.2 briggs }
570 1.5.4.4 nathanw #endif
571 1.5.4.2 briggs mem->flags |= PG_BUSY;
572 1.5.4.2 briggs mem->wire_count = 0;
573 1.5.4.2 briggs uvm_pagefree(mem);
574 1.5.4.2 briggs }
575 1.5.4.2 briggs #endif
576 1.5.4.2 briggs
577 1.5.4.2 briggs /*
578 1.5.4.2 briggs * Create and return a physical map.
579 1.5.4.2 briggs */
580 1.5.4.2 briggs struct pmap *
581 1.5.4.2 briggs pmap_create(void)
582 1.5.4.2 briggs {
583 1.5.4.2 briggs struct pmap *pm;
584 1.5.4.2 briggs
585 1.5.4.2 briggs pm = (struct pmap *)malloc(sizeof *pm, M_VMPMAP, M_WAITOK);
586 1.5.4.2 briggs memset((caddr_t)pm, 0, sizeof *pm);
587 1.5.4.2 briggs pmap_pinit(pm);
588 1.5.4.2 briggs return pm;
589 1.5.4.2 briggs }
590 1.5.4.2 briggs
591 1.5.4.2 briggs /*
592 1.5.4.2 briggs * Initialize a preallocated and zeroed pmap structure.
593 1.5.4.2 briggs */
594 1.5.4.2 briggs void
595 1.5.4.2 briggs pmap_pinit(struct pmap *pm)
596 1.5.4.2 briggs {
597 1.5.4.2 briggs int i;
598 1.5.4.2 briggs
599 1.5.4.2 briggs /*
600 1.5.4.2 briggs * Allocate some segment registers for this pmap.
601 1.5.4.2 briggs */
602 1.5.4.2 briggs pm->pm_refs = 1;
603 1.5.4.2 briggs for (i = 0; i < STSZ; i++)
604 1.5.4.2 briggs pm->pm_ptbl[i] = NULL;
605 1.5.4.2 briggs }
606 1.5.4.2 briggs
607 1.5.4.2 briggs /*
608 1.5.4.2 briggs * Add a reference to the given pmap.
609 1.5.4.2 briggs */
610 1.5.4.2 briggs void
611 1.5.4.2 briggs pmap_reference(struct pmap *pm)
612 1.5.4.2 briggs {
613 1.5.4.2 briggs
614 1.5.4.2 briggs pm->pm_refs++;
615 1.5.4.2 briggs }
616 1.5.4.2 briggs
617 1.5.4.2 briggs /*
618 1.5.4.2 briggs * Retire the given pmap from service.
619 1.5.4.2 briggs * Should only be called if the map contains no valid mappings.
620 1.5.4.2 briggs */
621 1.5.4.2 briggs void
622 1.5.4.2 briggs pmap_destroy(struct pmap *pm)
623 1.5.4.2 briggs {
624 1.5.4.2 briggs
625 1.5.4.2 briggs if (--pm->pm_refs == 0) {
626 1.5.4.2 briggs pmap_release(pm);
627 1.5.4.2 briggs free((caddr_t)pm, M_VMPMAP);
628 1.5.4.2 briggs }
629 1.5.4.2 briggs }
630 1.5.4.2 briggs
631 1.5.4.2 briggs /*
632 1.5.4.2 briggs * Release any resources held by the given physical map.
633 1.5.4.2 briggs * Called when a pmap initialized by pmap_pinit is being released.
634 1.5.4.2 briggs */
635 1.5.4.2 briggs static void
636 1.5.4.2 briggs pmap_release(struct pmap *pm)
637 1.5.4.2 briggs {
638 1.5.4.2 briggs int i;
639 1.5.4.2 briggs
640 1.5.4.2 briggs for (i = 0; i < STSZ; i++)
641 1.5.4.2 briggs if (pm->pm_ptbl[i]) {
642 1.5.4.2 briggs uvm_km_free(kernel_map, (vaddr_t)pm->pm_ptbl[i], NBPG);
643 1.5.4.2 briggs pm->pm_ptbl[i] = NULL;
644 1.5.4.2 briggs }
645 1.5.4.2 briggs if (pm->pm_ctx) ctx_free(pm);
646 1.5.4.2 briggs }
647 1.5.4.2 briggs
648 1.5.4.2 briggs /*
649 1.5.4.2 briggs * Copy the range specified by src_addr/len
650 1.5.4.2 briggs * from the source map to the range dst_addr/len
651 1.5.4.2 briggs * in the destination map.
652 1.5.4.2 briggs *
653 1.5.4.2 briggs * This routine is only advisory and need not do anything.
654 1.5.4.2 briggs */
655 1.5.4.2 briggs void
656 1.5.4.2 briggs pmap_copy(struct pmap *dst_pmap, struct pmap *src_pmap, vaddr_t dst_addr,
657 1.5.4.2 briggs vsize_t len, vaddr_t src_addr)
658 1.5.4.2 briggs {
659 1.5.4.2 briggs }
660 1.5.4.2 briggs
661 1.5.4.2 briggs /*
662 1.5.4.2 briggs * Require that all active physical maps contain no
663 1.5.4.2 briggs * incorrect entries NOW.
664 1.5.4.2 briggs */
665 1.5.4.2 briggs void
666 1.5.4.2 briggs pmap_update(struct pmap *pmap)
667 1.5.4.2 briggs {
668 1.5.4.2 briggs }
669 1.5.4.2 briggs
670 1.5.4.2 briggs /*
671 1.5.4.2 briggs * Garbage collects the physical map system for
672 1.5.4.2 briggs * pages which are no longer used.
673 1.5.4.2 briggs * Success need not be guaranteed -- that is, there
674 1.5.4.2 briggs * may well be pages which are not referenced, but
675 1.5.4.2 briggs * others may be collected.
676 1.5.4.2 briggs * Called by the pageout daemon when pages are scarce.
677 1.5.4.2 briggs */
678 1.5.4.2 briggs void
679 1.5.4.2 briggs pmap_collect(struct pmap *pm)
680 1.5.4.2 briggs {
681 1.5.4.2 briggs }
682 1.5.4.2 briggs
683 1.5.4.2 briggs /*
684 1.5.4.2 briggs * Fill the given physical page with zeroes.
685 1.5.4.2 briggs */
686 1.5.4.2 briggs void
687 1.5.4.2 briggs pmap_zero_page(paddr_t pa)
688 1.5.4.2 briggs {
689 1.5.4.2 briggs
690 1.5.4.3 nathanw #ifdef PPC_4XX_NOCACHE
691 1.5.4.2 briggs memset((caddr_t)pa, 0, NBPG);
692 1.5.4.2 briggs #else
693 1.5.4.2 briggs int i;
694 1.5.4.2 briggs
695 1.5.4.2 briggs for (i = NBPG/CACHELINESIZE; i > 0; i--) {
696 1.5.4.2 briggs __asm __volatile ("dcbz 0,%0" :: "r"(pa));
697 1.5.4.2 briggs pa += CACHELINESIZE;
698 1.5.4.2 briggs }
699 1.5.4.2 briggs #endif
700 1.5.4.2 briggs }
701 1.5.4.2 briggs
702 1.5.4.2 briggs /*
703 1.5.4.2 briggs * Copy the given physical source page to its destination.
704 1.5.4.2 briggs */
705 1.5.4.2 briggs void
706 1.5.4.2 briggs pmap_copy_page(paddr_t src, paddr_t dst)
707 1.5.4.2 briggs {
708 1.5.4.2 briggs
709 1.5.4.2 briggs memcpy((caddr_t)dst, (caddr_t)src, NBPG);
710 1.5.4.2 briggs dcache_flush_page(dst);
711 1.5.4.2 briggs }
712 1.5.4.2 briggs
713 1.5.4.2 briggs /*
714 1.5.4.2 briggs * This returns whether this is the first mapping of a page.
715 1.5.4.2 briggs */
716 1.5.4.2 briggs static inline int
717 1.5.4.2 briggs pmap_enter_pv(struct pmap *pm, vaddr_t va, paddr_t pa)
718 1.5.4.2 briggs {
719 1.5.4.2 briggs struct pv_entry *pv, *npv = NULL;
720 1.5.4.2 briggs int s;
721 1.5.4.2 briggs
722 1.5.4.2 briggs if (!pmap_initialized)
723 1.5.4.2 briggs return 0;
724 1.5.4.2 briggs
725 1.5.4.2 briggs s = splvm();
726 1.5.4.2 briggs
727 1.5.4.2 briggs pv = pa_to_pv(pa);
728 1.5.4.4 nathanw for (npv = pv; npv; npv = npv->pv_next)
729 1.5.4.4 nathanw if (npv->pv_va == va && npv->pv_pm == pm) {
730 1.5.4.4 nathanw printf("Duplicate pv: va %lx pm %p\n", va, pm);
731 1.5.4.4 nathanw Debugger();
732 1.5.4.4 nathanw return (1);
733 1.5.4.4 nathanw }
734 1.5.4.4 nathanw
735 1.5.4.2 briggs if (!pv->pv_pm) {
736 1.5.4.2 briggs /*
737 1.5.4.2 briggs * No entries yet, use header as the first entry.
738 1.5.4.2 briggs */
739 1.5.4.2 briggs pv->pv_va = va;
740 1.5.4.2 briggs pv->pv_pm = pm;
741 1.5.4.2 briggs pv->pv_next = NULL;
742 1.5.4.2 briggs } else {
743 1.5.4.2 briggs /*
744 1.5.4.2 briggs * There is at least one other VA mapping this page.
745 1.5.4.2 briggs * Place this entry after the header.
746 1.5.4.2 briggs */
747 1.5.4.2 briggs npv = pool_get(&pv_pool, PR_WAITOK);
748 1.5.4.2 briggs if (!npv) return (0);
749 1.5.4.2 briggs npv->pv_va = va;
750 1.5.4.2 briggs npv->pv_pm = pm;
751 1.5.4.2 briggs npv->pv_next = pv->pv_next;
752 1.5.4.2 briggs pv->pv_next = npv;
753 1.5.4.2 briggs }
754 1.5.4.2 briggs splx(s);
755 1.5.4.2 briggs return (1);
756 1.5.4.2 briggs }
757 1.5.4.2 briggs
758 1.5.4.2 briggs static void
759 1.5.4.2 briggs pmap_remove_pv(struct pmap *pm, vaddr_t va, paddr_t pa)
760 1.5.4.2 briggs {
761 1.5.4.2 briggs struct pv_entry *pv, *npv;
762 1.5.4.2 briggs
763 1.5.4.2 briggs /*
764 1.5.4.2 briggs * Remove from the PV table.
765 1.5.4.2 briggs */
766 1.5.4.2 briggs pv = pa_to_pv(pa);
767 1.5.4.2 briggs if (!pv) return;
768 1.5.4.2 briggs
769 1.5.4.2 briggs /*
770 1.5.4.2 briggs * If it is the first entry on the list, it is actually
771 1.5.4.2 briggs * in the header and we must copy the following entry up
772 1.5.4.2 briggs * to the header. Otherwise we must search the list for
773 1.5.4.2 briggs * the entry. In either case we free the now unused entry.
774 1.5.4.2 briggs */
775 1.5.4.2 briggs if (pm == pv->pv_pm && PV_CMPVA(va, pv)) {
776 1.5.4.2 briggs if ((npv = pv->pv_next)) {
777 1.5.4.2 briggs *pv = *npv;
778 1.5.4.2 briggs pool_put(&pv_pool, npv);
779 1.5.4.2 briggs } else
780 1.5.4.2 briggs pv->pv_pm = NULL;
781 1.5.4.2 briggs } else {
782 1.5.4.2 briggs for (; (npv = pv->pv_next) != NULL; pv = npv)
783 1.5.4.2 briggs if (pm == npv->pv_pm && PV_CMPVA(va, npv))
784 1.5.4.2 briggs break;
785 1.5.4.2 briggs if (npv) {
786 1.5.4.2 briggs pv->pv_next = npv->pv_next;
787 1.5.4.2 briggs pool_put(&pv_pool, npv);
788 1.5.4.2 briggs }
789 1.5.4.2 briggs }
790 1.5.4.2 briggs }
791 1.5.4.2 briggs
792 1.5.4.2 briggs /*
793 1.5.4.2 briggs * Insert physical page at pa into the given pmap at virtual address va.
794 1.5.4.2 briggs */
795 1.5.4.2 briggs int
796 1.5.4.2 briggs pmap_enter(struct pmap *pm, vaddr_t va, paddr_t pa, vm_prot_t prot, int flags)
797 1.5.4.2 briggs {
798 1.5.4.2 briggs int s;
799 1.5.4.2 briggs u_int tte;
800 1.5.4.2 briggs int managed;
801 1.5.4.2 briggs
802 1.5.4.2 briggs /*
803 1.5.4.2 briggs * Have to remove any existing mapping first.
804 1.5.4.2 briggs */
805 1.5.4.2 briggs pmap_remove(pm, va, va + NBPG);
806 1.5.4.2 briggs
807 1.5.4.2 briggs if (flags & PMAP_WIRED) flags |= prot;
808 1.5.4.2 briggs
809 1.5.4.2 briggs /* If it has no protections don't bother w/the rest */
810 1.5.4.2 briggs if (!(flags & VM_PROT_ALL))
811 1.5.4.2 briggs return (0);
812 1.5.4.2 briggs
813 1.5.4.2 briggs managed = 0;
814 1.5.4.2 briggs if (vm_physseg_find(atop(pa), NULL) != -1)
815 1.5.4.2 briggs managed = 1;
816 1.5.4.2 briggs
817 1.5.4.2 briggs /*
818 1.5.4.2 briggs * Generate TTE.
819 1.5.4.2 briggs *
820 1.5.4.2 briggs * XXXX
821 1.5.4.2 briggs *
822 1.5.4.2 briggs * Since the kernel does not handle execution privileges properly,
823 1.5.4.2 briggs * we will handle read and execute permissions together.
824 1.5.4.2 briggs */
825 1.5.4.2 briggs tte = TTE_PA(pa) | TTE_EX;
826 1.5.4.2 briggs /* XXXX -- need to support multiple page sizes. */
827 1.5.4.2 briggs tte |= TTE_SZ_16K;
828 1.5.4.2 briggs #ifdef DIAGNOSTIC
829 1.5.4.2 briggs if ((flags & (PME_NOCACHE | PME_WRITETHROUG)) ==
830 1.5.4.2 briggs (PME_NOCACHE | PME_WRITETHROUG))
831 1.5.4.9 nathanw panic("pmap_enter: uncached & writethrough");
832 1.5.4.2 briggs #endif
833 1.5.4.2 briggs if (flags & PME_NOCACHE)
834 1.5.4.2 briggs /* Must be I/O mapping */
835 1.5.4.2 briggs tte |= TTE_I | TTE_G;
836 1.5.4.3 nathanw #ifdef PPC_4XX_NOCACHE
837 1.5.4.2 briggs tte |= TTE_I;
838 1.5.4.2 briggs #else
839 1.5.4.2 briggs else if (flags & PME_WRITETHROUG)
840 1.5.4.2 briggs /* Uncached and writethrough are not compatible */
841 1.5.4.2 briggs tte |= TTE_W;
842 1.5.4.2 briggs #endif
843 1.5.4.2 briggs if (pm == pmap_kernel())
844 1.5.4.2 briggs tte |= TTE_ZONE(ZONE_PRIV);
845 1.5.4.2 briggs else
846 1.5.4.2 briggs tte |= TTE_ZONE(ZONE_USER);
847 1.5.4.2 briggs
848 1.5.4.2 briggs if (flags & VM_PROT_WRITE)
849 1.5.4.2 briggs tte |= TTE_WR;
850 1.5.4.2 briggs
851 1.5.4.2 briggs /*
852 1.5.4.2 briggs * Now record mapping for later back-translation.
853 1.5.4.2 briggs */
854 1.5.4.2 briggs if (pmap_initialized && managed) {
855 1.5.4.2 briggs char *attr;
856 1.5.4.2 briggs
857 1.5.4.2 briggs if (!pmap_enter_pv(pm, va, pa)) {
858 1.5.4.2 briggs /* Could not enter pv on a managed page */
859 1.5.4.2 briggs return 1;
860 1.5.4.2 briggs }
861 1.5.4.2 briggs
862 1.5.4.2 briggs /* Now set attributes. */
863 1.5.4.2 briggs attr = pa_to_attr(pa);
864 1.5.4.2 briggs #ifdef DIAGNOSTIC
865 1.5.4.2 briggs if (!attr)
866 1.5.4.9 nathanw panic("managed but no attr");
867 1.5.4.2 briggs #endif
868 1.5.4.2 briggs if (flags & VM_PROT_ALL)
869 1.5.4.2 briggs *attr |= PTE_HI_REF;
870 1.5.4.2 briggs if (flags & VM_PROT_WRITE)
871 1.5.4.2 briggs *attr |= PTE_HI_CHG;
872 1.5.4.2 briggs }
873 1.5.4.2 briggs
874 1.5.4.2 briggs s = splvm();
875 1.5.4.2 briggs pm->pm_stats.resident_count++;
876 1.5.4.2 briggs
877 1.5.4.2 briggs /* Insert page into page table. */
878 1.5.4.2 briggs pte_enter(pm, va, tte);
879 1.5.4.2 briggs
880 1.5.4.2 briggs /* If this is a real fault, enter it in the tlb */
881 1.5.4.2 briggs if (tte && ((flags & PMAP_WIRED) == 0)) {
882 1.5.4.2 briggs ppc4xx_tlb_enter(pm->pm_ctx, va, tte);
883 1.5.4.2 briggs }
884 1.5.4.2 briggs splx(s);
885 1.5.4.5 nathanw
886 1.5.4.5 nathanw /* Flush the real memory from the instruction cache. */
887 1.5.4.5 nathanw if ((prot & VM_PROT_EXECUTE) && (tte & TTE_I) == 0)
888 1.5.4.5 nathanw __syncicache((void *)pa, PAGE_SIZE);
889 1.5.4.5 nathanw
890 1.5.4.2 briggs return 0;
891 1.5.4.2 briggs }
892 1.5.4.2 briggs
893 1.5.4.2 briggs void
894 1.5.4.2 briggs pmap_unwire(struct pmap *pm, vaddr_t va)
895 1.5.4.2 briggs {
896 1.5.4.2 briggs struct pv_entry *pv, *npv;
897 1.5.4.2 briggs paddr_t pa;
898 1.5.4.2 briggs int s = splvm();
899 1.5.4.2 briggs
900 1.5.4.8 nathanw if (pm == NULL) {
901 1.5.4.8 nathanw return;
902 1.5.4.8 nathanw }
903 1.5.4.2 briggs
904 1.5.4.2 briggs if (!pmap_extract(pm, va, &pa)) {
905 1.5.4.2 briggs return;
906 1.5.4.2 briggs }
907 1.5.4.2 briggs
908 1.5.4.2 briggs va |= PV_WIRED;
909 1.5.4.2 briggs
910 1.5.4.2 briggs pv = pa_to_pv(pa);
911 1.5.4.2 briggs if (!pv) return;
912 1.5.4.2 briggs
913 1.5.4.2 briggs /*
914 1.5.4.2 briggs * If it is the first entry on the list, it is actually
915 1.5.4.2 briggs * in the header and we must copy the following entry up
916 1.5.4.2 briggs * to the header. Otherwise we must search the list for
917 1.5.4.2 briggs * the entry. In either case we free the now unused entry.
918 1.5.4.2 briggs */
919 1.5.4.2 briggs for (npv = pv; (npv = pv->pv_next) != NULL; pv = npv) {
920 1.5.4.2 briggs if (pm == npv->pv_pm && PV_CMPVA(va, npv)) {
921 1.5.4.2 briggs npv->pv_va &= ~PV_WIRED;
922 1.5.4.2 briggs break;
923 1.5.4.2 briggs }
924 1.5.4.2 briggs }
925 1.5.4.2 briggs splx(s);
926 1.5.4.2 briggs }
927 1.5.4.2 briggs
928 1.5.4.2 briggs void
929 1.5.4.2 briggs pmap_kenter_pa(vaddr_t va, paddr_t pa, vm_prot_t prot)
930 1.5.4.2 briggs {
931 1.5.4.2 briggs int s;
932 1.5.4.2 briggs u_int tte;
933 1.5.4.2 briggs struct pmap *pm = pmap_kernel();
934 1.5.4.2 briggs
935 1.5.4.2 briggs /*
936 1.5.4.2 briggs * Have to remove any existing mapping first.
937 1.5.4.2 briggs */
938 1.5.4.2 briggs
939 1.5.4.2 briggs /*
940 1.5.4.2 briggs * Generate TTE.
941 1.5.4.2 briggs *
942 1.5.4.2 briggs * XXXX
943 1.5.4.2 briggs *
944 1.5.4.2 briggs * Since the kernel does not handle execution privileges properly,
945 1.5.4.2 briggs * we will handle read and execute permissions together.
946 1.5.4.2 briggs */
947 1.5.4.2 briggs tte = 0;
948 1.5.4.2 briggs if (prot & VM_PROT_ALL) {
949 1.5.4.2 briggs
950 1.5.4.2 briggs tte = TTE_PA(pa) | TTE_EX | TTE_ZONE(ZONE_PRIV);
951 1.5.4.2 briggs /* XXXX -- need to support multiple page sizes. */
952 1.5.4.2 briggs tte |= TTE_SZ_16K;
953 1.5.4.2 briggs #ifdef DIAGNOSTIC
954 1.5.4.2 briggs if ((prot & (PME_NOCACHE | PME_WRITETHROUG)) ==
955 1.5.4.2 briggs (PME_NOCACHE | PME_WRITETHROUG))
956 1.5.4.9 nathanw panic("pmap_kenter_pa: uncached & writethrough");
957 1.5.4.2 briggs #endif
958 1.5.4.2 briggs if (prot & PME_NOCACHE)
959 1.5.4.2 briggs /* Must be I/O mapping */
960 1.5.4.2 briggs tte |= TTE_I | TTE_G;
961 1.5.4.3 nathanw #ifdef PPC_4XX_NOCACHE
962 1.5.4.2 briggs tte |= TTE_I;
963 1.5.4.2 briggs #else
964 1.5.4.2 briggs else if (prot & PME_WRITETHROUG)
965 1.5.4.2 briggs /* Uncached and writethrough are not compatible */
966 1.5.4.2 briggs tte |= TTE_W;
967 1.5.4.2 briggs #endif
968 1.5.4.2 briggs if (prot & VM_PROT_WRITE)
969 1.5.4.2 briggs tte |= TTE_WR;
970 1.5.4.2 briggs }
971 1.5.4.2 briggs
972 1.5.4.2 briggs s = splvm();
973 1.5.4.2 briggs pm->pm_stats.resident_count++;
974 1.5.4.2 briggs
975 1.5.4.2 briggs /* Insert page into page table. */
976 1.5.4.2 briggs pte_enter(pm, va, tte);
977 1.5.4.2 briggs splx(s);
978 1.5.4.2 briggs }
979 1.5.4.2 briggs
980 1.5.4.2 briggs void
981 1.5.4.2 briggs pmap_kremove(vaddr_t va, vsize_t len)
982 1.5.4.2 briggs {
983 1.5.4.2 briggs
984 1.5.4.2 briggs while (len > 0) {
985 1.5.4.2 briggs pte_enter(pmap_kernel(), va, 0);
986 1.5.4.2 briggs va += PAGE_SIZE;
987 1.5.4.2 briggs len -= PAGE_SIZE;
988 1.5.4.2 briggs }
989 1.5.4.2 briggs }
990 1.5.4.2 briggs
991 1.5.4.2 briggs /*
992 1.5.4.2 briggs * Remove the given range of mapping entries.
993 1.5.4.2 briggs */
994 1.5.4.2 briggs void
995 1.5.4.2 briggs pmap_remove(struct pmap *pm, vaddr_t va, vaddr_t endva)
996 1.5.4.2 briggs {
997 1.5.4.2 briggs int s;
998 1.5.4.2 briggs paddr_t pa;
999 1.5.4.2 briggs volatile u_int *ptp;
1000 1.5.4.2 briggs
1001 1.5.4.2 briggs s = splvm();
1002 1.5.4.2 briggs while (va < endva) {
1003 1.5.4.2 briggs
1004 1.5.4.2 briggs if ((ptp = pte_find(pm, va)) && (pa = *ptp)) {
1005 1.5.4.2 briggs pa = TTE_PA(pa);
1006 1.5.4.2 briggs pmap_remove_pv(pm, va, pa);
1007 1.5.4.2 briggs *ptp = 0;
1008 1.5.4.2 briggs ppc4xx_tlb_flush(va, pm->pm_ctx);
1009 1.5.4.2 briggs pm->pm_stats.resident_count--;
1010 1.5.4.2 briggs }
1011 1.5.4.2 briggs va += NBPG;
1012 1.5.4.2 briggs }
1013 1.5.4.2 briggs
1014 1.5.4.2 briggs splx(s);
1015 1.5.4.2 briggs }
1016 1.5.4.2 briggs
1017 1.5.4.2 briggs /*
1018 1.5.4.2 briggs * Get the physical page address for the given pmap/virtual address.
1019 1.5.4.2 briggs */
1020 1.5.4.2 briggs boolean_t
1021 1.5.4.2 briggs pmap_extract(struct pmap *pm, vaddr_t va, paddr_t *pap)
1022 1.5.4.2 briggs {
1023 1.5.4.2 briggs int seg = STIDX(va);
1024 1.5.4.2 briggs int ptn = PTIDX(va);
1025 1.5.4.2 briggs u_int pa = 0;
1026 1.5.4.2 briggs int s = splvm();
1027 1.5.4.2 briggs
1028 1.5.4.2 briggs if (pm->pm_ptbl[seg] && (pa = pm->pm_ptbl[seg][ptn])) {
1029 1.5.4.2 briggs *pap = TTE_PA(pa) | (va & PGOFSET);
1030 1.5.4.2 briggs }
1031 1.5.4.2 briggs splx(s);
1032 1.5.4.2 briggs return (pa != 0);
1033 1.5.4.2 briggs }
1034 1.5.4.2 briggs
1035 1.5.4.2 briggs /*
1036 1.5.4.2 briggs * Lower the protection on the specified range of this pmap.
1037 1.5.4.2 briggs *
1038 1.5.4.2 briggs * There are only two cases: either the protection is going to 0,
1039 1.5.4.2 briggs * or it is going to read-only.
1040 1.5.4.2 briggs */
1041 1.5.4.2 briggs void
1042 1.5.4.2 briggs pmap_protect(struct pmap *pm, vaddr_t sva, vaddr_t eva, vm_prot_t prot)
1043 1.5.4.2 briggs {
1044 1.5.4.2 briggs volatile u_int *ptp;
1045 1.5.4.2 briggs int s;
1046 1.5.4.2 briggs
1047 1.5.4.2 briggs if (prot & VM_PROT_READ) {
1048 1.5.4.2 briggs s = splvm();
1049 1.5.4.2 briggs while (sva < eva) {
1050 1.5.4.2 briggs if ((ptp = pte_find(pm, sva)) != NULL) {
1051 1.5.4.2 briggs *ptp &= ~TTE_WR;
1052 1.5.4.2 briggs ppc4xx_tlb_flush(sva, pm->pm_ctx);
1053 1.5.4.2 briggs }
1054 1.5.4.2 briggs sva += NBPG;
1055 1.5.4.2 briggs }
1056 1.5.4.2 briggs splx(s);
1057 1.5.4.2 briggs return;
1058 1.5.4.2 briggs }
1059 1.5.4.2 briggs pmap_remove(pm, sva, eva);
1060 1.5.4.2 briggs }
1061 1.5.4.2 briggs
1062 1.5.4.2 briggs boolean_t
1063 1.5.4.2 briggs check_attr(struct vm_page *pg, u_int mask, int clear)
1064 1.5.4.2 briggs {
1065 1.5.4.2 briggs paddr_t pa = VM_PAGE_TO_PHYS(pg);
1066 1.5.4.2 briggs int s;
1067 1.5.4.2 briggs char *attr;
1068 1.5.4.2 briggs int rv;
1069 1.5.4.2 briggs
1070 1.5.4.2 briggs /*
1071 1.5.4.2 briggs * First modify bits in cache.
1072 1.5.4.2 briggs */
1073 1.5.4.2 briggs s = splvm();
1074 1.5.4.2 briggs attr = pa_to_attr(pa);
1075 1.5.4.2 briggs if (attr == NULL)
1076 1.5.4.2 briggs return FALSE;
1077 1.5.4.2 briggs
1078 1.5.4.2 briggs rv = ((*attr & mask) != 0);
1079 1.5.4.4 nathanw if (clear) {
1080 1.5.4.2 briggs *attr &= ~mask;
1081 1.5.4.4 nathanw pmap_page_protect(pg, (mask == PTE_HI_CHG) ? VM_PROT_READ : 0);
1082 1.5.4.4 nathanw }
1083 1.5.4.2 briggs splx(s);
1084 1.5.4.2 briggs return rv;
1085 1.5.4.2 briggs }
1086 1.5.4.2 briggs
1087 1.5.4.2 briggs
1088 1.5.4.2 briggs /*
1089 1.5.4.2 briggs * Lower the protection on the specified physical page.
1090 1.5.4.2 briggs *
1091 1.5.4.2 briggs * There are only two cases: either the protection is going to 0,
1092 1.5.4.2 briggs * or it is going to read-only.
1093 1.5.4.2 briggs */
1094 1.5.4.2 briggs void
1095 1.5.4.2 briggs pmap_page_protect(struct vm_page *pg, vm_prot_t prot)
1096 1.5.4.2 briggs {
1097 1.5.4.2 briggs paddr_t pa = VM_PAGE_TO_PHYS(pg);
1098 1.5.4.2 briggs vaddr_t va;
1099 1.5.4.2 briggs struct pv_entry *pvh, *pv, *npv;
1100 1.5.4.2 briggs struct pmap *pm;
1101 1.5.4.2 briggs
1102 1.5.4.2 briggs pvh = pa_to_pv(pa);
1103 1.5.4.2 briggs if (pvh == NULL)
1104 1.5.4.2 briggs return;
1105 1.5.4.2 briggs
1106 1.5.4.2 briggs /* Handle extra pvs which may be deleted in the operation */
1107 1.5.4.2 briggs for (pv = pvh->pv_next; pv; pv = npv) {
1108 1.5.4.2 briggs npv = pv->pv_next;
1109 1.5.4.2 briggs
1110 1.5.4.2 briggs pm = pv->pv_pm;
1111 1.5.4.2 briggs va = pv->pv_va;
1112 1.5.4.2 briggs pmap_protect(pm, va, va+NBPG, prot);
1113 1.5.4.2 briggs }
1114 1.5.4.2 briggs /* Now check the head pv */
1115 1.5.4.2 briggs if (pvh->pv_pm) {
1116 1.5.4.2 briggs pv = pvh;
1117 1.5.4.2 briggs pm = pv->pv_pm;
1118 1.5.4.2 briggs va = pv->pv_va;
1119 1.5.4.2 briggs pmap_protect(pm, va, va+NBPG, prot);
1120 1.5.4.2 briggs }
1121 1.5.4.2 briggs }
1122 1.5.4.2 briggs
1123 1.5.4.2 briggs /*
1124 1.5.4.2 briggs * Activate the address space for the specified process. If the process
1125 1.5.4.2 briggs * is the current process, load the new MMU context.
1126 1.5.4.2 briggs */
1127 1.5.4.2 briggs void
1128 1.5.4.2 briggs pmap_activate(struct lwp *l)
1129 1.5.4.2 briggs {
1130 1.5.4.2 briggs #if 0
1131 1.5.4.2 briggs struct pcb *pcb = &l->l_proc->p_addr->u_pcb;
1132 1.5.4.2 briggs pmap_t pmap = l->l_proc->p_vmspace->vm_map.pmap;
1133 1.5.4.2 briggs
1134 1.5.4.2 briggs /*
1135 1.5.4.2 briggs * XXX Normally performed in cpu_fork().
1136 1.5.4.2 briggs */
1137 1.5.4.2 briggs printf("pmap_activate(%p), pmap=%p\n",l,pmap);
1138 1.5.4.2 briggs if (pcb->pcb_pm != pmap) {
1139 1.5.4.2 briggs pcb->pcb_pm = pmap;
1140 1.5.4.2 briggs (void) pmap_extract(pmap_kernel(), (vaddr_t)pcb->pcb_pm,
1141 1.5.4.2 briggs (paddr_t *)&pcb->pcb_pmreal);
1142 1.5.4.2 briggs }
1143 1.5.4.2 briggs
1144 1.5.4.6 nathanw if (l == curlwp) {
1145 1.5.4.2 briggs /* Store pointer to new current pmap. */
1146 1.5.4.2 briggs curpm = pcb->pcb_pmreal;
1147 1.5.4.2 briggs }
1148 1.5.4.2 briggs #endif
1149 1.5.4.2 briggs }
1150 1.5.4.2 briggs
1151 1.5.4.2 briggs /*
1152 1.5.4.2 briggs * Deactivate the specified process's address space.
1153 1.5.4.2 briggs */
1154 1.5.4.2 briggs void
1155 1.5.4.2 briggs pmap_deactivate(struct lwp *l)
1156 1.5.4.2 briggs {
1157 1.5.4.2 briggs }
1158 1.5.4.2 briggs
1159 1.5.4.2 briggs /*
1160 1.5.4.2 briggs * Synchronize caches corresponding to [addr, addr+len) in p.
1161 1.5.4.2 briggs */
1162 1.5.4.2 briggs void
1163 1.5.4.2 briggs pmap_procwr(struct proc *p, vaddr_t va, size_t len)
1164 1.5.4.2 briggs {
1165 1.5.4.2 briggs struct pmap *pm = p->p_vmspace->vm_map.pmap;
1166 1.5.4.2 briggs int msr, ctx, opid;
1167 1.5.4.2 briggs
1168 1.5.4.2 briggs
1169 1.5.4.2 briggs /*
1170 1.5.4.2 briggs * Need to turn off IMMU and switch to user context.
1171 1.5.4.2 briggs * (icbi uses DMMU).
1172 1.5.4.2 briggs */
1173 1.5.4.2 briggs if (!(ctx = pm->pm_ctx)) {
1174 1.5.4.2 briggs /* No context -- assign it one */
1175 1.5.4.2 briggs ctx_alloc(pm);
1176 1.5.4.2 briggs ctx = pm->pm_ctx;
1177 1.5.4.2 briggs }
1178 1.5.4.2 briggs __asm __volatile("mfmsr %0;"
1179 1.5.4.2 briggs "li %1, 0x20;"
1180 1.5.4.2 briggs "andc %1,%0,%1;"
1181 1.5.4.2 briggs "mtmsr %1;"
1182 1.5.4.2 briggs "sync;isync;"
1183 1.5.4.2 briggs "mfpid %1;"
1184 1.5.4.2 briggs "mtpid %2;"
1185 1.5.4.2 briggs "sync; isync;"
1186 1.5.4.8 nathanw "1:"
1187 1.5.4.2 briggs "dcbf 0,%3;"
1188 1.5.4.2 briggs "icbi 0,%3;"
1189 1.5.4.2 briggs "addi %3,%3,32;"
1190 1.5.4.2 briggs "addic. %4,%4,-32;"
1191 1.5.4.2 briggs "bge 1b;"
1192 1.5.4.2 briggs "mtpid %1;"
1193 1.5.4.2 briggs "mtmsr %0;"
1194 1.5.4.2 briggs "sync; isync"
1195 1.5.4.2 briggs : "=&r" (msr), "=&r" (opid)
1196 1.5.4.2 briggs : "r" (ctx), "r" (va), "r" (len));
1197 1.5.4.2 briggs }
1198 1.5.4.2 briggs
1199 1.5.4.2 briggs
1200 1.5.4.2 briggs /* This has to be done in real mode !!! */
1201 1.5.4.2 briggs void
1202 1.5.4.2 briggs ppc4xx_tlb_flush(vaddr_t va, int pid)
1203 1.5.4.2 briggs {
1204 1.5.4.2 briggs u_long i, found;
1205 1.5.4.2 briggs u_long msr;
1206 1.5.4.2 briggs
1207 1.5.4.2 briggs /* If there's no context then it can't be mapped. */
1208 1.5.4.2 briggs if (!pid) return;
1209 1.5.4.2 briggs
1210 1.5.4.2 briggs asm("mfpid %1;" /* Save PID */
1211 1.5.4.2 briggs "mfmsr %2;" /* Save MSR */
1212 1.5.4.2 briggs "li %0,0;" /* Now clear MSR */
1213 1.5.4.2 briggs "mtmsr %0;"
1214 1.5.4.2 briggs "mtpid %4;" /* Set PID */
1215 1.5.4.2 briggs "sync;"
1216 1.5.4.2 briggs "tlbsx. %0,0,%3;" /* Search TLB */
1217 1.5.4.2 briggs "sync;"
1218 1.5.4.2 briggs "mtpid %1;" /* Restore PID */
1219 1.5.4.2 briggs "mtmsr %2;" /* Restore MSR */
1220 1.5.4.2 briggs "sync;isync;"
1221 1.5.4.2 briggs "li %1,1;"
1222 1.5.4.2 briggs "beq 1f;"
1223 1.5.4.2 briggs "li %1,0;"
1224 1.5.4.2 briggs "1:"
1225 1.5.4.2 briggs : "=&r" (i), "=&r" (found), "=&r" (msr)
1226 1.5.4.2 briggs : "r" (va), "r" (pid));
1227 1.5.4.2 briggs if (found && !TLB_LOCKED(i)) {
1228 1.5.4.2 briggs
1229 1.5.4.2 briggs /* Now flush translation */
1230 1.5.4.2 briggs asm volatile(
1231 1.5.4.2 briggs "tlbwe %0,%1,0;"
1232 1.5.4.2 briggs "sync;isync;"
1233 1.5.4.2 briggs : : "r" (0), "r" (i));
1234 1.5.4.2 briggs
1235 1.5.4.2 briggs tlb_info[i].ti_ctx = 0;
1236 1.5.4.2 briggs tlb_info[i].ti_flags = 0;
1237 1.5.4.2 briggs tlbnext = i;
1238 1.5.4.2 briggs /* Successful flushes */
1239 1.5.4.2 briggs tlbflush_ev.ev_count++;
1240 1.5.4.2 briggs }
1241 1.5.4.2 briggs }
1242 1.5.4.2 briggs
1243 1.5.4.2 briggs void
1244 1.5.4.2 briggs ppc4xx_tlb_flush_all(void)
1245 1.5.4.2 briggs {
1246 1.5.4.2 briggs u_long i;
1247 1.5.4.2 briggs
1248 1.5.4.2 briggs for (i = 0; i < NTLB; i++)
1249 1.5.4.2 briggs if (!TLB_LOCKED(i)) {
1250 1.5.4.2 briggs asm volatile(
1251 1.5.4.2 briggs "tlbwe %0,%1,0;"
1252 1.5.4.2 briggs "sync;isync;"
1253 1.5.4.2 briggs : : "r" (0), "r" (i));
1254 1.5.4.2 briggs tlb_info[i].ti_ctx = 0;
1255 1.5.4.2 briggs tlb_info[i].ti_flags = 0;
1256 1.5.4.2 briggs }
1257 1.5.4.2 briggs
1258 1.5.4.2 briggs asm volatile("sync;isync");
1259 1.5.4.2 briggs }
1260 1.5.4.2 briggs
1261 1.5.4.2 briggs /* Find a TLB entry to evict. */
1262 1.5.4.2 briggs static int
1263 1.5.4.2 briggs ppc4xx_tlb_find_victim(void)
1264 1.5.4.2 briggs {
1265 1.5.4.2 briggs int flags;
1266 1.5.4.2 briggs
1267 1.5.4.2 briggs for (;;) {
1268 1.5.4.2 briggs if (++tlbnext >= NTLB)
1269 1.5.4.2 briggs tlbnext = TLB_NRESERVED;
1270 1.5.4.2 briggs flags = tlb_info[tlbnext].ti_flags;
1271 1.5.4.8 nathanw if (!(flags & TLBF_USED) ||
1272 1.5.4.2 briggs (flags & (TLBF_LOCKED | TLBF_REF)) == 0) {
1273 1.5.4.2 briggs u_long va, stack = (u_long)&va;
1274 1.5.4.2 briggs
1275 1.5.4.2 briggs if (!((tlb_info[tlbnext].ti_va ^ stack) & (~PGOFSET)) &&
1276 1.5.4.2 briggs (tlb_info[tlbnext].ti_ctx == KERNEL_PID) &&
1277 1.5.4.2 briggs (flags & TLBF_USED)) {
1278 1.5.4.2 briggs /* Kernel stack page */
1279 1.5.4.2 briggs flags |= TLBF_USED;
1280 1.5.4.2 briggs tlb_info[tlbnext].ti_flags = flags;
1281 1.5.4.2 briggs } else {
1282 1.5.4.2 briggs /* Found it! */
1283 1.5.4.2 briggs return (tlbnext);
1284 1.5.4.2 briggs }
1285 1.5.4.2 briggs } else {
1286 1.5.4.2 briggs tlb_info[tlbnext].ti_flags = (flags & ~TLBF_REF);
1287 1.5.4.2 briggs }
1288 1.5.4.2 briggs }
1289 1.5.4.2 briggs }
1290 1.5.4.2 briggs
1291 1.5.4.2 briggs void
1292 1.5.4.2 briggs ppc4xx_tlb_enter(int ctx, vaddr_t va, u_int pte)
1293 1.5.4.2 briggs {
1294 1.5.4.2 briggs u_long th, tl, idx;
1295 1.5.4.2 briggs tlbpid_t pid;
1296 1.5.4.2 briggs u_short msr;
1297 1.5.4.4 nathanw paddr_t pa;
1298 1.5.4.4 nathanw int s, sz;
1299 1.5.4.4 nathanw
1300 1.5.4.2 briggs tlbenter_ev.ev_count++;
1301 1.5.4.2 briggs
1302 1.5.4.4 nathanw sz = (pte & TTE_SZ_MASK) >> TTE_SZ_SHIFT;
1303 1.5.4.4 nathanw pa = (pte & TTE_RPN_MASK(sz));
1304 1.5.4.4 nathanw th = (va & TLB_EPN_MASK) | (sz << TLB_SIZE_SHFT) | TLB_VALID;
1305 1.5.4.4 nathanw tl = (pte & ~TLB_RPN_MASK) | pa;
1306 1.5.4.4 nathanw tl |= ppc4xx_tlbflags(va, pa);
1307 1.5.4.2 briggs
1308 1.5.4.2 briggs s = splhigh();
1309 1.5.4.2 briggs idx = ppc4xx_tlb_find_victim();
1310 1.5.4.2 briggs
1311 1.5.4.2 briggs #ifdef DIAGNOSTIC
1312 1.5.4.2 briggs if ((idx < TLB_NRESERVED) || (idx >= NTLB)) {
1313 1.5.4.9 nathanw panic("ppc4xx_tlb_enter: repacing entry %ld", idx);
1314 1.5.4.2 briggs }
1315 1.5.4.2 briggs #endif
1316 1.5.4.8 nathanw
1317 1.5.4.2 briggs tlb_info[idx].ti_va = (va & TLB_EPN_MASK);
1318 1.5.4.2 briggs tlb_info[idx].ti_ctx = ctx;
1319 1.5.4.2 briggs tlb_info[idx].ti_flags = TLBF_USED | TLBF_REF;
1320 1.5.4.2 briggs
1321 1.5.4.2 briggs asm volatile(
1322 1.5.4.2 briggs "mfmsr %0;" /* Save MSR */
1323 1.5.4.2 briggs "li %1,0;"
1324 1.5.4.2 briggs "tlbwe %1,%3,0;" /* Invalidate old entry. */
1325 1.5.4.2 briggs "mtmsr %1;" /* Clear MSR */
1326 1.5.4.2 briggs "mfpid %1;" /* Save old PID */
1327 1.5.4.2 briggs "mtpid %2;" /* Load translation ctx */
1328 1.5.4.2 briggs "sync; isync;"
1329 1.5.4.2 briggs #ifdef DEBUG
1330 1.5.4.2 briggs "andi. %3,%3,63;"
1331 1.5.4.2 briggs "tweqi %3,0;" /* XXXXX DEBUG trap on index 0 */
1332 1.5.4.2 briggs #endif
1333 1.5.4.2 briggs "tlbwe %4,%3,1; tlbwe %5,%3,0;" /* Set TLB */
1334 1.5.4.2 briggs "sync; isync;"
1335 1.5.4.2 briggs "mtpid %1; mtmsr %0;" /* Restore PID and MSR */
1336 1.5.4.2 briggs "sync; isync;"
1337 1.5.4.2 briggs : "=&r" (msr), "=&r" (pid)
1338 1.5.4.2 briggs : "r" (ctx), "r" (idx), "r" (tl), "r" (th));
1339 1.5.4.2 briggs splx(s);
1340 1.5.4.2 briggs }
1341 1.5.4.2 briggs
1342 1.5.4.2 briggs void
1343 1.5.4.2 briggs ppc4xx_tlb_unpin(int i)
1344 1.5.4.2 briggs {
1345 1.5.4.2 briggs
1346 1.5.4.2 briggs if (i == -1)
1347 1.5.4.2 briggs for (i = 0; i < TLB_NRESERVED; i++)
1348 1.5.4.2 briggs tlb_info[i].ti_flags &= ~TLBF_LOCKED;
1349 1.5.4.2 briggs else
1350 1.5.4.2 briggs tlb_info[i].ti_flags &= ~TLBF_LOCKED;
1351 1.5.4.2 briggs }
1352 1.5.4.2 briggs
1353 1.5.4.2 briggs void
1354 1.5.4.2 briggs ppc4xx_tlb_init(void)
1355 1.5.4.2 briggs {
1356 1.5.4.2 briggs int i;
1357 1.5.4.2 briggs
1358 1.5.4.2 briggs /* Mark reserved TLB entries */
1359 1.5.4.2 briggs for (i = 0; i < TLB_NRESERVED; i++) {
1360 1.5.4.2 briggs tlb_info[i].ti_flags = TLBF_LOCKED | TLBF_USED;
1361 1.5.4.2 briggs tlb_info[i].ti_ctx = KERNEL_PID;
1362 1.5.4.2 briggs }
1363 1.5.4.2 briggs
1364 1.5.4.2 briggs /* Setup security zones */
1365 1.5.4.2 briggs /* Z0 - accessible by kernel only if TLB entry permissions allow
1366 1.5.4.2 briggs * Z1,Z2 - access is controlled by TLB entry permissions
1367 1.5.4.2 briggs * Z3 - full access regardless of TLB entry permissions
1368 1.5.4.2 briggs */
1369 1.5.4.2 briggs
1370 1.5.4.2 briggs asm volatile(
1371 1.5.4.2 briggs "mtspr %0,%1;"
1372 1.5.4.2 briggs "sync;"
1373 1.5.4.2 briggs :: "K"(SPR_ZPR), "r" (0x1b000000));
1374 1.5.4.2 briggs }
1375 1.5.4.2 briggs
1376 1.5.4.2 briggs
1377 1.5.4.2 briggs /*
1378 1.5.4.2 briggs * We should pass the ctx in from trap code.
1379 1.5.4.2 briggs */
1380 1.5.4.2 briggs int
1381 1.5.4.2 briggs pmap_tlbmiss(vaddr_t va, int ctx)
1382 1.5.4.2 briggs {
1383 1.5.4.2 briggs volatile u_int *pte;
1384 1.5.4.2 briggs u_long tte;
1385 1.5.4.2 briggs
1386 1.5.4.2 briggs tlbmiss_ev.ev_count++;
1387 1.5.4.2 briggs
1388 1.5.4.2 briggs /*
1389 1.5.4.2 briggs * XXXX We will reserve 0-0x80000000 for va==pa mappings.
1390 1.5.4.2 briggs */
1391 1.5.4.2 briggs if (ctx != KERNEL_PID || (va & 0x80000000)) {
1392 1.5.4.2 briggs pte = pte_find((struct pmap *)ctxbusy[ctx], va);
1393 1.5.4.2 briggs if (pte == NULL) {
1394 1.5.4.2 briggs /* Map unmanaged addresses directly for kernel access */
1395 1.5.4.2 briggs return 1;
1396 1.5.4.2 briggs }
1397 1.5.4.2 briggs tte = *pte;
1398 1.5.4.2 briggs if (tte == 0) {
1399 1.5.4.2 briggs return 1;
1400 1.5.4.2 briggs }
1401 1.5.4.2 briggs } else {
1402 1.5.4.2 briggs /* Create a 16MB writeable mapping. */
1403 1.5.4.3 nathanw #ifdef PPC_4XX_NOCACHE
1404 1.5.4.2 briggs tte = TTE_PA(va) | TTE_ZONE(ZONE_PRIV) | TTE_SZ_16M | TTE_I | TTE_WR;
1405 1.5.4.2 briggs #else
1406 1.5.4.2 briggs tte = TTE_PA(va) | TTE_ZONE(ZONE_PRIV) | TTE_SZ_16M | TTE_WR;
1407 1.5.4.2 briggs #endif
1408 1.5.4.2 briggs }
1409 1.5.4.2 briggs tlbhit_ev.ev_count++;
1410 1.5.4.2 briggs ppc4xx_tlb_enter(ctx, va, tte);
1411 1.5.4.2 briggs
1412 1.5.4.2 briggs return 0;
1413 1.5.4.2 briggs }
1414 1.5.4.2 briggs
1415 1.5.4.2 briggs /*
1416 1.5.4.2 briggs * Flush all the entries matching a context from the TLB.
1417 1.5.4.2 briggs */
1418 1.5.4.2 briggs static int
1419 1.5.4.2 briggs ctx_flush(int cnum)
1420 1.5.4.2 briggs {
1421 1.5.4.2 briggs int i;
1422 1.5.4.2 briggs
1423 1.5.4.2 briggs /* We gotta steal this context */
1424 1.5.4.2 briggs for (i = TLB_NRESERVED; i < NTLB; i++) {
1425 1.5.4.2 briggs if (tlb_info[i].ti_ctx == cnum) {
1426 1.5.4.2 briggs /* Can't steal ctx if it has a locked entry. */
1427 1.5.4.2 briggs if (TLB_LOCKED(i)) {
1428 1.5.4.2 briggs #ifdef DIAGNOSTIC
1429 1.5.4.2 briggs printf("ctx_flush: can't invalidate "
1430 1.5.4.2 briggs "locked mapping %d "
1431 1.5.4.2 briggs "for context %d\n", i, cnum);
1432 1.5.4.4 nathanw #ifdef DDB
1433 1.5.4.2 briggs Debugger();
1434 1.5.4.2 briggs #endif
1435 1.5.4.4 nathanw #endif
1436 1.5.4.2 briggs return (1);
1437 1.5.4.2 briggs }
1438 1.5.4.2 briggs #ifdef DIAGNOSTIC
1439 1.5.4.2 briggs if (i < TLB_NRESERVED)
1440 1.5.4.9 nathanw panic("TLB entry %d not locked", i);
1441 1.5.4.2 briggs #endif
1442 1.5.4.2 briggs /* Invalidate particular TLB entry regardless of locked status */
1443 1.5.4.2 briggs asm volatile("tlbwe %0,%1,0" : :"r"(0),"r"(i));
1444 1.5.4.2 briggs tlb_info[i].ti_flags = 0;
1445 1.5.4.2 briggs }
1446 1.5.4.2 briggs }
1447 1.5.4.2 briggs return (0);
1448 1.5.4.2 briggs }
1449 1.5.4.2 briggs
1450 1.5.4.2 briggs /*
1451 1.5.4.2 briggs * Allocate a context. If necessary, steal one from someone else.
1452 1.5.4.2 briggs *
1453 1.5.4.2 briggs * The new context is flushed from the TLB before returning.
1454 1.5.4.2 briggs */
1455 1.5.4.2 briggs int
1456 1.5.4.2 briggs ctx_alloc(struct pmap *pm)
1457 1.5.4.2 briggs {
1458 1.5.4.2 briggs int s, cnum;
1459 1.5.4.2 briggs static int next = MINCTX;
1460 1.5.4.2 briggs
1461 1.5.4.2 briggs if (pm == pmap_kernel()) {
1462 1.5.4.2 briggs #ifdef DIAGNOSTIC
1463 1.5.4.2 briggs printf("ctx_alloc: kernel pmap!\n");
1464 1.5.4.2 briggs #endif
1465 1.5.4.2 briggs return (0);
1466 1.5.4.2 briggs }
1467 1.5.4.2 briggs s = splvm();
1468 1.5.4.2 briggs
1469 1.5.4.2 briggs /* Find a likely context. */
1470 1.5.4.2 briggs cnum = next;
1471 1.5.4.2 briggs do {
1472 1.5.4.2 briggs if ((++cnum) > NUMCTX)
1473 1.5.4.2 briggs cnum = MINCTX;
1474 1.5.4.2 briggs } while (ctxbusy[cnum] != NULL && cnum != next);
1475 1.5.4.2 briggs
1476 1.5.4.2 briggs /* Now clean it out */
1477 1.5.4.2 briggs oops:
1478 1.5.4.2 briggs if (cnum < MINCTX)
1479 1.5.4.2 briggs cnum = MINCTX; /* Never steal ctx 0 or 1 */
1480 1.5.4.2 briggs if (ctx_flush(cnum)) {
1481 1.5.4.2 briggs /* oops -- something's wired. */
1482 1.5.4.2 briggs if ((++cnum) > NUMCTX)
1483 1.5.4.2 briggs cnum = MINCTX;
1484 1.5.4.2 briggs goto oops;
1485 1.5.4.2 briggs }
1486 1.5.4.2 briggs
1487 1.5.4.2 briggs if (ctxbusy[cnum]) {
1488 1.5.4.2 briggs #ifdef DEBUG
1489 1.5.4.2 briggs /* We should identify this pmap and clear it */
1490 1.5.4.2 briggs printf("Warning: stealing context %d\n", cnum);
1491 1.5.4.2 briggs #endif
1492 1.5.4.2 briggs ctxbusy[cnum]->pm_ctx = 0;
1493 1.5.4.2 briggs }
1494 1.5.4.2 briggs ctxbusy[cnum] = pm;
1495 1.5.4.2 briggs next = cnum;
1496 1.5.4.2 briggs splx(s);
1497 1.5.4.2 briggs pm->pm_ctx = cnum;
1498 1.5.4.2 briggs
1499 1.5.4.2 briggs return cnum;
1500 1.5.4.2 briggs }
1501 1.5.4.2 briggs
1502 1.5.4.2 briggs /*
1503 1.5.4.2 briggs * Give away a context.
1504 1.5.4.2 briggs */
1505 1.5.4.2 briggs void
1506 1.5.4.2 briggs ctx_free(struct pmap *pm)
1507 1.5.4.2 briggs {
1508 1.5.4.2 briggs int oldctx;
1509 1.5.4.2 briggs
1510 1.5.4.2 briggs oldctx = pm->pm_ctx;
1511 1.5.4.2 briggs
1512 1.5.4.2 briggs if (oldctx == 0)
1513 1.5.4.2 briggs panic("ctx_free: freeing kernel context");
1514 1.5.4.2 briggs #ifdef DIAGNOSTIC
1515 1.5.4.2 briggs if (ctxbusy[oldctx] == 0)
1516 1.5.4.2 briggs printf("ctx_free: freeing free context %d\n", oldctx);
1517 1.5.4.2 briggs if (ctxbusy[oldctx] != pm) {
1518 1.5.4.2 briggs printf("ctx_free: freeing someone esle's context\n "
1519 1.5.4.2 briggs "ctxbusy[%d] = %p, pm->pm_ctx = %p\n",
1520 1.5.4.2 briggs oldctx, (void *)(u_long)ctxbusy[oldctx], pm);
1521 1.5.4.4 nathanw #ifdef DDB
1522 1.5.4.2 briggs Debugger();
1523 1.5.4.4 nathanw #endif
1524 1.5.4.2 briggs }
1525 1.5.4.2 briggs #endif
1526 1.5.4.2 briggs /* We should verify it has not been stolen and reallocated... */
1527 1.5.4.2 briggs ctxbusy[oldctx] = NULL;
1528 1.5.4.2 briggs ctx_flush(oldctx);
1529 1.5.4.2 briggs }
1530 1.5.4.2 briggs
1531 1.5.4.2 briggs
1532 1.5.4.2 briggs #ifdef DEBUG
1533 1.5.4.2 briggs /*
1534 1.5.4.2 briggs * Test ref/modify handling.
1535 1.5.4.2 briggs */
1536 1.5.4.2 briggs void pmap_testout __P((void));
1537 1.5.4.2 briggs void
1538 1.5.4.2 briggs pmap_testout()
1539 1.5.4.2 briggs {
1540 1.5.4.2 briggs vaddr_t va;
1541 1.5.4.2 briggs volatile int *loc;
1542 1.5.4.2 briggs int val = 0;
1543 1.5.4.2 briggs paddr_t pa;
1544 1.5.4.2 briggs struct vm_page *pg;
1545 1.5.4.2 briggs int ref, mod;
1546 1.5.4.2 briggs
1547 1.5.4.2 briggs /* Allocate a page */
1548 1.5.4.2 briggs va = (vaddr_t)uvm_km_alloc1(kernel_map, NBPG, 1);
1549 1.5.4.2 briggs loc = (int*)va;
1550 1.5.4.2 briggs
1551 1.5.4.2 briggs pmap_extract(pmap_kernel(), va, &pa);
1552 1.5.4.2 briggs pg = PHYS_TO_VM_PAGE(pa);
1553 1.5.4.2 briggs pmap_unwire(pmap_kernel(), va);
1554 1.5.4.2 briggs
1555 1.5.4.2 briggs pmap_remove(pmap_kernel(), va, va+1);
1556 1.5.4.2 briggs pmap_enter(pmap_kernel(), va, pa, VM_PROT_ALL, 0);
1557 1.5.4.2 briggs pmap_update(pmap_kernel());
1558 1.5.4.2 briggs
1559 1.5.4.2 briggs /* Now clear reference and modify */
1560 1.5.4.2 briggs ref = pmap_clear_reference(pg);
1561 1.5.4.2 briggs mod = pmap_clear_modify(pg);
1562 1.5.4.2 briggs printf("Clearing page va %p pa %lx: ref %d, mod %d\n",
1563 1.5.4.2 briggs (void *)(u_long)va, (long)pa,
1564 1.5.4.2 briggs ref, mod);
1565 1.5.4.2 briggs
1566 1.5.4.2 briggs /* Check it's properly cleared */
1567 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1568 1.5.4.2 briggs mod = pmap_is_modified(pg);
1569 1.5.4.2 briggs printf("Checking cleared page: ref %d, mod %d\n",
1570 1.5.4.2 briggs ref, mod);
1571 1.5.4.2 briggs
1572 1.5.4.2 briggs /* Reference page */
1573 1.5.4.2 briggs val = *loc;
1574 1.5.4.2 briggs
1575 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1576 1.5.4.2 briggs mod = pmap_is_modified(pg);
1577 1.5.4.2 briggs printf("Referenced page: ref %d, mod %d val %x\n",
1578 1.5.4.2 briggs ref, mod, val);
1579 1.5.4.2 briggs
1580 1.5.4.2 briggs /* Now clear reference and modify */
1581 1.5.4.2 briggs ref = pmap_clear_reference(pg);
1582 1.5.4.2 briggs mod = pmap_clear_modify(pg);
1583 1.5.4.2 briggs printf("Clearing page va %p pa %lx: ref %d, mod %d\n",
1584 1.5.4.2 briggs (void *)(u_long)va, (long)pa,
1585 1.5.4.2 briggs ref, mod);
1586 1.5.4.8 nathanw
1587 1.5.4.2 briggs /* Modify page */
1588 1.5.4.2 briggs *loc = 1;
1589 1.5.4.2 briggs
1590 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1591 1.5.4.2 briggs mod = pmap_is_modified(pg);
1592 1.5.4.2 briggs printf("Modified page: ref %d, mod %d\n",
1593 1.5.4.2 briggs ref, mod);
1594 1.5.4.2 briggs
1595 1.5.4.2 briggs /* Now clear reference and modify */
1596 1.5.4.2 briggs ref = pmap_clear_reference(pg);
1597 1.5.4.2 briggs mod = pmap_clear_modify(pg);
1598 1.5.4.2 briggs printf("Clearing page va %p pa %lx: ref %d, mod %d\n",
1599 1.5.4.2 briggs (void *)(u_long)va, (long)pa,
1600 1.5.4.2 briggs ref, mod);
1601 1.5.4.2 briggs
1602 1.5.4.2 briggs /* Check it's properly cleared */
1603 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1604 1.5.4.2 briggs mod = pmap_is_modified(pg);
1605 1.5.4.2 briggs printf("Checking cleared page: ref %d, mod %d\n",
1606 1.5.4.2 briggs ref, mod);
1607 1.5.4.2 briggs
1608 1.5.4.2 briggs /* Modify page */
1609 1.5.4.2 briggs *loc = 1;
1610 1.5.4.2 briggs
1611 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1612 1.5.4.2 briggs mod = pmap_is_modified(pg);
1613 1.5.4.2 briggs printf("Modified page: ref %d, mod %d\n",
1614 1.5.4.2 briggs ref, mod);
1615 1.5.4.2 briggs
1616 1.5.4.2 briggs /* Check pmap_protect() */
1617 1.5.4.2 briggs pmap_protect(pmap_kernel(), va, va+1, VM_PROT_READ);
1618 1.5.4.2 briggs pmap_update(pmap_kernel());
1619 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1620 1.5.4.2 briggs mod = pmap_is_modified(pg);
1621 1.5.4.2 briggs printf("pmap_protect(VM_PROT_READ): ref %d, mod %d\n",
1622 1.5.4.2 briggs ref, mod);
1623 1.5.4.2 briggs
1624 1.5.4.2 briggs /* Now clear reference and modify */
1625 1.5.4.2 briggs ref = pmap_clear_reference(pg);
1626 1.5.4.2 briggs mod = pmap_clear_modify(pg);
1627 1.5.4.2 briggs printf("Clearing page va %p pa %lx: ref %d, mod %d\n",
1628 1.5.4.2 briggs (void *)(u_long)va, (long)pa,
1629 1.5.4.2 briggs ref, mod);
1630 1.5.4.2 briggs
1631 1.5.4.2 briggs /* Reference page */
1632 1.5.4.2 briggs val = *loc;
1633 1.5.4.2 briggs
1634 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1635 1.5.4.2 briggs mod = pmap_is_modified(pg);
1636 1.5.4.2 briggs printf("Referenced page: ref %d, mod %d val %x\n",
1637 1.5.4.2 briggs ref, mod, val);
1638 1.5.4.2 briggs
1639 1.5.4.2 briggs /* Now clear reference and modify */
1640 1.5.4.2 briggs ref = pmap_clear_reference(pg);
1641 1.5.4.2 briggs mod = pmap_clear_modify(pg);
1642 1.5.4.2 briggs printf("Clearing page va %p pa %lx: ref %d, mod %d\n",
1643 1.5.4.2 briggs (void *)(u_long)va, (long)pa,
1644 1.5.4.2 briggs ref, mod);
1645 1.5.4.8 nathanw
1646 1.5.4.2 briggs /* Modify page */
1647 1.5.4.2 briggs #if 0
1648 1.5.4.2 briggs pmap_enter(pmap_kernel(), va, pa, VM_PROT_ALL, 0);
1649 1.5.4.2 briggs pmap_update(pmap_kernel());
1650 1.5.4.2 briggs #endif
1651 1.5.4.2 briggs *loc = 1;
1652 1.5.4.2 briggs
1653 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1654 1.5.4.2 briggs mod = pmap_is_modified(pg);
1655 1.5.4.2 briggs printf("Modified page: ref %d, mod %d\n",
1656 1.5.4.2 briggs ref, mod);
1657 1.5.4.2 briggs
1658 1.5.4.2 briggs /* Check pmap_protect() */
1659 1.5.4.2 briggs pmap_protect(pmap_kernel(), va, va+1, VM_PROT_NONE);
1660 1.5.4.2 briggs pmap_update(pmap_kernel());
1661 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1662 1.5.4.2 briggs mod = pmap_is_modified(pg);
1663 1.5.4.2 briggs printf("pmap_protect(): ref %d, mod %d\n",
1664 1.5.4.2 briggs ref, mod);
1665 1.5.4.2 briggs
1666 1.5.4.2 briggs /* Now clear reference and modify */
1667 1.5.4.2 briggs ref = pmap_clear_reference(pg);
1668 1.5.4.2 briggs mod = pmap_clear_modify(pg);
1669 1.5.4.2 briggs printf("Clearing page va %p pa %lx: ref %d, mod %d\n",
1670 1.5.4.2 briggs (void *)(u_long)va, (long)pa,
1671 1.5.4.2 briggs ref, mod);
1672 1.5.4.2 briggs
1673 1.5.4.2 briggs /* Reference page */
1674 1.5.4.2 briggs val = *loc;
1675 1.5.4.2 briggs
1676 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1677 1.5.4.2 briggs mod = pmap_is_modified(pg);
1678 1.5.4.2 briggs printf("Referenced page: ref %d, mod %d val %x\n",
1679 1.5.4.2 briggs ref, mod, val);
1680 1.5.4.2 briggs
1681 1.5.4.2 briggs /* Now clear reference and modify */
1682 1.5.4.2 briggs ref = pmap_clear_reference(pg);
1683 1.5.4.2 briggs mod = pmap_clear_modify(pg);
1684 1.5.4.2 briggs printf("Clearing page va %p pa %lx: ref %d, mod %d\n",
1685 1.5.4.2 briggs (void *)(u_long)va, (long)pa,
1686 1.5.4.2 briggs ref, mod);
1687 1.5.4.8 nathanw
1688 1.5.4.2 briggs /* Modify page */
1689 1.5.4.2 briggs #if 0
1690 1.5.4.2 briggs pmap_enter(pmap_kernel(), va, pa, VM_PROT_ALL, 0);
1691 1.5.4.2 briggs pmap_update(pmap_kernel());
1692 1.5.4.2 briggs #endif
1693 1.5.4.2 briggs *loc = 1;
1694 1.5.4.2 briggs
1695 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1696 1.5.4.2 briggs mod = pmap_is_modified(pg);
1697 1.5.4.2 briggs printf("Modified page: ref %d, mod %d\n",
1698 1.5.4.2 briggs ref, mod);
1699 1.5.4.2 briggs
1700 1.5.4.2 briggs /* Check pmap_pag_protect() */
1701 1.5.4.2 briggs pmap_page_protect(pg, VM_PROT_READ);
1702 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1703 1.5.4.2 briggs mod = pmap_is_modified(pg);
1704 1.5.4.2 briggs printf("pmap_page_protect(VM_PROT_READ): ref %d, mod %d\n",
1705 1.5.4.2 briggs ref, mod);
1706 1.5.4.2 briggs
1707 1.5.4.2 briggs /* Now clear reference and modify */
1708 1.5.4.2 briggs ref = pmap_clear_reference(pg);
1709 1.5.4.2 briggs mod = pmap_clear_modify(pg);
1710 1.5.4.2 briggs printf("Clearing page va %p pa %lx: ref %d, mod %d\n",
1711 1.5.4.2 briggs (void *)(u_long)va, (long)pa,
1712 1.5.4.2 briggs ref, mod);
1713 1.5.4.2 briggs
1714 1.5.4.2 briggs /* Reference page */
1715 1.5.4.2 briggs val = *loc;
1716 1.5.4.2 briggs
1717 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1718 1.5.4.2 briggs mod = pmap_is_modified(pg);
1719 1.5.4.2 briggs printf("Referenced page: ref %d, mod %d val %x\n",
1720 1.5.4.2 briggs ref, mod, val);
1721 1.5.4.2 briggs
1722 1.5.4.2 briggs /* Now clear reference and modify */
1723 1.5.4.2 briggs ref = pmap_clear_reference(pg);
1724 1.5.4.2 briggs mod = pmap_clear_modify(pg);
1725 1.5.4.2 briggs printf("Clearing page va %p pa %lx: ref %d, mod %d\n",
1726 1.5.4.2 briggs (void *)(u_long)va, (long)pa,
1727 1.5.4.2 briggs ref, mod);
1728 1.5.4.8 nathanw
1729 1.5.4.2 briggs /* Modify page */
1730 1.5.4.2 briggs #if 0
1731 1.5.4.2 briggs pmap_enter(pmap_kernel(), va, pa, VM_PROT_ALL, 0);
1732 1.5.4.2 briggs pmap_update(pmap_kernel());
1733 1.5.4.2 briggs #endif
1734 1.5.4.2 briggs *loc = 1;
1735 1.5.4.2 briggs
1736 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1737 1.5.4.2 briggs mod = pmap_is_modified(pg);
1738 1.5.4.2 briggs printf("Modified page: ref %d, mod %d\n",
1739 1.5.4.2 briggs ref, mod);
1740 1.5.4.2 briggs
1741 1.5.4.2 briggs /* Check pmap_pag_protect() */
1742 1.5.4.2 briggs pmap_page_protect(pg, VM_PROT_NONE);
1743 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1744 1.5.4.2 briggs mod = pmap_is_modified(pg);
1745 1.5.4.2 briggs printf("pmap_page_protect(): ref %d, mod %d\n",
1746 1.5.4.2 briggs ref, mod);
1747 1.5.4.2 briggs
1748 1.5.4.2 briggs /* Now clear reference and modify */
1749 1.5.4.2 briggs ref = pmap_clear_reference(pg);
1750 1.5.4.2 briggs mod = pmap_clear_modify(pg);
1751 1.5.4.2 briggs printf("Clearing page va %p pa %lx: ref %d, mod %d\n",
1752 1.5.4.2 briggs (void *)(u_long)va, (long)pa,
1753 1.5.4.2 briggs ref, mod);
1754 1.5.4.2 briggs
1755 1.5.4.2 briggs
1756 1.5.4.2 briggs /* Reference page */
1757 1.5.4.2 briggs val = *loc;
1758 1.5.4.2 briggs
1759 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1760 1.5.4.2 briggs mod = pmap_is_modified(pg);
1761 1.5.4.2 briggs printf("Referenced page: ref %d, mod %d val %x\n",
1762 1.5.4.2 briggs ref, mod, val);
1763 1.5.4.2 briggs
1764 1.5.4.2 briggs /* Now clear reference and modify */
1765 1.5.4.2 briggs ref = pmap_clear_reference(pg);
1766 1.5.4.2 briggs mod = pmap_clear_modify(pg);
1767 1.5.4.2 briggs printf("Clearing page va %p pa %lx: ref %d, mod %d\n",
1768 1.5.4.2 briggs (void *)(u_long)va, (long)pa,
1769 1.5.4.2 briggs ref, mod);
1770 1.5.4.8 nathanw
1771 1.5.4.2 briggs /* Modify page */
1772 1.5.4.2 briggs #if 0
1773 1.5.4.2 briggs pmap_enter(pmap_kernel(), va, pa, VM_PROT_ALL, 0);
1774 1.5.4.2 briggs pmap_update(pmap_kernel());
1775 1.5.4.2 briggs #endif
1776 1.5.4.2 briggs *loc = 1;
1777 1.5.4.2 briggs
1778 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1779 1.5.4.2 briggs mod = pmap_is_modified(pg);
1780 1.5.4.2 briggs printf("Modified page: ref %d, mod %d\n",
1781 1.5.4.2 briggs ref, mod);
1782 1.5.4.2 briggs
1783 1.5.4.2 briggs /* Unmap page */
1784 1.5.4.2 briggs pmap_remove(pmap_kernel(), va, va+1);
1785 1.5.4.2 briggs pmap_update(pmap_kernel());
1786 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1787 1.5.4.2 briggs mod = pmap_is_modified(pg);
1788 1.5.4.2 briggs printf("Unmapped page: ref %d, mod %d\n", ref, mod);
1789 1.5.4.2 briggs
1790 1.5.4.2 briggs /* Now clear reference and modify */
1791 1.5.4.2 briggs ref = pmap_clear_reference(pg);
1792 1.5.4.2 briggs mod = pmap_clear_modify(pg);
1793 1.5.4.2 briggs printf("Clearing page va %p pa %lx: ref %d, mod %d\n",
1794 1.5.4.2 briggs (void *)(u_long)va, (long)pa, ref, mod);
1795 1.5.4.2 briggs
1796 1.5.4.2 briggs /* Check it's properly cleared */
1797 1.5.4.2 briggs ref = pmap_is_referenced(pg);
1798 1.5.4.2 briggs mod = pmap_is_modified(pg);
1799 1.5.4.2 briggs printf("Checking cleared page: ref %d, mod %d\n",
1800 1.5.4.2 briggs ref, mod);
1801 1.5.4.2 briggs
1802 1.5.4.8 nathanw pmap_enter(pmap_kernel(), va, pa, VM_PROT_ALL,
1803 1.5.4.2 briggs VM_PROT_ALL|PMAP_WIRED);
1804 1.5.4.2 briggs uvm_km_free(kernel_map, (vaddr_t)va, NBPG);
1805 1.5.4.2 briggs }
1806 1.5.4.2 briggs #endif
1807