Home | History | Annotate | Line # | Download | only in ibm4xx
trap.c revision 1.78
      1  1.78       rin /*	$NetBSD: trap.c,v 1.78 2020/02/21 15:15:48 rin Exp $	*/
      2   1.1    simonb 
      3   1.1    simonb /*
      4   1.1    simonb  * Copyright 2001 Wasabi Systems, Inc.
      5   1.1    simonb  * All rights reserved.
      6   1.1    simonb  *
      7   1.1    simonb  * Written by Eduardo Horvath and Simon Burge for Wasabi Systems, Inc.
      8   1.1    simonb  *
      9   1.1    simonb  * Redistribution and use in source and binary forms, with or without
     10   1.1    simonb  * modification, are permitted provided that the following conditions
     11   1.1    simonb  * are met:
     12   1.1    simonb  * 1. Redistributions of source code must retain the above copyright
     13   1.1    simonb  *    notice, this list of conditions and the following disclaimer.
     14   1.1    simonb  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1    simonb  *    notice, this list of conditions and the following disclaimer in the
     16   1.1    simonb  *    documentation and/or other materials provided with the distribution.
     17   1.1    simonb  * 3. All advertising materials mentioning features or use of this software
     18   1.1    simonb  *    must display the following acknowledgement:
     19   1.1    simonb  *      This product includes software developed for the NetBSD Project by
     20   1.1    simonb  *      Wasabi Systems, Inc.
     21   1.1    simonb  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22   1.1    simonb  *    or promote products derived from this software without specific prior
     23   1.1    simonb  *    written permission.
     24   1.1    simonb  *
     25   1.1    simonb  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26   1.1    simonb  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27   1.1    simonb  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28   1.1    simonb  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29   1.1    simonb  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30   1.1    simonb  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31   1.1    simonb  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32   1.1    simonb  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33   1.1    simonb  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34   1.1    simonb  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35   1.1    simonb  * POSSIBILITY OF SUCH DAMAGE.
     36   1.1    simonb  */
     37   1.1    simonb 
     38   1.1    simonb /*
     39   1.1    simonb  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
     40   1.1    simonb  * Copyright (C) 1995, 1996 TooLs GmbH.
     41   1.1    simonb  * All rights reserved.
     42   1.1    simonb  *
     43   1.1    simonb  * Redistribution and use in source and binary forms, with or without
     44   1.1    simonb  * modification, are permitted provided that the following conditions
     45   1.1    simonb  * are met:
     46   1.1    simonb  * 1. Redistributions of source code must retain the above copyright
     47   1.1    simonb  *    notice, this list of conditions and the following disclaimer.
     48   1.1    simonb  * 2. Redistributions in binary form must reproduce the above copyright
     49   1.1    simonb  *    notice, this list of conditions and the following disclaimer in the
     50   1.1    simonb  *    documentation and/or other materials provided with the distribution.
     51   1.1    simonb  * 3. All advertising materials mentioning features or use of this software
     52   1.1    simonb  *    must display the following acknowledgement:
     53   1.1    simonb  *	This product includes software developed by TooLs GmbH.
     54   1.1    simonb  * 4. The name of TooLs GmbH may not be used to endorse or promote products
     55   1.1    simonb  *    derived from this software without specific prior written permission.
     56   1.1    simonb  *
     57   1.1    simonb  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
     58   1.1    simonb  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     59   1.1    simonb  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     60   1.1    simonb  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
     61   1.1    simonb  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     62   1.1    simonb  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     63   1.1    simonb  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     64   1.1    simonb  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     65   1.1    simonb  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     66   1.1    simonb  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     67   1.1    simonb  */
     68  1.14     lukem 
     69  1.14     lukem #include <sys/cdefs.h>
     70  1.78       rin __KERNEL_RCSID(0, "$NetBSD: trap.c,v 1.78 2020/02/21 15:15:48 rin Exp $");
     71   1.1    simonb 
     72   1.1    simonb #include "opt_altivec.h"
     73   1.1    simonb #include "opt_ddb.h"
     74  1.44   garbled #include "opt_kgdb.h"
     75   1.1    simonb 
     76  1.70   thorpej #define	__UFETCHSTORE_PRIVATE
     77  1.70   thorpej 
     78   1.1    simonb #include <sys/param.h>
     79  1.72       rin #include <sys/cpu.h>
     80  1.72       rin #include <sys/kauth.h>
     81   1.1    simonb #include <sys/proc.h>
     82   1.1    simonb #include <sys/reboot.h>
     83   1.1    simonb #include <sys/syscall.h>
     84   1.1    simonb #include <sys/systm.h>
     85   1.1    simonb 
     86  1.44   garbled #if defined(KGDB)
     87  1.44   garbled #include <sys/kgdb.h>
     88  1.44   garbled #endif
     89  1.44   garbled 
     90   1.1    simonb #include <uvm/uvm_extern.h>
     91   1.1    simonb 
     92   1.1    simonb #include <dev/cons.h>
     93   1.1    simonb 
     94   1.1    simonb #include <machine/fpu.h>
     95   1.1    simonb #include <machine/frame.h>
     96   1.1    simonb #include <machine/pcb.h>
     97   1.1    simonb #include <machine/psl.h>
     98   1.1    simonb #include <machine/trap.h>
     99   1.1    simonb 
    100  1.61      matt #include <powerpc/db_machdep.h>
    101   1.1    simonb #include <powerpc/spr.h>
    102  1.74       rin #include <powerpc/userret.h>
    103  1.61      matt 
    104  1.61      matt #include <powerpc/ibm4xx/cpu.h>
    105   1.1    simonb #include <powerpc/ibm4xx/pmap.h>
    106  1.71       rin #include <powerpc/ibm4xx/spr.h>
    107   1.1    simonb #include <powerpc/ibm4xx/tlb.h>
    108  1.61      matt 
    109   1.1    simonb #include <powerpc/fpu/fpu_extern.h>
    110   1.1    simonb 
    111   1.1    simonb /* These definitions should probably be somewhere else			XXX */
    112   1.1    simonb #define	FIRSTARG	3		/* first argument is in reg 3 */
    113   1.1    simonb #define	NARGREG		8		/* 8 args are in registers */
    114  1.40  christos #define	MOREARGS(sp)	((void *)((int)(sp) + 8)) /* more args go here */
    115   1.1    simonb 
    116  1.63  kiyohara static int fix_unaligned(struct lwp *l, struct trapframe *tf);
    117   1.1    simonb 
    118  1.50       dsl void trap(struct trapframe *);	/* Called from locore / trap_subr */
    119  1.75       rin #if 0
    120  1.75       rin /* Not currently used nor exposed externally in any header file */
    121  1.50       dsl int badaddr(void *, size_t);
    122  1.50       dsl int badaddr_read(void *, size_t, int *);
    123  1.75       rin #endif
    124  1.50       dsl int ctx_setup(int, int);
    125   1.1    simonb 
    126   1.1    simonb #ifdef DEBUG
    127   1.1    simonb #define TDB_ALL	0x1
    128   1.1    simonb int trapdebug = /* TDB_ALL */ 0;
    129   1.1    simonb #define	DBPRINTF(x, y)	if (trapdebug & (x)) printf y
    130   1.1    simonb #else
    131   1.1    simonb #define DBPRINTF(x, y)
    132   1.1    simonb #endif
    133   1.1    simonb 
    134   1.1    simonb void
    135  1.58      matt trap(struct trapframe *tf)
    136   1.1    simonb {
    137  1.10   thorpej 	struct lwp *l = curlwp;
    138  1.55       chs 	struct proc *p = l->l_proc;
    139  1.53     rmind 	struct pcb *pcb;
    140  1.58      matt 	int type = tf->tf_exc;
    141   1.1    simonb 	int ftype, rv;
    142  1.18       eeh 	ksiginfo_t ksi;
    143   1.1    simonb 
    144  1.55       chs 	KASSERT(l->l_stat == LSONPROC);
    145   1.1    simonb 
    146  1.58      matt 	if (tf->tf_srr1 & PSL_PR) {
    147  1.35        ad 		LWP_CACHE_CREDS(l, p);
    148   1.1    simonb 		type |= EXC_USER;
    149  1.35        ad 	}
    150   1.1    simonb 
    151   1.1    simonb 	ftype = VM_PROT_READ;
    152   1.1    simonb 
    153  1.13    simonb 	DBPRINTF(TDB_ALL, ("trap(%x) at %lx from frame %p &frame %p\n",
    154  1.58      matt 	    type, tf->tf_srr0, tf, &tf));
    155   1.1    simonb 
    156   1.1    simonb 	switch (type) {
    157   1.1    simonb 	case EXC_DEBUG|EXC_USER:
    158  1.13    simonb 		{
    159  1.13    simonb 			int srr2, srr3;
    160  1.13    simonb 
    161  1.28     perry 			__asm volatile("mfspr %0,0x3f0" :
    162  1.13    simonb 			    "=r" (rv), "=r" (srr2), "=r" (srr3) :);
    163  1.13    simonb 			printf("debug reg is %x srr2 %x srr3 %x\n", rv, srr2,
    164  1.13    simonb 			    srr3);
    165  1.13    simonb 			/* XXX fall through or break here?! */
    166  1.13    simonb 		}
    167   1.1    simonb 		/*
    168   1.1    simonb 		 * DEBUG intr -- probably single-step.
    169   1.1    simonb 		 */
    170   1.1    simonb 	case EXC_TRC|EXC_USER:
    171  1.58      matt 		tf->tf_srr1 &= ~PSL_SE;
    172  1.19   thorpej 		KSI_INIT_TRAP(&ksi);
    173  1.17      matt 		ksi.ksi_signo = SIGTRAP;
    174  1.17      matt 		ksi.ksi_trap = EXC_TRC;
    175  1.58      matt 		ksi.ksi_addr = (void *)tf->tf_srr0;
    176  1.17      matt 		trapsignal(l, &ksi);
    177   1.1    simonb 		break;
    178   1.7    simonb 
    179   1.1    simonb 	case EXC_DSI:
    180   1.1    simonb 		/* FALLTHROUGH */
    181   1.1    simonb 	case EXC_DTMISS:
    182   1.1    simonb 		{
    183   1.1    simonb 			struct vm_map *map;
    184   1.1    simonb 			vaddr_t va;
    185  1.78       rin 			struct faultbuf *fb;
    186  1.78       rin 
    187  1.78       rin 			pcb = lwp_getpcb(l);
    188  1.78       rin 			fb = pcb->pcb_onfault;
    189  1.78       rin 
    190  1.78       rin 			if (curcpu()->ci_idepth >= 0) {
    191  1.78       rin 				rv = EFAULT;
    192  1.78       rin 				goto out;
    193  1.78       rin 			}
    194   1.1    simonb 
    195  1.58      matt 			va = tf->tf_dear;
    196  1.58      matt 			if (tf->tf_pid == KERNEL_PID) {
    197   1.1    simonb 				map = kernel_map;
    198   1.1    simonb 			} else {
    199   1.1    simonb 				map = &p->p_vmspace->vm_map;
    200   1.1    simonb 			}
    201   1.1    simonb 
    202  1.58      matt 			if (tf->tf_esr & (ESR_DST|ESR_DIZ))
    203   1.3       chs 				ftype = VM_PROT_WRITE;
    204   1.1    simonb 
    205  1.13    simonb 			DBPRINTF(TDB_ALL,
    206  1.13    simonb 			    ("trap(EXC_DSI) at %lx %s fault on %p esr %x\n",
    207  1.58      matt 			    tf->tf_srr0,
    208  1.13    simonb 			    (ftype & VM_PROT_WRITE) ? "write" : "read",
    209  1.58      matt 			    (void *)va, tf->tf_esr));
    210  1.58      matt 
    211  1.55       chs 			pcb->pcb_onfault = NULL;
    212  1.32  drochner 			rv = uvm_fault(map, trunc_page(va), ftype);
    213  1.55       chs 			pcb->pcb_onfault = fb;
    214   1.1    simonb 			if (rv == 0)
    215  1.68       rin 				return;
    216  1.78       rin out:
    217  1.55       chs 			if (fb != NULL) {
    218  1.58      matt 				tf->tf_pid = KERNEL_PID;
    219  1.58      matt 				tf->tf_srr0 = fb->fb_pc;
    220  1.58      matt 				tf->tf_srr1 |= PSL_IR; /* Re-enable IMMU */
    221  1.58      matt 				tf->tf_cr = fb->fb_cr;
    222  1.58      matt 				tf->tf_fixreg[1] = fb->fb_sp;
    223  1.58      matt 				tf->tf_fixreg[2] = fb->fb_r2;
    224  1.58      matt 				tf->tf_fixreg[3] = 1; /* Return TRUE */
    225  1.58      matt 				memcpy(&tf->tf_fixreg[13], fb->fb_fixreg,
    226  1.11      matt 				    sizeof(fb->fb_fixreg));
    227  1.68       rin 				return;
    228   1.1    simonb 			}
    229   1.1    simonb 		}
    230   1.1    simonb 		goto brain_damage;
    231   1.7    simonb 
    232   1.1    simonb 	case EXC_DSI|EXC_USER:
    233   1.1    simonb 		/* FALLTHROUGH */
    234   1.1    simonb 	case EXC_DTMISS|EXC_USER:
    235  1.58      matt 		if (tf->tf_esr & (ESR_DST|ESR_DIZ))
    236   1.3       chs 			ftype = VM_PROT_WRITE;
    237   1.1    simonb 
    238  1.13    simonb 		DBPRINTF(TDB_ALL,
    239  1.13    simonb 		    ("trap(EXC_DSI|EXC_USER) at %lx %s fault on %lx %x\n",
    240  1.58      matt 		    tf->tf_srr0, (ftype & VM_PROT_WRITE) ? "write" : "read",
    241  1.58      matt 		    tf->tf_dear, tf->tf_esr));
    242  1.13    simonb 		KASSERT(l == curlwp && (l->l_stat == LSONPROC));
    243  1.55       chs //		KASSERT(curpcb->pcb_onfault == NULL);
    244  1.58      matt 		rv = uvm_fault(&p->p_vmspace->vm_map, trunc_page(tf->tf_dear),
    245  1.32  drochner 		    ftype);
    246   1.1    simonb 		if (rv == 0) {
    247  1.13    simonb 			break;
    248   1.1    simonb 		}
    249  1.19   thorpej 		KSI_INIT_TRAP(&ksi);
    250  1.17      matt 		ksi.ksi_signo = SIGSEGV;
    251  1.17      matt 		ksi.ksi_trap = EXC_DSI;
    252  1.58      matt 		ksi.ksi_addr = (void *)tf->tf_dear;
    253   1.1    simonb 		if (rv == ENOMEM) {
    254  1.10   thorpej 			printf("UVM: pid %d (%s) lid %d, uid %d killed: "
    255  1.13    simonb 			    "out of swap\n",
    256  1.13    simonb 			    p->p_pid, p->p_comm, l->l_lid,
    257  1.36        ad 			    l->l_cred ?
    258  1.36        ad 			    kauth_cred_geteuid(l->l_cred) : -1);
    259  1.17      matt 			ksi.ksi_signo = SIGKILL;
    260   1.1    simonb 		}
    261  1.17      matt 		trapsignal(l, &ksi);
    262   1.1    simonb 		break;
    263  1.15       chs 
    264   1.1    simonb 	case EXC_ITMISS|EXC_USER:
    265   1.1    simonb 	case EXC_ISI|EXC_USER:
    266  1.15       chs 		ftype = VM_PROT_EXECUTE;
    267  1.13    simonb 		DBPRINTF(TDB_ALL,
    268  1.15       chs 		    ("trap(EXC_ISI|EXC_USER) at %lx execute fault tf %p\n",
    269  1.58      matt 		    tf->tf_srr0, tf));
    270  1.55       chs //		KASSERT(curpcb->pcb_onfault == NULL);
    271  1.58      matt 		rv = uvm_fault(&p->p_vmspace->vm_map, trunc_page(tf->tf_srr0),
    272  1.32  drochner 		    ftype);
    273   1.1    simonb 		if (rv == 0) {
    274  1.13    simonb 			break;
    275   1.1    simonb 		}
    276  1.19   thorpej 		KSI_INIT_TRAP(&ksi);
    277  1.17      matt 		ksi.ksi_signo = SIGSEGV;
    278  1.17      matt 		ksi.ksi_trap = EXC_ISI;
    279  1.58      matt 		ksi.ksi_addr = (void *)tf->tf_srr0;
    280  1.21  drochner 		ksi.ksi_code = (rv == EACCES ? SEGV_ACCERR : SEGV_MAPERR);
    281  1.17      matt 		trapsignal(l, &ksi);
    282   1.1    simonb 		break;
    283   1.1    simonb 
    284   1.1    simonb 	case EXC_AST|EXC_USER:
    285  1.62      matt 		cpu_ast(l, curcpu());
    286   1.1    simonb 		break;
    287   1.1    simonb 
    288   1.1    simonb 	case EXC_ALI|EXC_USER:
    289  1.58      matt 		if (fix_unaligned(l, tf) != 0) {
    290  1.19   thorpej 			KSI_INIT_TRAP(&ksi);
    291  1.17      matt 			ksi.ksi_signo = SIGBUS;
    292  1.17      matt 			ksi.ksi_trap = EXC_ALI;
    293  1.58      matt 			ksi.ksi_addr = (void *)tf->tf_dear;
    294  1.17      matt 			trapsignal(l, &ksi);
    295  1.17      matt 		} else
    296  1.58      matt 			tf->tf_srr0 += 4;
    297   1.1    simonb 		break;
    298   1.1    simonb 
    299   1.1    simonb 	case EXC_PGM|EXC_USER:
    300   1.7    simonb 		/*
    301   1.7    simonb 		 * Illegal insn:
    302   1.1    simonb 		 *
    303  1.67       snj 		 * let's try to see if its FPU and can be emulated.
    304   1.1    simonb 		 */
    305  1.57      matt 		curcpu()->ci_data.cpu_ntrap++;
    306  1.53     rmind 		pcb = lwp_getpcb(l);
    307  1.53     rmind 
    308  1.66      matt 		if (__predict_false(!fpu_used_p(l))) {
    309  1.53     rmind 			memset(&pcb->pcb_fpu, 0, sizeof(pcb->pcb_fpu));
    310  1.66      matt 			fpu_mark_used(l);
    311   1.1    simonb 		}
    312   1.1    simonb 
    313  1.65      matt 		if (fpu_emulate(tf, &pcb->pcb_fpu, &ksi)) {
    314  1.65      matt 			if (ksi.ksi_signo == 0)	/* was emulated */
    315  1.65      matt 				break;
    316  1.65      matt 		} else {
    317  1.65      matt 			ksi.ksi_signo = SIGILL;
    318  1.65      matt 			ksi.ksi_code = ILL_ILLOPC;
    319  1.17      matt 			ksi.ksi_trap = EXC_PGM;
    320  1.58      matt 			ksi.ksi_addr = (void *)tf->tf_srr0;
    321   1.1    simonb 		}
    322  1.65      matt 
    323  1.65      matt 		trapsignal(l, &ksi);
    324   1.1    simonb 		break;
    325   1.1    simonb 
    326   1.1    simonb 	case EXC_MCHK:
    327   1.1    simonb 		{
    328  1.11      matt 			struct faultbuf *fb;
    329   1.1    simonb 
    330  1.53     rmind 			pcb = lwp_getpcb(l);
    331  1.53     rmind 			if ((fb = pcb->pcb_onfault) != NULL) {
    332  1.58      matt 				tf->tf_pid = KERNEL_PID;
    333  1.58      matt 				tf->tf_srr0 = fb->fb_pc;
    334  1.58      matt 				tf->tf_srr1 |= PSL_IR; /* Re-enable IMMU */
    335  1.58      matt 				tf->tf_fixreg[1] = fb->fb_sp;
    336  1.58      matt 				tf->tf_fixreg[2] = fb->fb_r2;
    337  1.58      matt 				tf->tf_fixreg[3] = 1; /* Return TRUE */
    338  1.58      matt 				tf->tf_cr = fb->fb_cr;
    339  1.58      matt 				memcpy(&tf->tf_fixreg[13], fb->fb_fixreg,
    340  1.11      matt 				    sizeof(fb->fb_fixreg));
    341  1.68       rin 				return;
    342   1.1    simonb 			}
    343   1.1    simonb 		}
    344   1.1    simonb 		goto brain_damage;
    345  1.68       rin 
    346   1.1    simonb 	default:
    347  1.68       rin brain_damage:
    348  1.58      matt 		printf("trap type 0x%x at 0x%lx\n", type, tf->tf_srr0);
    349  1.44   garbled #if defined(DDB) || defined(KGDB)
    350  1.58      matt 		if (kdb_trap(type, tf))
    351  1.68       rin 			return;
    352   1.1    simonb #endif
    353   1.1    simonb #ifdef TRAP_PANICWAIT
    354   1.1    simonb 		printf("Press a key to panic.\n");
    355   1.1    simonb 		cngetc();
    356   1.1    simonb #endif
    357   1.1    simonb 		panic("trap");
    358   1.1    simonb 	}
    359   1.1    simonb 
    360  1.73       rin 	/* Invoke powerpc userret code */
    361  1.73       rin 	userret(l, tf);
    362   1.1    simonb }
    363   1.1    simonb 
    364   1.1    simonb int
    365   1.1    simonb ctx_setup(int ctx, int srr1)
    366   1.1    simonb {
    367   1.1    simonb 	volatile struct pmap *pm;
    368   1.1    simonb 
    369   1.1    simonb 	/* Update PID if we're returning to user mode. */
    370   1.1    simonb 	if (srr1 & PSL_PR) {
    371   1.1    simonb 		pm = curproc->p_vmspace->vm_map.pmap;
    372   1.1    simonb 		if (!pm->pm_ctx) {
    373  1.26       scw 			ctx_alloc(__UNVOLATILE(pm));
    374   1.1    simonb 		}
    375   1.1    simonb 		ctx = pm->pm_ctx;
    376   1.1    simonb 		if (srr1 & PSL_SE) {
    377   1.1    simonb 			int dbreg, mask = 0x48000000;
    378   1.1    simonb 				/*
    379   1.1    simonb 				 * Set the Internal Debug and
    380   1.1    simonb 				 * Instruction Completion bits of
    381   1.1    simonb 				 * the DBCR0 register.
    382   1.1    simonb 				 *
    383   1.1    simonb 				 * XXX this is also used by jtag debuggers...
    384   1.1    simonb 				 */
    385  1.28     perry 			__asm volatile("mfspr %0,0x3f2;"
    386  1.13    simonb 			    "or %0,%0,%1;"
    387  1.13    simonb 			    "mtspr 0x3f2,%0;" :
    388  1.13    simonb 			    "=&r" (dbreg) : "r" (mask));
    389   1.1    simonb 		}
    390   1.1    simonb 	}
    391   1.1    simonb 	else if (!ctx) {
    392   1.1    simonb 		ctx = KERNEL_PID;
    393   1.1    simonb 	}
    394   1.1    simonb 	return (ctx);
    395   1.1    simonb }
    396   1.1    simonb 
    397   1.1    simonb /*
    398   1.1    simonb  * Used by copyin()/copyout()
    399   1.1    simonb  */
    400  1.50       dsl extern vaddr_t vmaprange(struct proc *, vaddr_t, vsize_t, int);
    401  1.50       dsl extern void vunmaprange(vaddr_t, vsize_t);
    402  1.50       dsl static int bigcopyin(const void *, void *, size_t );
    403  1.50       dsl static int bigcopyout(const void *, void *, size_t );
    404   1.1    simonb 
    405   1.1    simonb int
    406   1.1    simonb copyin(const void *udaddr, void *kaddr, size_t len)
    407   1.1    simonb {
    408   1.1    simonb 	struct pmap *pm = curproc->p_vmspace->vm_map.pmap;
    409  1.55       chs 	int rv, msr, pid, tmp, ctx, count = 0;
    410  1.11      matt 	struct faultbuf env;
    411   1.1    simonb 
    412   1.1    simonb 	/* For bigger buffers use the faster copy */
    413  1.46   hpeyerl 	if (len > 1024)
    414  1.25    simonb 		return (bigcopyin(udaddr, kaddr, len));
    415   1.1    simonb 
    416  1.55       chs 	if ((rv = setfault(&env))) {
    417  1.55       chs 		curpcb->pcb_onfault = NULL;
    418  1.55       chs 		return rv;
    419   1.1    simonb 	}
    420   1.1    simonb 
    421   1.1    simonb 	if (!(ctx = pm->pm_ctx)) {
    422   1.1    simonb 		/* No context -- assign it one */
    423   1.1    simonb 		ctx_alloc(pm);
    424   1.1    simonb 		ctx = pm->pm_ctx;
    425   1.1    simonb 	}
    426   1.1    simonb 
    427  1.46   hpeyerl 	__asm volatile(
    428  1.76       rin 		"   mfmsr %[msr];"		/* Save MSR */
    429  1.76       rin 		"   li %[pid],0x20;"
    430  1.76       rin 		"   andc %[pid],%[msr],%[pid]; mtmsr %[pid];" /* Disable IMMU */
    431  1.76       rin 		"   mfpid %[pid];"		/* Save old PID */
    432  1.46   hpeyerl 		"   sync; isync;"
    433  1.46   hpeyerl 
    434  1.76       rin 		"   srwi. %[count],%[len],0x2;"	/* How many words? */
    435  1.76       rin 		"   beq- 2f;"			/* No words. Go do bytes */
    436  1.46   hpeyerl 		"   mtctr %[count];"
    437  1.46   hpeyerl 		"1: mtpid %[ctx]; sync;"
    438  1.77       rin #ifdef PPC_IBM403
    439  1.76       rin 		"   lswi %[tmp],%[udaddr],4;"	/* Load user word */
    440  1.77       rin #else
    441  1.77       rin 		"   lwz %[tmp],0(%[udaddr]);"
    442  1.77       rin #endif
    443  1.76       rin 		"   addi %[udaddr],%[udaddr],0x4;" /* next udaddr word */
    444  1.46   hpeyerl 		"   sync; isync;"
    445  1.76       rin 		"   mtpid %[pid]; sync;"
    446  1.77       rin #ifdef PPC_IBM403
    447  1.76       rin 		"   stswi %[tmp],%[kaddr],4;"	/* Store kernel word */
    448  1.77       rin #else
    449  1.77       rin 		"   stw %[tmp],0(%[kaddr]);"
    450  1.77       rin #endif
    451  1.77       rin 		"   dcbst 0,%[kaddr];"		/* flush cache */
    452  1.76       rin 		"   addi %[kaddr],%[kaddr],0x4;" /* next udaddr word */
    453  1.46   hpeyerl 		"   sync; isync;"
    454  1.76       rin 		"   bdnz 1b;"			/* repeat */
    455  1.46   hpeyerl 
    456  1.76       rin 		"2: andi. %[count],%[len],0x3;"	/* How many remaining bytes? */
    457  1.46   hpeyerl 		"   addi %[count],%[count],0x1;"
    458  1.46   hpeyerl 		"   mtctr %[count];"
    459  1.76       rin 		"3: bdz 10f;"			/* while count */
    460  1.76       rin 		"   mtpid %[ctx]; sync;"
    461  1.76       rin 		"   lbz %[tmp],0(%[udaddr]);"	/* Load user byte */
    462  1.76       rin 		"   addi %[udaddr],%[udaddr],0x1;" /* next udaddr byte */
    463  1.46   hpeyerl 		"   sync; isync;"
    464  1.46   hpeyerl 		"   mtpid %[pid]; sync;"
    465  1.76       rin 		"   stb %[tmp],0(%[kaddr]);"	/* Store kernel byte */
    466  1.77       rin 		"   dcbst 0,%[kaddr];"		/* flush cache */
    467  1.46   hpeyerl 		"   addi %[kaddr],%[kaddr],0x1;"
    468  1.46   hpeyerl 		"   sync; isync;"
    469  1.46   hpeyerl 		"   b 3b;"
    470  1.76       rin 		"10:mtpid %[pid]; mtmsr %[msr]; sync; isync;"
    471  1.76       rin 						/* Restore PID and MSR */
    472  1.46   hpeyerl 		: [msr] "=&r" (msr), [pid] "=&r" (pid), [tmp] "=&r" (tmp)
    473  1.76       rin 		: [udaddr] "b" (udaddr), [ctx] "b" (ctx), [kaddr] "b" (kaddr),
    474  1.76       rin 		  [len] "b" (len), [count] "b" (count));
    475   1.1    simonb 
    476  1.55       chs 	curpcb->pcb_onfault = NULL;
    477   1.1    simonb 	return 0;
    478   1.1    simonb }
    479   1.1    simonb 
    480   1.1    simonb static int
    481   1.1    simonb bigcopyin(const void *udaddr, void *kaddr, size_t len)
    482   1.1    simonb {
    483   1.1    simonb 	const char *up;
    484   1.1    simonb 	char *kp = kaddr;
    485  1.10   thorpej 	struct lwp *l = curlwp;
    486  1.10   thorpej 	struct proc *p;
    487  1.55       chs 	struct faultbuf env;
    488   1.1    simonb 	int error;
    489   1.1    simonb 
    490  1.10   thorpej 	p = l->l_proc;
    491  1.10   thorpej 
    492   1.1    simonb 	/*
    493   1.7    simonb 	 * Stolen from physio():
    494   1.1    simonb 	 */
    495  1.37       chs 	error = uvm_vslock(p->p_vmspace, __UNCONST(udaddr), len, VM_PROT_READ);
    496   1.1    simonb 	if (error) {
    497  1.55       chs 		return error;
    498   1.1    simonb 	}
    499   1.1    simonb 	up = (char *)vmaprange(p, (vaddr_t)udaddr, len, VM_PROT_READ);
    500   1.1    simonb 
    501  1.55       chs 	if ((error = setfault(&env)) == 0) {
    502  1.55       chs 		memcpy(kp, up, len);
    503  1.55       chs 	}
    504  1.55       chs 
    505  1.55       chs 	curpcb->pcb_onfault = NULL;
    506   1.1    simonb 	vunmaprange((vaddr_t)up, len);
    507  1.37       chs 	uvm_vsunlock(p->p_vmspace, __UNCONST(udaddr), len);
    508   1.1    simonb 
    509  1.55       chs 	return error;
    510   1.1    simonb }
    511   1.1    simonb 
    512   1.1    simonb int
    513   1.1    simonb copyout(const void *kaddr, void *udaddr, size_t len)
    514   1.1    simonb {
    515   1.1    simonb 	struct pmap *pm = curproc->p_vmspace->vm_map.pmap;
    516  1.55       chs 	int rv, msr, pid, tmp, ctx, count = 0;
    517  1.11      matt 	struct faultbuf env;
    518   1.1    simonb 
    519   1.1    simonb 	/* For big copies use more efficient routine */
    520  1.46   hpeyerl 	if (len > 1024)
    521  1.25    simonb 		return (bigcopyout(kaddr, udaddr, len));
    522   1.1    simonb 
    523  1.55       chs 	if ((rv = setfault(&env))) {
    524  1.55       chs 		curpcb->pcb_onfault = NULL;
    525  1.55       chs 		return rv;
    526   1.1    simonb 	}
    527   1.1    simonb 
    528   1.1    simonb 	if (!(ctx = pm->pm_ctx)) {
    529   1.1    simonb 		/* No context -- assign it one */
    530   1.1    simonb 		ctx_alloc(pm);
    531   1.1    simonb 		ctx = pm->pm_ctx;
    532   1.1    simonb 	}
    533   1.1    simonb 
    534  1.46   hpeyerl 	__asm volatile(
    535  1.76       rin 		"   mfmsr %[msr];"		/* Save MSR */
    536  1.76       rin 		"   li %[pid],0x20;"
    537  1.76       rin 		"   andc %[pid],%[msr],%[pid]; mtmsr %[pid];" /* Disable IMMU */
    538  1.76       rin 		"   mfpid %[pid];"		/* Save old PID */
    539  1.46   hpeyerl 		"   sync; isync;"
    540  1.46   hpeyerl 
    541  1.76       rin 		"   srwi. %[count],%[len],0x2;"	/* How many words? */
    542  1.76       rin 		"   beq- 2f;"			/* No words. Go do bytes */
    543  1.46   hpeyerl 		"   mtctr %[count];"
    544  1.76       rin 		"1: mtpid %[pid]; sync;"
    545  1.77       rin #ifdef PPC_IBM403
    546  1.76       rin 		"   lswi %[tmp],%[kaddr],4;"	/* Load kernel word */
    547  1.77       rin #else
    548  1.77       rin 		"   lwz %[tmp],0(%[kaddr]);"
    549  1.77       rin #endif
    550  1.76       rin 		"   addi %[kaddr],%[kaddr],0x4;" /* next kaddr word */
    551  1.46   hpeyerl 		"   sync; isync;"
    552  1.46   hpeyerl 		"   mtpid %[ctx]; sync;"
    553  1.77       rin #ifdef PPC_IBM403
    554  1.76       rin 		"   stswi %[tmp],%[udaddr],4;"	/* Store user word */
    555  1.77       rin #else
    556  1.77       rin 		"   stw %[tmp],0(%[udaddr]);"
    557  1.77       rin #endif
    558  1.77       rin 		"   dcbst 0,%[udaddr];"		/* flush cache */
    559  1.76       rin 		"   addi %[udaddr],%[udaddr],0x4;" /* next udaddr word */
    560  1.46   hpeyerl 		"   sync; isync;"
    561  1.76       rin 		"   bdnz 1b;"			/* repeat */
    562  1.46   hpeyerl 
    563  1.76       rin 		"2: andi. %[count],%[len],0x3;"	/* How many remaining bytes? */
    564  1.46   hpeyerl 		"   addi %[count],%[count],0x1;"
    565  1.46   hpeyerl 		"   mtctr %[count];"
    566  1.76       rin 		"3: bdz  10f;"			/* while count */
    567  1.76       rin 		"   mtpid %[pid]; sync;"
    568  1.76       rin 		"   lbz %[tmp],0(%[kaddr]);"	/* Load kernel byte */
    569  1.76       rin 		"   addi %[kaddr],%[kaddr],0x1;" /* next kaddr byte */
    570  1.46   hpeyerl 		"   sync; isync;"
    571  1.46   hpeyerl 		"   mtpid %[ctx]; sync;"
    572  1.76       rin 		"   stb %[tmp],0(%[udaddr]);"	/* Store user byte */
    573  1.77       rin 		"   dcbst 0,%[udaddr];"		/* flush cache */
    574  1.46   hpeyerl 		"   addi %[udaddr],%[udaddr],0x1;"
    575  1.46   hpeyerl 		"   sync; isync;"
    576  1.46   hpeyerl 		"   b 3b;"
    577  1.76       rin 		"10:mtpid %[pid]; mtmsr %[msr]; sync; isync;"
    578  1.76       rin 						/* Restore PID and MSR */
    579  1.46   hpeyerl 		: [msr] "=&r" (msr), [pid] "=&r" (pid), [tmp] "=&r" (tmp)
    580  1.76       rin 		: [udaddr] "b" (udaddr), [ctx] "b" (ctx), [kaddr] "b" (kaddr),
    581  1.76       rin 		  [len] "b" (len), [count] "b" (count));
    582   1.1    simonb 
    583  1.55       chs 	curpcb->pcb_onfault = NULL;
    584   1.1    simonb 	return 0;
    585   1.1    simonb }
    586   1.1    simonb 
    587   1.1    simonb static int
    588   1.1    simonb bigcopyout(const void *kaddr, void *udaddr, size_t len)
    589   1.1    simonb {
    590   1.1    simonb 	char *up;
    591  1.26       scw 	const char *kp = (const char *)kaddr;
    592  1.10   thorpej 	struct lwp *l = curlwp;
    593  1.10   thorpej 	struct proc *p;
    594  1.55       chs 	struct faultbuf env;
    595   1.1    simonb 	int error;
    596   1.1    simonb 
    597  1.10   thorpej 	p = l->l_proc;
    598  1.10   thorpej 
    599   1.1    simonb 	/*
    600   1.7    simonb 	 * Stolen from physio():
    601   1.1    simonb 	 */
    602  1.37       chs 	error = uvm_vslock(p->p_vmspace, udaddr, len, VM_PROT_WRITE);
    603   1.1    simonb 	if (error) {
    604  1.55       chs 		return error;
    605   1.1    simonb 	}
    606   1.7    simonb 	up = (char *)vmaprange(p, (vaddr_t)udaddr, len,
    607  1.13    simonb 	    VM_PROT_READ | VM_PROT_WRITE);
    608   1.1    simonb 
    609  1.55       chs 	if ((error = setfault(&env)) == 0) {
    610  1.55       chs 		memcpy(up, kp, len);
    611  1.55       chs 	}
    612  1.55       chs 
    613  1.55       chs 	curpcb->pcb_onfault = NULL;
    614   1.1    simonb 	vunmaprange((vaddr_t)up, len);
    615  1.37       chs 	uvm_vsunlock(p->p_vmspace, udaddr, len);
    616   1.1    simonb 
    617  1.55       chs 	return error;
    618   1.1    simonb }
    619   1.1    simonb 
    620   1.1    simonb /*
    621   1.1    simonb  * kcopy(const void *src, void *dst, size_t len);
    622   1.1    simonb  *
    623   1.1    simonb  * Copy len bytes from src to dst, aborting if we encounter a fatal
    624   1.1    simonb  * page fault.
    625   1.1    simonb  *
    626   1.1    simonb  * kcopy() _must_ save and restore the old fault handler since it is
    627   1.1    simonb  * called by uiomove(), which may be in the path of servicing a non-fatal
    628   1.1    simonb  * page fault.
    629   1.1    simonb  */
    630   1.1    simonb int
    631   1.1    simonb kcopy(const void *src, void *dst, size_t len)
    632   1.1    simonb {
    633  1.11      matt 	struct faultbuf env, *oldfault;
    634  1.55       chs 	int rv;
    635   1.1    simonb 
    636   1.1    simonb 	oldfault = curpcb->pcb_onfault;
    637  1.55       chs 	if ((rv = setfault(&env))) {
    638   1.1    simonb 		curpcb->pcb_onfault = oldfault;
    639  1.55       chs 		return rv;
    640   1.1    simonb 	}
    641   1.1    simonb 
    642   1.2       wiz 	memcpy(dst, src, len);
    643   1.1    simonb 
    644   1.1    simonb 	curpcb->pcb_onfault = oldfault;
    645   1.1    simonb 	return 0;
    646   1.1    simonb }
    647   1.1    simonb 
    648  1.75       rin #if 0
    649   1.1    simonb int
    650   1.1    simonb badaddr(void *addr, size_t size)
    651   1.1    simonb {
    652   1.1    simonb 
    653   1.1    simonb 	return badaddr_read(addr, size, NULL);
    654   1.1    simonb }
    655   1.1    simonb 
    656   1.1    simonb int
    657   1.1    simonb badaddr_read(void *addr, size_t size, int *rptr)
    658   1.1    simonb {
    659  1.11      matt 	struct faultbuf env;
    660   1.1    simonb 	int x;
    661   1.1    simonb 
    662   1.1    simonb 	/* Get rid of any stale machine checks that have been waiting.  */
    663  1.28     perry 	__asm volatile ("sync; isync");
    664   1.1    simonb 
    665  1.11      matt 	if (setfault(&env)) {
    666  1.55       chs 		curpcb->pcb_onfault = NULL;
    667  1.28     perry 		__asm volatile ("sync");
    668   1.1    simonb 		return 1;
    669   1.1    simonb 	}
    670   1.1    simonb 
    671  1.28     perry 	__asm volatile ("sync");
    672   1.1    simonb 
    673   1.1    simonb 	switch (size) {
    674   1.1    simonb 	case 1:
    675   1.1    simonb 		x = *(volatile int8_t *)addr;
    676   1.1    simonb 		break;
    677   1.1    simonb 	case 2:
    678   1.1    simonb 		x = *(volatile int16_t *)addr;
    679   1.1    simonb 		break;
    680   1.1    simonb 	case 4:
    681   1.1    simonb 		x = *(volatile int32_t *)addr;
    682   1.1    simonb 		break;
    683   1.1    simonb 	default:
    684   1.1    simonb 		panic("badaddr: invalid size (%d)", size);
    685   1.1    simonb 	}
    686   1.1    simonb 
    687   1.1    simonb 	/* Make sure we took the machine check, if we caused one. */
    688  1.28     perry 	__asm volatile ("sync; isync");
    689   1.1    simonb 
    690  1.55       chs 	curpcb->pcb_onfault = NULL;
    691  1.28     perry 	__asm volatile ("sync");	/* To be sure. */
    692   1.1    simonb 
    693   1.1    simonb 	/* Use the value to avoid reorder. */
    694   1.1    simonb 	if (rptr)
    695   1.1    simonb 		*rptr = x;
    696   1.1    simonb 
    697   1.1    simonb 	return 0;
    698   1.1    simonb }
    699  1.75       rin #endif
    700   1.1    simonb 
    701   1.1    simonb /*
    702   1.1    simonb  * For now, this only deals with the particular unaligned access case
    703   1.1    simonb  * that gcc tends to generate.  Eventually it should handle all of the
    704   1.1    simonb  * possibilities that can happen on a 32-bit PowerPC in big-endian mode.
    705   1.1    simonb  */
    706   1.1    simonb 
    707   1.1    simonb static int
    708  1.58      matt fix_unaligned(struct lwp *l, struct trapframe *tf)
    709   1.1    simonb {
    710   1.1    simonb 
    711   1.1    simonb 	return -1;
    712  1.10   thorpej }
    713  1.70   thorpej 
    714  1.70   thorpej /*
    715  1.70   thorpej  * XXX Extremely lame implementations of _ufetch_* / _ustore_*.  IBM 4xx
    716  1.70   thorpej  * experts should make versions that are good.
    717  1.70   thorpej  */
    718  1.70   thorpej 
    719  1.70   thorpej #define UFETCH(sz)							\
    720  1.70   thorpej int									\
    721  1.70   thorpej _ufetch_ ## sz(const uint ## sz ## _t *uaddr, uint ## sz ## _t *valp)	\
    722  1.70   thorpej {									\
    723  1.70   thorpej 	return copyin(uaddr, valp, sizeof(*valp));			\
    724  1.70   thorpej }
    725  1.70   thorpej 
    726  1.70   thorpej UFETCH(8)
    727  1.70   thorpej UFETCH(16)
    728  1.70   thorpej UFETCH(32)
    729  1.70   thorpej 
    730  1.70   thorpej #define USTORE(sz)							\
    731  1.70   thorpej int									\
    732  1.70   thorpej _ustore_ ## sz(uint ## sz ## _t *uaddr, uint ## sz ## _t val)		\
    733  1.70   thorpej {									\
    734  1.70   thorpej 	return copyout(&val, uaddr, sizeof(val));			\
    735  1.70   thorpej }
    736  1.70   thorpej 
    737  1.70   thorpej USTORE(8)
    738  1.70   thorpej USTORE(16)
    739  1.70   thorpej USTORE(32)
    740