trap.c revision 1.9 1 1.9 thorpej /* $NetBSD: trap.c,v 1.9 2002/11/25 05:11:32 thorpej Exp $ */
2 1.1 simonb
3 1.1 simonb /*
4 1.1 simonb * Copyright 2001 Wasabi Systems, Inc.
5 1.1 simonb * All rights reserved.
6 1.1 simonb *
7 1.1 simonb * Written by Eduardo Horvath and Simon Burge for Wasabi Systems, Inc.
8 1.1 simonb *
9 1.1 simonb * Redistribution and use in source and binary forms, with or without
10 1.1 simonb * modification, are permitted provided that the following conditions
11 1.1 simonb * are met:
12 1.1 simonb * 1. Redistributions of source code must retain the above copyright
13 1.1 simonb * notice, this list of conditions and the following disclaimer.
14 1.1 simonb * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 simonb * notice, this list of conditions and the following disclaimer in the
16 1.1 simonb * documentation and/or other materials provided with the distribution.
17 1.1 simonb * 3. All advertising materials mentioning features or use of this software
18 1.1 simonb * must display the following acknowledgement:
19 1.1 simonb * This product includes software developed for the NetBSD Project by
20 1.1 simonb * Wasabi Systems, Inc.
21 1.1 simonb * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 simonb * or promote products derived from this software without specific prior
23 1.1 simonb * written permission.
24 1.1 simonb *
25 1.1 simonb * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 simonb * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 simonb * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 simonb * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 simonb * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 simonb * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 simonb * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 simonb * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 simonb * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 simonb * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 simonb * POSSIBILITY OF SUCH DAMAGE.
36 1.1 simonb */
37 1.1 simonb
38 1.1 simonb /*
39 1.1 simonb * Copyright (C) 1995, 1996 Wolfgang Solfrank.
40 1.1 simonb * Copyright (C) 1995, 1996 TooLs GmbH.
41 1.1 simonb * All rights reserved.
42 1.1 simonb *
43 1.1 simonb * Redistribution and use in source and binary forms, with or without
44 1.1 simonb * modification, are permitted provided that the following conditions
45 1.1 simonb * are met:
46 1.1 simonb * 1. Redistributions of source code must retain the above copyright
47 1.1 simonb * notice, this list of conditions and the following disclaimer.
48 1.1 simonb * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 simonb * notice, this list of conditions and the following disclaimer in the
50 1.1 simonb * documentation and/or other materials provided with the distribution.
51 1.1 simonb * 3. All advertising materials mentioning features or use of this software
52 1.1 simonb * must display the following acknowledgement:
53 1.1 simonb * This product includes software developed by TooLs GmbH.
54 1.1 simonb * 4. The name of TooLs GmbH may not be used to endorse or promote products
55 1.1 simonb * derived from this software without specific prior written permission.
56 1.1 simonb *
57 1.1 simonb * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
58 1.1 simonb * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
59 1.1 simonb * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
60 1.1 simonb * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
61 1.1 simonb * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
62 1.1 simonb * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
63 1.1 simonb * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
64 1.1 simonb * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
65 1.1 simonb * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
66 1.1 simonb * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
67 1.1 simonb */
68 1.1 simonb
69 1.1 simonb #include "opt_altivec.h"
70 1.1 simonb #include "opt_ddb.h"
71 1.1 simonb #include "opt_ktrace.h"
72 1.4 christos #include "opt_systrace.h"
73 1.1 simonb #include "opt_syscall_debug.h"
74 1.1 simonb
75 1.1 simonb #include <sys/param.h>
76 1.1 simonb #include <sys/proc.h>
77 1.1 simonb #include <sys/reboot.h>
78 1.1 simonb #include <sys/syscall.h>
79 1.1 simonb #include <sys/systm.h>
80 1.1 simonb #include <sys/user.h>
81 1.4 christos #ifdef KTRACE
82 1.1 simonb #include <sys/ktrace.h>
83 1.4 christos #endif
84 1.4 christos #ifdef SYSTRACE
85 1.4 christos #include <sys/systrace.h>
86 1.4 christos #endif
87 1.1 simonb
88 1.1 simonb #include <uvm/uvm_extern.h>
89 1.1 simonb
90 1.1 simonb #include <dev/cons.h>
91 1.1 simonb
92 1.1 simonb #include <machine/cpu.h>
93 1.1 simonb #include <machine/db_machdep.h>
94 1.1 simonb #include <machine/fpu.h>
95 1.1 simonb #include <machine/frame.h>
96 1.1 simonb #include <machine/pcb.h>
97 1.1 simonb #include <machine/psl.h>
98 1.1 simonb #include <machine/trap.h>
99 1.1 simonb
100 1.1 simonb #include <powerpc/spr.h>
101 1.1 simonb #include <powerpc/ibm4xx/pmap.h>
102 1.1 simonb #include <powerpc/ibm4xx/tlb.h>
103 1.1 simonb #include <powerpc/fpu/fpu_extern.h>
104 1.1 simonb
105 1.1 simonb /* These definitions should probably be somewhere else XXX */
106 1.1 simonb #define FIRSTARG 3 /* first argument is in reg 3 */
107 1.1 simonb #define NARGREG 8 /* 8 args are in registers */
108 1.1 simonb #define MOREARGS(sp) ((caddr_t)((int)(sp) + 8)) /* more args go here */
109 1.1 simonb
110 1.1 simonb #ifndef MULTIPROCESSOR
111 1.1 simonb volatile int astpending;
112 1.1 simonb volatile int want_resched;
113 1.1 simonb #endif
114 1.1 simonb
115 1.1 simonb static int fix_unaligned __P((struct proc *p, struct trapframe *frame));
116 1.1 simonb
117 1.1 simonb void trap __P((struct trapframe *)); /* Called from locore / trap_subr */
118 1.1 simonb int setfault __P((faultbuf)); /* defined in locore.S */
119 1.1 simonb /* Why are these not defined in a header? */
120 1.1 simonb int badaddr __P((void *, size_t));
121 1.1 simonb int badaddr_read __P((void *, size_t, int *));
122 1.1 simonb int ctx_setup __P((int, int));
123 1.1 simonb
124 1.1 simonb #ifdef DEBUG
125 1.1 simonb #define TDB_ALL 0x1
126 1.1 simonb int trapdebug = /* TDB_ALL */ 0;
127 1.1 simonb #define DBPRINTF(x, y) if (trapdebug & (x)) printf y
128 1.1 simonb #else
129 1.1 simonb #define DBPRINTF(x, y)
130 1.1 simonb #endif
131 1.1 simonb
132 1.1 simonb void
133 1.1 simonb trap(struct trapframe *frame)
134 1.1 simonb {
135 1.1 simonb struct proc *p = curproc;
136 1.1 simonb int type = frame->exc;
137 1.1 simonb int ftype, rv;
138 1.1 simonb
139 1.1 simonb KASSERT(p == 0 || (p->p_stat == SONPROC));
140 1.1 simonb
141 1.1 simonb if (frame->srr1 & PSL_PR)
142 1.1 simonb type |= EXC_USER;
143 1.1 simonb
144 1.1 simonb ftype = VM_PROT_READ;
145 1.1 simonb
146 1.7 simonb DBPRINTF(TDB_ALL, ("trap(%x) at %x from frame %p &frame %p\n",
147 1.1 simonb type, frame->srr0, frame, &frame));
148 1.1 simonb
149 1.1 simonb switch (type) {
150 1.1 simonb case EXC_DEBUG|EXC_USER:
151 1.1 simonb {
152 1.1 simonb int srr2, srr3;
153 1.1 simonb __asm __volatile("mfspr %0,0x3f0" : "=r" (rv), "=r" (srr2), "=r" (srr3) :);
154 1.1 simonb printf("debug reg is %x srr2 %x srr3 %x\n", rv, srr2, srr3);
155 1.1 simonb }
156 1.1 simonb /*
157 1.1 simonb * DEBUG intr -- probably single-step.
158 1.1 simonb */
159 1.1 simonb case EXC_TRC|EXC_USER:
160 1.1 simonb KERNEL_PROC_LOCK(p);
161 1.1 simonb frame->srr1 &= ~PSL_SE;
162 1.1 simonb trapsignal(p, SIGTRAP, EXC_TRC);
163 1.1 simonb KERNEL_PROC_UNLOCK(p);
164 1.1 simonb break;
165 1.7 simonb
166 1.1 simonb /* If we could not find and install appropriate TLB entry, fall through */
167 1.7 simonb
168 1.1 simonb case EXC_DSI:
169 1.1 simonb /* FALLTHROUGH */
170 1.1 simonb case EXC_DTMISS:
171 1.1 simonb {
172 1.1 simonb struct vm_map *map;
173 1.1 simonb vaddr_t va;
174 1.1 simonb faultbuf *fb = NULL;
175 1.1 simonb
176 1.1 simonb KERNEL_LOCK(LK_CANRECURSE|LK_EXCLUSIVE);
177 1.1 simonb va = frame->dear;
178 1.1 simonb if (frame->pid == KERNEL_PID) {
179 1.1 simonb map = kernel_map;
180 1.1 simonb } else {
181 1.1 simonb map = &p->p_vmspace->vm_map;
182 1.1 simonb }
183 1.1 simonb
184 1.1 simonb if (frame->esr & (ESR_DST|ESR_DIZ))
185 1.3 chs ftype = VM_PROT_WRITE;
186 1.1 simonb
187 1.7 simonb DBPRINTF(TDB_ALL, ("trap(EXC_DSI) at %x %s fault on %p esr %x\n",
188 1.1 simonb frame->srr0, (ftype&VM_PROT_WRITE) ? "write" : "read", (void *)va, frame->esr));
189 1.1 simonb rv = uvm_fault(map, trunc_page(va), 0, ftype);
190 1.1 simonb KERNEL_UNLOCK();
191 1.1 simonb if (rv == 0)
192 1.1 simonb goto done;
193 1.1 simonb if ((fb = p->p_addr->u_pcb.pcb_onfault) != NULL) {
194 1.1 simonb frame->pid = KERNEL_PID;
195 1.1 simonb frame->srr0 = (*fb)[0];
196 1.1 simonb frame->srr1 |= PSL_IR; /* Re-enable IMMU */
197 1.1 simonb frame->fixreg[1] = (*fb)[1];
198 1.1 simonb frame->fixreg[2] = (*fb)[2];
199 1.1 simonb frame->fixreg[3] = 1; /* Return TRUE */
200 1.1 simonb frame->cr = (*fb)[3];
201 1.2 wiz memcpy(&frame->fixreg[13], &(*fb)[4],
202 1.1 simonb 19 * sizeof(register_t));
203 1.1 simonb goto done;
204 1.1 simonb }
205 1.1 simonb }
206 1.1 simonb goto brain_damage;
207 1.7 simonb
208 1.1 simonb case EXC_DSI|EXC_USER:
209 1.1 simonb /* FALLTHROUGH */
210 1.1 simonb case EXC_DTMISS|EXC_USER:
211 1.1 simonb KERNEL_PROC_LOCK(p);
212 1.7 simonb
213 1.1 simonb if (frame->esr & (ESR_DST|ESR_DIZ))
214 1.3 chs ftype = VM_PROT_WRITE;
215 1.1 simonb
216 1.7 simonb DBPRINTF(TDB_ALL, ("trap(EXC_DSI|EXC_USER) at %x %s fault on %x %x\n",
217 1.1 simonb frame->srr0, (ftype&VM_PROT_WRITE) ? "write" : "read", frame->dear, frame->esr));
218 1.1 simonb KASSERT(p == curproc && (p->p_stat == SONPROC));
219 1.1 simonb rv = uvm_fault(&p->p_vmspace->vm_map,
220 1.1 simonb trunc_page(frame->dear), 0, ftype);
221 1.1 simonb if (rv == 0) {
222 1.1 simonb KERNEL_PROC_UNLOCK(p);
223 1.1 simonb break;
224 1.1 simonb }
225 1.1 simonb if (rv == ENOMEM) {
226 1.1 simonb printf("UVM: pid %d (%s), uid %d killed: "
227 1.1 simonb "out of swap\n",
228 1.1 simonb p->p_pid, p->p_comm,
229 1.1 simonb p->p_cred && p->p_ucred ?
230 1.1 simonb p->p_ucred->cr_uid : -1);
231 1.1 simonb trapsignal(p, SIGKILL, EXC_DSI);
232 1.1 simonb } else {
233 1.1 simonb trapsignal(p, SIGSEGV, EXC_DSI);
234 1.1 simonb }
235 1.1 simonb KERNEL_PROC_UNLOCK(p);
236 1.1 simonb break;
237 1.1 simonb case EXC_ITMISS|EXC_USER:
238 1.1 simonb case EXC_ISI|EXC_USER:
239 1.1 simonb KERNEL_PROC_LOCK(p);
240 1.1 simonb ftype = VM_PROT_READ | VM_PROT_EXECUTE;
241 1.7 simonb DBPRINTF(TDB_ALL, ("trap(EXC_ISI|EXC_USER) at %x %s fault on %x tf %p\n",
242 1.1 simonb frame->srr0, (ftype&VM_PROT_WRITE) ? "write" : "read", frame->srr0, frame));
243 1.1 simonb rv = uvm_fault(&p->p_vmspace->vm_map, trunc_page(frame->srr0), 0, ftype);
244 1.1 simonb if (rv == 0) {
245 1.1 simonb KERNEL_PROC_UNLOCK(p);
246 1.1 simonb break;
247 1.1 simonb }
248 1.1 simonb trapsignal(p, SIGSEGV, EXC_ISI);
249 1.1 simonb KERNEL_PROC_UNLOCK(p);
250 1.1 simonb break;
251 1.1 simonb
252 1.1 simonb case EXC_AST|EXC_USER:
253 1.1 simonb astpending = 0; /* we are about to do it */
254 1.1 simonb KERNEL_PROC_LOCK(p);
255 1.1 simonb uvmexp.softs++;
256 1.1 simonb if (p->p_flag & P_OWEUPC) {
257 1.1 simonb p->p_flag &= ~P_OWEUPC;
258 1.1 simonb ADDUPROF(p);
259 1.1 simonb }
260 1.1 simonb /* Check whether we are being preempted. */
261 1.1 simonb if (want_resched)
262 1.1 simonb preempt(NULL);
263 1.1 simonb KERNEL_PROC_UNLOCK(p);
264 1.1 simonb break;
265 1.1 simonb
266 1.1 simonb
267 1.1 simonb case EXC_ALI|EXC_USER:
268 1.1 simonb KERNEL_PROC_LOCK(p);
269 1.1 simonb if (fix_unaligned(p, frame) != 0)
270 1.1 simonb trapsignal(p, SIGBUS, EXC_ALI);
271 1.1 simonb else
272 1.1 simonb frame->srr0 += 4;
273 1.1 simonb KERNEL_PROC_UNLOCK(p);
274 1.1 simonb break;
275 1.1 simonb
276 1.1 simonb case EXC_PGM|EXC_USER:
277 1.7 simonb /*
278 1.7 simonb * Illegal insn:
279 1.1 simonb *
280 1.7 simonb * let's try to see if it's FPU and can be emulated.
281 1.1 simonb */
282 1.1 simonb uvmexp.traps ++;
283 1.1 simonb if (!(p->p_addr->u_pcb.pcb_flags & PCB_FPU)) {
284 1.2 wiz memset(&p->p_addr->u_pcb.pcb_fpu, 0,
285 1.1 simonb sizeof p->p_addr->u_pcb.pcb_fpu);
286 1.1 simonb p->p_addr->u_pcb.pcb_flags |= PCB_FPU;
287 1.1 simonb }
288 1.1 simonb
289 1.7 simonb if ((rv = fpu_emulate(frame,
290 1.1 simonb (struct fpreg *)&p->p_addr->u_pcb.pcb_fpu))) {
291 1.1 simonb KERNEL_PROC_LOCK(p);
292 1.1 simonb trapsignal(p, rv, EXC_PGM);
293 1.1 simonb KERNEL_PROC_UNLOCK(p);
294 1.1 simonb }
295 1.1 simonb break;
296 1.1 simonb
297 1.1 simonb case EXC_MCHK:
298 1.1 simonb {
299 1.1 simonb faultbuf *fb;
300 1.1 simonb
301 1.1 simonb if ((fb = p->p_addr->u_pcb.pcb_onfault) != NULL) {
302 1.1 simonb frame->pid = KERNEL_PID;
303 1.1 simonb frame->srr0 = (*fb)[0];
304 1.1 simonb frame->srr1 |= PSL_IR; /* Re-enable IMMU */
305 1.1 simonb frame->fixreg[1] = (*fb)[1];
306 1.1 simonb frame->fixreg[2] = (*fb)[2];
307 1.1 simonb frame->fixreg[3] = 1; /* Return TRUE */
308 1.1 simonb frame->cr = (*fb)[3];
309 1.2 wiz memcpy(&frame->fixreg[13], &(*fb)[4],
310 1.1 simonb 19 * sizeof(register_t));
311 1.1 simonb goto done;
312 1.1 simonb }
313 1.1 simonb }
314 1.1 simonb goto brain_damage;
315 1.1 simonb default:
316 1.1 simonb brain_damage:
317 1.1 simonb printf("trap type 0x%x at 0x%x\n", type, frame->srr0);
318 1.1 simonb #ifdef DDB
319 1.1 simonb if (kdb_trap(type, frame))
320 1.1 simonb goto done;
321 1.1 simonb #endif
322 1.1 simonb #ifdef TRAP_PANICWAIT
323 1.1 simonb printf("Press a key to panic.\n");
324 1.1 simonb cngetc();
325 1.1 simonb #endif
326 1.1 simonb panic("trap");
327 1.1 simonb }
328 1.1 simonb
329 1.1 simonb /* Take pending signals. */
330 1.1 simonb {
331 1.1 simonb int sig;
332 1.1 simonb
333 1.1 simonb while ((sig = CURSIG(p)) != 0)
334 1.1 simonb postsig(sig);
335 1.1 simonb }
336 1.1 simonb
337 1.1 simonb curcpu()->ci_schedstate.spc_curpriority = p->p_priority = p->p_usrpri;
338 1.1 simonb done:
339 1.9 thorpej return;
340 1.1 simonb }
341 1.1 simonb
342 1.1 simonb int
343 1.1 simonb ctx_setup(int ctx, int srr1)
344 1.1 simonb {
345 1.1 simonb volatile struct pmap *pm;
346 1.1 simonb
347 1.1 simonb /* Update PID if we're returning to user mode. */
348 1.1 simonb if (srr1 & PSL_PR) {
349 1.1 simonb pm = curproc->p_vmspace->vm_map.pmap;
350 1.1 simonb if (!pm->pm_ctx) {
351 1.1 simonb ctx_alloc((struct pmap *)pm);
352 1.1 simonb }
353 1.1 simonb ctx = pm->pm_ctx;
354 1.1 simonb if (srr1 & PSL_SE) {
355 1.1 simonb int dbreg, mask = 0x48000000;
356 1.1 simonb /*
357 1.1 simonb * Set the Internal Debug and
358 1.1 simonb * Instruction Completion bits of
359 1.1 simonb * the DBCR0 register.
360 1.1 simonb *
361 1.1 simonb * XXX this is also used by jtag debuggers...
362 1.1 simonb */
363 1.1 simonb __asm __volatile("mfspr %0,0x3f2;"
364 1.1 simonb "or %0,%0,%1;"
365 1.1 simonb "mtspr 0x3f2,%0;" :
366 1.1 simonb "=&r" (dbreg) : "r" (mask));
367 1.1 simonb }
368 1.1 simonb }
369 1.1 simonb else if (!ctx) {
370 1.1 simonb ctx = KERNEL_PID;
371 1.1 simonb }
372 1.1 simonb return (ctx);
373 1.1 simonb }
374 1.1 simonb
375 1.1 simonb /*
376 1.1 simonb * Used by copyin()/copyout()
377 1.1 simonb */
378 1.1 simonb extern vaddr_t vmaprange __P((struct proc *, vaddr_t, vsize_t, int));
379 1.1 simonb extern void vunmaprange __P((vaddr_t, vsize_t));
380 1.1 simonb static int bigcopyin __P((const void *, void *, size_t ));
381 1.1 simonb static int bigcopyout __P((const void *, void *, size_t ));
382 1.1 simonb
383 1.1 simonb int
384 1.1 simonb copyin(const void *udaddr, void *kaddr, size_t len)
385 1.1 simonb {
386 1.1 simonb struct pmap *pm = curproc->p_vmspace->vm_map.pmap;
387 1.1 simonb int msr, pid, tmp, ctx;
388 1.1 simonb faultbuf env;
389 1.1 simonb
390 1.1 simonb /* For bigger buffers use the faster copy */
391 1.1 simonb if (len > 256) return (bigcopyin(udaddr, kaddr, len));
392 1.1 simonb
393 1.1 simonb if (setfault(env)) {
394 1.1 simonb curpcb->pcb_onfault = 0;
395 1.1 simonb return EFAULT;
396 1.1 simonb }
397 1.1 simonb
398 1.1 simonb if (!(ctx = pm->pm_ctx)) {
399 1.1 simonb /* No context -- assign it one */
400 1.1 simonb ctx_alloc(pm);
401 1.1 simonb ctx = pm->pm_ctx;
402 1.1 simonb }
403 1.1 simonb
404 1.1 simonb asm volatile("addi %6,%6,1; mtctr %6;" /* Set up counter */
405 1.1 simonb "mfmsr %0;" /* Save MSR */
406 1.1 simonb "li %1,0x20; "
407 1.1 simonb "andc %1,%0,%1; mtmsr %1;" /* Disable IMMU */
408 1.1 simonb "mfpid %1;" /* Save old PID */
409 1.1 simonb "sync; isync;"
410 1.1 simonb
411 1.1 simonb "1: bdz 2f;" /* while len */
412 1.1 simonb "mtpid %3; sync;" /* Load user ctx */
413 1.1 simonb "lbz %2,0(%4); addi %4,%4,1;" /* Load byte */
414 1.1 simonb "sync; isync;"
415 1.1 simonb "mtpid %1;sync;"
416 1.1 simonb "stb %2,0(%5); dcbf 0,%5; addi %5,%5,1;" /* Store kernel byte */
417 1.1 simonb "sync; isync;"
418 1.1 simonb "b 1b;" /* repeat */
419 1.1 simonb
420 1.1 simonb "2: mtpid %1; mtmsr %0;" /* Restore PID and MSR */
421 1.1 simonb "sync; isync;"
422 1.1 simonb : "=&r" (msr), "=&r" (pid), "=&r" (tmp)
423 1.1 simonb : "r" (ctx), "r" (udaddr), "r" (kaddr), "r" (len));
424 1.1 simonb
425 1.1 simonb curpcb->pcb_onfault = 0;
426 1.1 simonb return 0;
427 1.1 simonb }
428 1.1 simonb
429 1.1 simonb static int
430 1.1 simonb bigcopyin(const void *udaddr, void *kaddr, size_t len)
431 1.1 simonb {
432 1.1 simonb const char *up;
433 1.1 simonb char *kp = kaddr;
434 1.1 simonb struct proc *p = curproc;
435 1.1 simonb int error;
436 1.1 simonb
437 1.1 simonb if (!p) {
438 1.1 simonb return EFAULT;
439 1.1 simonb }
440 1.1 simonb
441 1.1 simonb /*
442 1.7 simonb * Stolen from physio():
443 1.1 simonb */
444 1.1 simonb PHOLD(p);
445 1.1 simonb error = uvm_vslock(p, (caddr_t)udaddr, len, VM_PROT_READ);
446 1.1 simonb if (error) {
447 1.1 simonb PRELE(p);
448 1.1 simonb return EFAULT;
449 1.1 simonb }
450 1.1 simonb up = (char *)vmaprange(p, (vaddr_t)udaddr, len, VM_PROT_READ);
451 1.1 simonb
452 1.2 wiz memcpy(kp, up, len);
453 1.1 simonb vunmaprange((vaddr_t)up, len);
454 1.1 simonb uvm_vsunlock(p, (caddr_t)udaddr, len);
455 1.1 simonb PRELE(p);
456 1.1 simonb
457 1.7 simonb return 0;
458 1.1 simonb }
459 1.1 simonb
460 1.1 simonb int
461 1.1 simonb copyout(const void *kaddr, void *udaddr, size_t len)
462 1.1 simonb {
463 1.1 simonb struct pmap *pm = curproc->p_vmspace->vm_map.pmap;
464 1.1 simonb int msr, pid, tmp, ctx;
465 1.1 simonb faultbuf env;
466 1.1 simonb
467 1.1 simonb /* For big copies use more efficient routine */
468 1.1 simonb if (len > 256) return (bigcopyout(kaddr, udaddr, len));
469 1.1 simonb
470 1.1 simonb if (setfault(env)) {
471 1.1 simonb curpcb->pcb_onfault = 0;
472 1.1 simonb return EFAULT;
473 1.1 simonb }
474 1.1 simonb
475 1.1 simonb if (!(ctx = pm->pm_ctx)) {
476 1.1 simonb /* No context -- assign it one */
477 1.1 simonb ctx_alloc(pm);
478 1.1 simonb ctx = pm->pm_ctx;
479 1.1 simonb }
480 1.1 simonb
481 1.1 simonb asm volatile("addi %6,%6,1; mtctr %6;" /* Set up counter */
482 1.1 simonb "mfmsr %0;" /* Save MSR */
483 1.1 simonb "li %1,0x20; "
484 1.1 simonb "andc %1,%0,%1; mtmsr %1;" /* Disable IMMU */
485 1.1 simonb "mfpid %1;" /* Save old PID */
486 1.1 simonb "sync; isync;"
487 1.1 simonb
488 1.1 simonb "1: bdz 2f;" /* while len */
489 1.1 simonb "mtpid %1;sync;"
490 1.1 simonb "lbz %2,0(%5); addi %5,%5,1;" /* Load kernel byte */
491 1.1 simonb "sync; isync;"
492 1.1 simonb "mtpid %3; sync;" /* Load user ctx */
493 1.1 simonb "stb %2,0(%4); dcbf 0,%4; addi %4,%4,1;" /* Store user byte */
494 1.1 simonb "sync; isync;"
495 1.1 simonb "b 1b;" /* repeat */
496 1.1 simonb
497 1.1 simonb "2: mtpid %1; mtmsr %0;" /* Restore PID and MSR */
498 1.1 simonb "sync; isync;"
499 1.1 simonb : "=&r" (msr), "=&r" (pid), "=&r" (tmp)
500 1.1 simonb : "r" (ctx), "r" (udaddr), "r" (kaddr), "r" (len));
501 1.1 simonb
502 1.1 simonb curpcb->pcb_onfault = 0;
503 1.1 simonb return 0;
504 1.1 simonb }
505 1.1 simonb
506 1.1 simonb static int
507 1.1 simonb bigcopyout(const void *kaddr, void *udaddr, size_t len)
508 1.1 simonb {
509 1.1 simonb char *up;
510 1.1 simonb const char *kp = (char *)kaddr;
511 1.1 simonb struct proc *p = curproc;
512 1.1 simonb int error;
513 1.1 simonb
514 1.1 simonb if (!p) {
515 1.1 simonb return EFAULT;
516 1.1 simonb }
517 1.1 simonb
518 1.1 simonb /*
519 1.7 simonb * Stolen from physio():
520 1.1 simonb */
521 1.1 simonb PHOLD(p);
522 1.3 chs error = uvm_vslock(p, udaddr, len, VM_PROT_WRITE);
523 1.1 simonb if (error) {
524 1.1 simonb PRELE(p);
525 1.1 simonb return EFAULT;
526 1.1 simonb }
527 1.7 simonb up = (char *)vmaprange(p, (vaddr_t)udaddr, len,
528 1.1 simonb VM_PROT_READ|VM_PROT_WRITE);
529 1.1 simonb
530 1.2 wiz memcpy(up, kp, len);
531 1.1 simonb vunmaprange((vaddr_t)up, len);
532 1.1 simonb uvm_vsunlock(p, udaddr, len);
533 1.1 simonb PRELE(p);
534 1.1 simonb
535 1.7 simonb return 0;
536 1.1 simonb }
537 1.1 simonb
538 1.1 simonb /*
539 1.1 simonb * kcopy(const void *src, void *dst, size_t len);
540 1.1 simonb *
541 1.1 simonb * Copy len bytes from src to dst, aborting if we encounter a fatal
542 1.1 simonb * page fault.
543 1.1 simonb *
544 1.1 simonb * kcopy() _must_ save and restore the old fault handler since it is
545 1.1 simonb * called by uiomove(), which may be in the path of servicing a non-fatal
546 1.1 simonb * page fault.
547 1.1 simonb */
548 1.1 simonb int
549 1.1 simonb kcopy(const void *src, void *dst, size_t len)
550 1.1 simonb {
551 1.1 simonb faultbuf env, *oldfault;
552 1.1 simonb
553 1.1 simonb oldfault = curpcb->pcb_onfault;
554 1.1 simonb if (setfault(env)) {
555 1.1 simonb curpcb->pcb_onfault = oldfault;
556 1.1 simonb return EFAULT;
557 1.1 simonb }
558 1.1 simonb
559 1.2 wiz memcpy(dst, src, len);
560 1.1 simonb
561 1.1 simonb curpcb->pcb_onfault = oldfault;
562 1.1 simonb return 0;
563 1.1 simonb }
564 1.1 simonb
565 1.1 simonb int
566 1.1 simonb badaddr(void *addr, size_t size)
567 1.1 simonb {
568 1.1 simonb
569 1.1 simonb return badaddr_read(addr, size, NULL);
570 1.1 simonb }
571 1.1 simonb
572 1.1 simonb int
573 1.1 simonb badaddr_read(void *addr, size_t size, int *rptr)
574 1.1 simonb {
575 1.1 simonb faultbuf env;
576 1.1 simonb int x;
577 1.1 simonb
578 1.1 simonb /* Get rid of any stale machine checks that have been waiting. */
579 1.1 simonb __asm __volatile ("sync; isync");
580 1.1 simonb
581 1.1 simonb if (setfault(env)) {
582 1.1 simonb curpcb->pcb_onfault = 0;
583 1.1 simonb __asm __volatile ("sync");
584 1.1 simonb return 1;
585 1.1 simonb }
586 1.1 simonb
587 1.1 simonb __asm __volatile ("sync");
588 1.1 simonb
589 1.1 simonb switch (size) {
590 1.1 simonb case 1:
591 1.1 simonb x = *(volatile int8_t *)addr;
592 1.1 simonb break;
593 1.1 simonb case 2:
594 1.1 simonb x = *(volatile int16_t *)addr;
595 1.1 simonb break;
596 1.1 simonb case 4:
597 1.1 simonb x = *(volatile int32_t *)addr;
598 1.1 simonb break;
599 1.1 simonb default:
600 1.1 simonb panic("badaddr: invalid size (%d)", size);
601 1.1 simonb }
602 1.1 simonb
603 1.1 simonb /* Make sure we took the machine check, if we caused one. */
604 1.1 simonb __asm __volatile ("sync; isync");
605 1.1 simonb
606 1.1 simonb curpcb->pcb_onfault = 0;
607 1.1 simonb __asm __volatile ("sync"); /* To be sure. */
608 1.1 simonb
609 1.1 simonb /* Use the value to avoid reorder. */
610 1.1 simonb if (rptr)
611 1.1 simonb *rptr = x;
612 1.1 simonb
613 1.1 simonb return 0;
614 1.1 simonb }
615 1.1 simonb
616 1.1 simonb /*
617 1.1 simonb * For now, this only deals with the particular unaligned access case
618 1.1 simonb * that gcc tends to generate. Eventually it should handle all of the
619 1.1 simonb * possibilities that can happen on a 32-bit PowerPC in big-endian mode.
620 1.1 simonb */
621 1.1 simonb
622 1.1 simonb static int
623 1.1 simonb fix_unaligned(struct proc *p, struct trapframe *frame)
624 1.1 simonb {
625 1.1 simonb
626 1.1 simonb return -1;
627 1.1 simonb }
628