trap_subr.S revision 1.18.2.1 1 1.18.2.1 yamt /* $NetBSD: trap_subr.S,v 1.18.2.1 2012/04/17 00:06:46 yamt Exp $ */
2 1.1 simonb
3 1.1 simonb /*
4 1.1 simonb * Copyright 2001 Wasabi Systems, Inc.
5 1.1 simonb * All rights reserved.
6 1.1 simonb *
7 1.1 simonb * Written by Eduardo Horvath and Simon Burge for Wasabi Systems, Inc.
8 1.1 simonb *
9 1.1 simonb * Redistribution and use in source and binary forms, with or without
10 1.1 simonb * modification, are permitted provided that the following conditions
11 1.1 simonb * are met:
12 1.1 simonb * 1. Redistributions of source code must retain the above copyright
13 1.1 simonb * notice, this list of conditions and the following disclaimer.
14 1.1 simonb * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 simonb * notice, this list of conditions and the following disclaimer in the
16 1.1 simonb * documentation and/or other materials provided with the distribution.
17 1.1 simonb * 3. All advertising materials mentioning features or use of this software
18 1.1 simonb * must display the following acknowledgement:
19 1.1 simonb * This product includes software developed for the NetBSD Project by
20 1.1 simonb * Wasabi Systems, Inc.
21 1.1 simonb * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 simonb * or promote products derived from this software without specific prior
23 1.1 simonb * written permission.
24 1.1 simonb *
25 1.1 simonb * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 simonb * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 simonb * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 simonb * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 simonb * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 simonb * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 simonb * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 simonb * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 simonb * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 simonb * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 simonb * POSSIBILITY OF SUCH DAMAGE.
36 1.1 simonb */
37 1.1 simonb
38 1.1 simonb /*
39 1.1 simonb * Copyright (C) 1995, 1996 Wolfgang Solfrank.
40 1.1 simonb * Copyright (C) 1995, 1996 TooLs GmbH.
41 1.1 simonb * All rights reserved.
42 1.1 simonb *
43 1.1 simonb * Redistribution and use in source and binary forms, with or without
44 1.1 simonb * modification, are permitted provided that the following conditions
45 1.1 simonb * are met:
46 1.1 simonb * 1. Redistributions of source code must retain the above copyright
47 1.1 simonb * notice, this list of conditions and the following disclaimer.
48 1.1 simonb * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 simonb * notice, this list of conditions and the following disclaimer in the
50 1.1 simonb * documentation and/or other materials provided with the distribution.
51 1.1 simonb * 3. All advertising materials mentioning features or use of this software
52 1.1 simonb * must display the following acknowledgement:
53 1.1 simonb * This product includes software developed by TooLs GmbH.
54 1.1 simonb * 4. The name of TooLs GmbH may not be used to endorse or promote products
55 1.1 simonb * derived from this software without specific prior written permission.
56 1.1 simonb *
57 1.1 simonb * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
58 1.1 simonb * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
59 1.1 simonb * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
60 1.1 simonb * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
61 1.1 simonb * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
62 1.1 simonb * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
63 1.1 simonb * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
64 1.1 simonb * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
65 1.1 simonb * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
66 1.1 simonb * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
67 1.1 simonb */
68 1.1 simonb
69 1.1 simonb /*
70 1.1 simonb * NOTICE: This is not a standalone file. to use it, #include it in
71 1.1 simonb * your port's locore.S, like so:
72 1.1 simonb *
73 1.5 chs * #include <powerpc/ibm4xx/trap_subr.S>
74 1.1 simonb */
75 1.1 simonb
76 1.1 simonb /*
77 1.1 simonb * XXX Interrupt and spill stacks need to be per-CPU.
78 1.1 simonb */
79 1.1 simonb
80 1.4 simonb #define GET_PCB(rX) \
81 1.1 simonb GET_CPUINFO(rX); \
82 1.1 simonb lwz rX,CI_CURPCB(rX)
83 1.1 simonb
84 1.18.2.1 yamt #define STANDARD_PROLOG(savearea) \
85 1.12 matt mtsprg1 %r1; /* save SP */ \
86 1.13 matt GET_CPUINFO(%r1); \
87 1.18.2.1 yamt stmw %r28,(savearea+CPUSAVE_R28)(%r1); /* free r28-r31 */ \
88 1.12 matt mflr %r28; /* save LR */ \
89 1.12 matt mfcr %r29; /* save CR */ \
90 1.13 matt mfsrr0 %r30; \
91 1.13 matt mfsrr1 %r31; /* Test whether we already had PR set */ \
92 1.13 matt stmw %r30,(savearea+CPUSAVE_SRR0)(%r1); /* save srr0/srr1 */ \
93 1.14 kiyohara mfsprg1 %r1; /* restore SP */ \
94 1.13 matt mtcr %r31; \
95 1.15 matt bf MSR_PR,1f; /* branch if MSR[PR] is clear */ \
96 1.14 kiyohara GET_PCB(%r1); \
97 1.13 matt addi %r1,%r1,USPACE-CALLFRAMELEN; /* stack is top of user struct */ \
98 1.13 matt 1:
99 1.13 matt
100 1.13 matt #define ACCESS_PROLOG(savearea) \
101 1.18.2.1 yamt mtsprg1 %r1; /* save SP temporalily */ \
102 1.13 matt GET_CPUINFO(%r1); \
103 1.18.2.1 yamt stmw %r28,(savearea+CPUSAVE_R28)(%r1); /* free r28-r31 */ \
104 1.13 matt mflr %r28; /* save LR */ \
105 1.13 matt mfcr %r29; /* save CR */ \
106 1.13 matt mfdear %r30; \
107 1.13 matt mfesr %r31; \
108 1.13 matt stmw %r30,(savearea+CPUSAVE_DEAR)(%r1); \
109 1.13 matt mfsrr0 %r30; \
110 1.12 matt mfsrr1 %r31; /* Test whether we already had PR set */ \
111 1.13 matt stmw %r30,(savearea+CPUSAVE_SRR0)(%r1); /* save srr0/srr1 */ \
112 1.14 kiyohara mfsprg1 %r1; /* restore SP */ \
113 1.12 matt mtcr %r31; \
114 1.15 matt bf MSR_PR,1f; /* branch if MSR[PR] is clear */ \
115 1.14 kiyohara GET_PCB(%r1); \
116 1.13 matt addi %r1,%r1,USPACE-CALLFRAMELEN; /* stack is top of user struct */ \
117 1.1 simonb 1:
118 1.4 simonb
119 1.13 matt #define CRITICAL_PROLOG(savearea) \
120 1.12 matt mtsprg1 %r1; /* save SP */ \
121 1.14 kiyohara GET_CPUINFO(%r1); \
122 1.18.2.1 yamt stmw %r28,(savearea+CPUSAVE_R28)(%r1); /* free r28-r31 */ \
123 1.12 matt mflr %r28; /* save LR */ \
124 1.12 matt mfcr %r29; /* save CR */ \
125 1.12 matt mfsrr2 %r30; /* Fake a standard trap */ \
126 1.12 matt mfsrr3 %r31; /* Test whether we already had PR set */ \
127 1.13 matt stmw %r30,(savearea+CPUSAVE_SRR0)(%r1); /* save srr0/srr1 */ \
128 1.14 kiyohara mfsprg1 %r1; /* restore SP */ \
129 1.12 matt mtcr %r31; \
130 1.15 matt bf MSR_PR,1f; /* branch if MSR[PR] is clear */ \
131 1.14 kiyohara GET_PCB(%r1); \
132 1.13 matt addi %r1,%r1,USPACE-CALLFRAMELEN; /* stack is top of user struct */ \
133 1.1 simonb 1:
134 1.1 simonb
135 1.1 simonb
136 1.4 simonb /* Standard handler saves r1,r28-31,LR,CR, sets up the stack and calls s_trap */
137 1.1 simonb #define STANDARD_EXC_HANDLER(name)\
138 1.1 simonb .globl _C_LABEL(name ## trap),_C_LABEL(name ## size) ; \
139 1.1 simonb _C_LABEL(name ## trap): \
140 1.13 matt STANDARD_PROLOG(CI_TEMPSAVE); \
141 1.18.2.1 yamt bla s_trap; \
142 1.1 simonb _C_LABEL(name ## size) = .-_C_LABEL(name ## trap)
143 1.1 simonb
144 1.4 simonb /* Access exceptions also need DEAR and ESR saved */
145 1.1 simonb #define ACCESS_EXC_HANDLER(name)\
146 1.1 simonb .globl _C_LABEL(name ## trap),_C_LABEL(name ## size) ; \
147 1.1 simonb _C_LABEL(name ## trap): \
148 1.13 matt ACCESS_PROLOG(CI_TEMPSAVE); \
149 1.18.2.1 yamt bla s_trap; \
150 1.1 simonb _C_LABEL(name ## size) = .-_C_LABEL(name ## trap)
151 1.1 simonb
152 1.1 simonb /* Maybe this should call ddb.... */
153 1.1 simonb #define CRITICAL_EXC_HANDLER(name)\
154 1.1 simonb .globl _C_LABEL(name ## trap),_C_LABEL(name ## size) ; \
155 1.1 simonb _C_LABEL(name ## trap): \
156 1.13 matt CRITICAL_PROLOG(CI_TEMPSAVE); \
157 1.18.2.1 yamt bla s_trap; \
158 1.1 simonb _C_LABEL(name ## size) = .-_C_LABEL(name ## trap)
159 1.4 simonb
160 1.13 matt #define INTR_PROLOG(tempsave) \
161 1.13 matt mtsprg1 %r1; /* save SP */ \
162 1.13 matt GET_CPUINFO(%r1); \
163 1.13 matt stmw %r28,(tempsave+CPUSAVE_R28)(%r1); /* free r28-r31 */ \
164 1.13 matt mflr %r28; /* save LR */ \
165 1.13 matt mfcr %r29; /* save CR */ \
166 1.13 matt mfxer %r30; /* save XER */ \
167 1.18.2.1 yamt mfsrr1 %r31; \
168 1.18.2.1 yamt mtcr %r31; \
169 1.13 matt lwz %r1,CI_INTSTK(%r1); /* get intstk */ \
170 1.18.2.1 yamt bt MSR_PR,1f; /* branch if PSL_PR is true */ \
171 1.13 matt mfsprg1 %r1; /* yes, get old SP */ \
172 1.13 matt 1:
173 1.13 matt
174 1.1 simonb /*
175 1.1 simonb * This code gets copied to all the trap vectors
176 1.4 simonb * (except ISI/DSI, ALI, the interrupts, and possibly the debugging
177 1.1 simonb * traps when using IPKDB).
178 1.1 simonb */
179 1.1 simonb .text
180 1.1 simonb STANDARD_EXC_HANDLER(default)
181 1.1 simonb ACCESS_EXC_HANDLER(ali)
182 1.1 simonb ACCESS_EXC_HANDLER(dsi)
183 1.1 simonb ACCESS_EXC_HANDLER(isi)
184 1.1 simonb STANDARD_EXC_HANDLER(debug)
185 1.3 eeh CRITICAL_EXC_HANDLER(mchk)
186 1.1 simonb
187 1.1 simonb /*
188 1.1 simonb * This one for the external interrupt handler.
189 1.1 simonb */
190 1.1 simonb .globl _C_LABEL(extint),_C_LABEL(extsize)
191 1.1 simonb _C_LABEL(extint):
192 1.13 matt INTR_PROLOG(CI_TEMPSAVE)
193 1.1 simonb ba extintr
194 1.1 simonb _C_LABEL(extsize) = .-_C_LABEL(extint)
195 1.1 simonb
196 1.4 simonb
197 1.11 garbled #if defined(DDB) || defined(KGDB)
198 1.1 simonb /*
199 1.1 simonb * In case of DDB we want a separate trap catcher for it
200 1.1 simonb */
201 1.13 matt .lcomm ddbstk,INTSTK,16 /* ddb stack */
202 1.1 simonb
203 1.1 simonb .globl _C_LABEL(ddblow),_C_LABEL(ddbsize)
204 1.1 simonb _C_LABEL(ddblow):
205 1.12 matt mtsprg1 %r1 /* save SP */
206 1.13 matt GET_CPUINFO(%r1)
207 1.13 matt stmw %r28,CI_DDBSAVE(%r1) /* free r28-r31 */
208 1.12 matt mflr %r28 /* save LR */
209 1.12 matt mfcr %r29 /* save CR */
210 1.18.2.1 yamt mfsrr0 %r30
211 1.18.2.1 yamt mfsrr1 %r31
212 1.18.2.1 yamt stmw %r30,(CI_DDBSAVE+CPUSAVE_SRR0)(%r1) /* save srr0/srr1 */
213 1.13 matt lis %r1,ddbstk+INTSTK-CALLFRAMELEN@ha /* get new SP */
214 1.13 matt addi %r1,%r1,ddbstk+INTSTK-CALLFRAMELEN@l
215 1.1 simonb bla ddbtrap
216 1.1 simonb _C_LABEL(ddbsize) = .-_C_LABEL(ddblow)
217 1.11 garbled #endif /* DDB || KGDB */
218 1.1 simonb
219 1.1 simonb #ifdef IPKDB
220 1.1 simonb /*
221 1.1 simonb * In case of IPKDB we want a separate trap catcher for it
222 1.1 simonb */
223 1.1 simonb
224 1.13 matt .lcomm ipkdbstk,INTSTK,16 /* ipkdb stack */
225 1.1 simonb
226 1.1 simonb .globl _C_LABEL(ipkdblow),_C_LABEL(ipkdbsize)
227 1.1 simonb _C_LABEL(ipkdblow):
228 1.12 matt mtsprg1 %r1 /* save SP */
229 1.13 matt GET_CPUINFO(%r1)
230 1.13 matt stmw %r28,CI_IPKDBSAVE(%r1) /* free r28-r31 */
231 1.12 matt mflr %r28 /* save LR */
232 1.12 matt mfcr %r29 /* save CR */
233 1.18.2.1 yamt mfsrr0 %r30
234 1.18.2.1 yamt mfsrr1 %r31
235 1.18.2.1 yamt stmw %r30,(CI_IPKDBSAVE+CPUSAVE_SRR0)(%r1) /* save srr0/srr1 */
236 1.13 matt lis %r1,ipkdbstk+INTSTK-CALLFRAMELEN@ha /* get new SP */
237 1.13 matt addi %r1,%r1,ipkdbstk+INTSTK-CALLFRAMELEN@l
238 1.1 simonb bla ipkdbtrap
239 1.1 simonb _C_LABEL(ipkdbsize) = .-_C_LABEL(ipkdblow)
240 1.1 simonb #endif /* IPKDB */
241 1.1 simonb
242 1.1 simonb #ifdef DEBUG
243 1.1 simonb #define TRAP_IF_ZERO(r) tweqi r,0
244 1.1 simonb #else
245 1.1 simonb #define TRAP_IF_ZERO(r)
246 1.1 simonb #endif
247 1.4 simonb
248 1.13 matt #define ENABLE_TRANSLATION(pidreg,tmpreg) \
249 1.13 matt mfpid pidreg; \
250 1.18.2.1 yamt li tmpreg,KERNEL_PID; \
251 1.13 matt mtpid tmpreg; \
252 1.13 matt mfmsr tmpreg; \
253 1.13 matt ori tmpreg,tmpreg,(PSL_DR|PSL_IR)@l; \
254 1.13 matt mtmsr tmpreg; \
255 1.13 matt isync
256 1.13 matt
257 1.1 simonb /*
258 1.1 simonb * FRAME_SETUP assumes:
259 1.12 matt * SPRG1 SP (r1)
260 1.13 matt * savearea r28-r31,DEAR,ESR,SRR0,SRR1 (DEAR & ESR only for DSI traps)
261 1.13 matt * %r28 LR
262 1.13 matt * %r29 CR
263 1.13 matt * %r1 kernel stack
264 1.1 simonb * LR trap type
265 1.1 simonb */
266 1.1 simonb #define FRAME_SETUP(savearea) \
267 1.1 simonb /* Have to enable translation to allow access of kernel stack: */ \
268 1.13 matt ENABLE_TRANSLATION(%r30,%r31); \
269 1.12 matt mfsprg1 %r31; \
270 1.12 matt stwu %r31,-FRAMELEN(%r1); \
271 1.13 matt stw %r30,FRAME_PID(%r1); \
272 1.13 matt stw %r0,FRAME_R0(%r1); \
273 1.13 matt stw %r31,FRAME_R1(%r1); \
274 1.13 matt stw %r2,FRAME_R2(%r1); \
275 1.13 matt GET_CPUINFO(%r2); \
276 1.13 matt stw %r28,FRAME_LR(%r1); \
277 1.13 matt stw %r29,FRAME_CR(%r1); \
278 1.13 matt lmw %r28,(savearea+CPUSAVE_R28)(%r2); \
279 1.13 matt stmw %r3,FRAME_R3(%r1); \
280 1.13 matt lmw %r28,(savearea+CPUSAVE_DEAR)(%r2); \
281 1.15 matt lwz %r13,CI_CURLWP(%r2); \
282 1.12 matt mfxer %r3; \
283 1.12 matt mfctr %r4; \
284 1.12 matt mflr %r5; \
285 1.12 matt andi. %r5,%r5,0xff00; \
286 1.13 matt stw %r3,FRAME_XER(%r1); \
287 1.13 matt stw %r4,FRAME_CTR(%r1); \
288 1.13 matt stw %r5,FRAME_EXC(%r1); \
289 1.13 matt stw %r28,FRAME_DEAR(%r1); \
290 1.13 matt stw %r29,FRAME_ESR(%r1); \
291 1.13 matt stw %r30,FRAME_SRR0(%r1); \
292 1.13 matt stw %r31,FRAME_SRR1(%r1)
293 1.13 matt
294 1.13 matt #define FRAME_SAVE_CALLEE \
295 1.18.2.1 yamt stmw %r14,FRAME_R14(%r1)
296 1.13 matt
297 1.13 matt #define FRAME_RESTORE \
298 1.13 matt lwz %r6,FRAME_LR(%r1); \
299 1.13 matt lwz %r7,FRAME_CR(%r1); \
300 1.13 matt lwz %r8,FRAME_XER(%r1); \
301 1.13 matt lwz %r9,FRAME_CTR(%r1); \
302 1.13 matt lwz %r10,FRAME_SRR0(%r1); \
303 1.13 matt lwz %r11,FRAME_SRR1(%r1); \
304 1.13 matt mtlr %r6; \
305 1.13 matt mtcr %r7; \
306 1.13 matt mtxer %r8; \
307 1.13 matt mtctr %r9; \
308 1.13 matt mtsrr0 %r10; \
309 1.13 matt mtsrr1 %r11; \
310 1.15 matt lwz %r13,FRAME_R13(%r1); \
311 1.13 matt lwz %r12,FRAME_R12(%r1); \
312 1.13 matt lwz %r11,FRAME_R11(%r1); \
313 1.13 matt lwz %r10,FRAME_R10(%r1); \
314 1.13 matt lwz %r9,FRAME_R9(%r1); \
315 1.13 matt lwz %r8,FRAME_R8(%r1); \
316 1.13 matt lwz %r7,FRAME_R7(%r1); \
317 1.13 matt lwz %r6,FRAME_R6(%r1); \
318 1.13 matt lwz %r5,FRAME_R5(%r1); \
319 1.13 matt lwz %r4,FRAME_R4(%r1); \
320 1.13 matt lwz %r3,FRAME_R3(%r1); \
321 1.13 matt lwz %r2,FRAME_R2(%r1); \
322 1.13 matt lwz %r0,FRAME_R1(%r1); \
323 1.13 matt mtsprg1 %r0; \
324 1.13 matt lwz %r0,FRAME_R0(%r1)
325 1.13 matt
326 1.1 simonb /*
327 1.1 simonb * Now the common trap catching code.
328 1.1 simonb */
329 1.1 simonb s_trap:
330 1.13 matt FRAME_SETUP(CI_TEMPSAVE)
331 1.13 matt /* R31 = SRR1 */
332 1.1 simonb /* Now we can recover interrupts again: */
333 1.1 simonb trapagain:
334 1.13 matt wrtee %r31 /* reenable interrupts */
335 1.1 simonb /* Call C trap code: */
336 1.13 matt addi %r3,%r1,FRAME_TF
337 1.1 simonb bl _C_LABEL(trap)
338 1.2 simonb .globl _C_LABEL(trapexit)
339 1.2 simonb _C_LABEL(trapexit):
340 1.1 simonb /* Disable interrupts: */
341 1.1 simonb wrteei 0
342 1.13 matt
343 1.1 simonb /* Test AST pending: */
344 1.13 matt mtcr %r31
345 1.15 matt bf MSR_PR,trapleave_to_kernel /* branch if MSR[PR] is false */
346 1.13 matt
347 1.15 matt lwz %r4,L_MD_ASTPENDING(%r13)
348 1.12 matt andi. %r4,%r4,1
349 1.13 matt beq trapleave_to_user
350 1.13 matt
351 1.12 matt li %r6,EXC_AST
352 1.13 matt stw %r6,FRAME_EXC(%r1)
353 1.1 simonb b trapagain
354 1.13 matt
355 1.13 matt trapleave_to_kernel:
356 1.15 matt lmw %r14, FRAME_R14(%r1) /* restore callee registers */
357 1.13 matt
358 1.13 matt intrleave_to_kernel:
359 1.13 matt FRAME_RESTORE /* old SP is now in sprg1 */
360 1.18.2.1 yamt
361 1.18.2.1 yamt mtsprg2 %r30
362 1.18.2.1 yamt mtsprg3 %r31
363 1.18.2.1 yamt mfmsr %r30
364 1.18.2.1 yamt li %r31,(PSL_DR|PSL_IR)@l
365 1.18.2.1 yamt andc %r30,%r30,%r31
366 1.18.2.1 yamt lwz %r31,FRAME_PID(%r1)
367 1.18.2.1 yamt TRAP_IF_ZERO(%r31)
368 1.13 matt /*
369 1.13 matt * Now that we are done with the trapframe, we can load the original SP
370 1.13 matt */
371 1.13 matt mfsprg1 %r1
372 1.18.2.1 yamt mtmsr %r30 /* disable translation */
373 1.18.2.1 yamt isync
374 1.18.2.1 yamt mtpid %r31
375 1.18.2.1 yamt mfsprg3 %r31
376 1.18.2.1 yamt mfsprg2 %r30
377 1.13 matt rfi
378 1.13 matt ba . /* Protect against prefetch */
379 1.13 matt
380 1.13 matt trapleave_to_user:
381 1.18.2.1 yamt lmw %r14, FRAME_R14(%r1) /* restore callee registers */
382 1.13 matt
383 1.13 matt intrleave_to_user:
384 1.13 matt /* Now restore regs: */
385 1.13 matt lwz %r3,FRAME_PID(%r1)
386 1.13 matt lwz %r4,FRAME_SRR1(%r1)
387 1.13 matt bl _C_LABEL(ctx_setup)
388 1.13 matt TRAP_IF_ZERO(%r3)
389 1.13 matt stw %r3,FRAME_PID(%r1)
390 1.13 matt
391 1.13 matt FRAME_RESTORE /* old SP is now in sprg1 */
392 1.13 matt
393 1.13 matt /*
394 1.13 matt * We are returning to userspace so we need to switch PIDs.
395 1.13 matt * Since the kernel executes out of what would be userspace,
396 1.13 matt * we need to turn off translation before we set the PID.
397 1.13 matt *
398 1.13 matt * Alterantively, we could map a kernel page at 0xfffff000
399 1.13 matt * that had the mtpid code in it and branch to it and avoid
400 1.13 matt * all this. (ba foo; foo: mtpid %r31; mfsprg3 %r31; rfi;)
401 1.13 matt */
402 1.18.2.1 yamt mtsprg2 %r30
403 1.18.2.1 yamt mtsprg3 %r31
404 1.13 matt mfmsr %r30
405 1.13 matt li %r31,(PSL_DR|PSL_IR)@l
406 1.13 matt andc %r30,%r30,%r31
407 1.13 matt lwz %r31,FRAME_PID(%r1)
408 1.13 matt TRAP_IF_ZERO(%r31)
409 1.13 matt /*
410 1.13 matt * Now that we are done with the trapframe, we can load the original SP
411 1.13 matt */
412 1.13 matt mfsprg1 %r1
413 1.13 matt mtmsr %r30 /* disable translation */
414 1.13 matt isync
415 1.13 matt mtpid %r31
416 1.13 matt mfsprg3 %r31
417 1.13 matt mfsprg2 %r30
418 1.1 simonb rfi
419 1.1 simonb ba . /* Protect against prefetch */
420 1.5 chs
421 1.5 chs
422 1.8 matt .globl _C_LABEL(sctrap),_C_LABEL(scsize),_C_LABEL(sctrapexit)
423 1.5 chs _C_LABEL(sctrap):
424 1.13 matt STANDARD_PROLOG(CI_TEMPSAVE)
425 1.5 chs bla s_sctrap
426 1.5 chs _C_LABEL(scsize) = .-_C_LABEL(sctrap)
427 1.5 chs
428 1.5 chs s_sctrap:
429 1.13 matt FRAME_SETUP(CI_TEMPSAVE)
430 1.5 chs /* Now we can recover interrupts again: */
431 1.5 chs wrteei 1 /* Enable interrupts */
432 1.5 chs /* Call the appropriate syscall handler: */
433 1.13 matt addi %r3,%r1,FRAME_TF
434 1.15 matt lwz %r4,L_PROC(%r13)
435 1.12 matt lwz %r4,P_MD_SYSCALL(%r4)
436 1.12 matt mtctr %r4
437 1.5 chs bctrl
438 1.8 matt _C_LABEL(sctrapexit):
439 1.13 matt b trapexit
440 1.5 chs
441 1.1 simonb /*
442 1.1 simonb * External interrupt second level handler
443 1.1 simonb */
444 1.4 simonb
445 1.13 matt #define INTR_SAVE(tempsave) \
446 1.1 simonb /* Save non-volatile registers: */ \
447 1.13 matt stwu %r1,-FRAMELEN(%r1); /* temporarily */ \
448 1.13 matt stw %r0,FRAME_R0(%r1); \
449 1.12 matt mfsprg1 %r0; /* get original SP */ \
450 1.13 matt stw %r0,FRAME_R1(%r1); /* and store it */ \
451 1.13 matt stw %r2,FRAME_R2(%r1); \
452 1.13 matt stw %r3,FRAME_R3(%r1); \
453 1.13 matt stw %r4,FRAME_R4(%r1); \
454 1.13 matt stw %r5,FRAME_R5(%r1); \
455 1.13 matt stw %r6,FRAME_R6(%r1); \
456 1.13 matt stw %r7,FRAME_R7(%r1); \
457 1.13 matt stw %r8,FRAME_R8(%r1); \
458 1.13 matt stw %r9,FRAME_R9(%r1); \
459 1.13 matt stw %r10,FRAME_R10(%r1); \
460 1.13 matt stw %r11,FRAME_R11(%r1); \
461 1.13 matt stw %r12,FRAME_R12(%r1); \
462 1.16 cliff stw %r13,FRAME_R13(%r1); \
463 1.13 matt mfctr %r31; \
464 1.13 matt stmw %r28,FRAME_LR(%r1); /* save LR, CR, XER, CTR */ \
465 1.12 matt GET_CPUINFO(%r5); \
466 1.13 matt lmw %r28,(tempsave+CPUSAVE_R28)(%r5); /* restore r28-r31 */ \
467 1.15 matt lwz %r13,CI_CURLWP(%r5); \
468 1.13 matt lwz %r5,CI_IDEPTH(%r5); \
469 1.12 matt mfsrr0 %r4; \
470 1.12 matt mfsrr1 %r3; \
471 1.13 matt stw %r5,FRAME_IDEPTH(%r1); \
472 1.13 matt stw %r4,FRAME_SRR0(%r1); \
473 1.13 matt stw %r3,FRAME_SRR1(%r1); \
474 1.1 simonb /* interrupts are recoverable here, and enable translation */ \
475 1.13 matt ENABLE_TRANSLATION(%r0,%r5); \
476 1.18.2.1 yamt stw %r0,FRAME_PID(%r1);
477 1.1 simonb
478 1.1 simonb .globl _C_LABEL(extint_call)
479 1.1 simonb extintr:
480 1.13 matt INTR_SAVE(CI_TEMPSAVE)
481 1.1 simonb _C_LABEL(extint_call):
482 1.1 simonb bl _C_LABEL(extint_call) /* to be filled in later */
483 1.1 simonb
484 1.1 simonb intr_exit:
485 1.13 matt /* Disable interrupts */
486 1.1 simonb wrteei 0
487 1.1 simonb isync
488 1.13 matt GET_CPUINFO(%r5)
489 1.4 simonb
490 1.15 matt lwz %r4,FRAME_SRR1(%r1)
491 1.1 simonb /* Returning to user mode? */
492 1.15 matt mtcr %r4 /* saved SRR1 */
493 1.15 matt bf MSR_PR,intrleave_to_kernel /* branch if MSR[PR] is false */
494 1.13 matt
495 1.15 matt lwz %r4,L_MD_ASTPENDING(%r13)/* Test AST pending */
496 1.13 matt andi. %r4,%r4,1
497 1.13 matt beq intrleave_to_user
498 1.13 matt
499 1.13 matt FRAME_SAVE_CALLEE /* save rest of callee registers */
500 1.12 matt li %r6,EXC_AST
501 1.13 matt stw %r6,FRAME_EXC(%r1)
502 1.13 matt mr %r31,%r5 /* move SRR1 to R31 */
503 1.13 matt b trapagain
504 1.4 simonb
505 1.1 simonb /*
506 1.1 simonb * PIT interrupt handler.
507 1.1 simonb */
508 1.1 simonb .align 5
509 1.1 simonb _C_LABEL(pitint):
510 1.13 matt INTR_PROLOG(CI_TEMPSAVE)
511 1.13 matt INTR_SAVE(CI_TEMPSAVE)
512 1.16 cliff addi %r3,%r1,FRAME_CF /* clock frame */
513 1.1 simonb bl _C_LABEL(decr_intr)
514 1.1 simonb b intr_exit
515 1.1 simonb
516 1.1 simonb /*
517 1.1 simonb * FIT interrupt handler.
518 1.1 simonb */
519 1.1 simonb .align 5
520 1.13 matt _C_LABEL(fitint):
521 1.13 matt INTR_PROLOG(CI_TEMPSAVE)
522 1.13 matt INTR_SAVE(CI_TEMPSAVE)
523 1.16 cliff addi %r3,%r1,FRAME_CF /* clock frame */
524 1.1 simonb bl _C_LABEL(stat_intr)
525 1.1 simonb b intr_exit
526 1.1 simonb
527 1.11 garbled #if defined(DDB) || defined(KGDB)
528 1.1 simonb /*
529 1.1 simonb * Deliberate entry to ddbtrap
530 1.1 simonb */
531 1.1 simonb .globl _C_LABEL(ddb_trap)
532 1.1 simonb _C_LABEL(ddb_trap):
533 1.12 matt mtsprg1 %r1
534 1.13 matt GET_CPUINFO(%r4)
535 1.12 matt mfmsr %r3
536 1.18 kiyohara stw %r3,(CI_DDBSAVE+CPUSAVE_SRR1)(%r4)
537 1.1 simonb wrteei 0 /* disable interrupts */
538 1.1 simonb isync
539 1.17 kiyohara stmw %r28,CI_DDBSAVE(%r4)
540 1.12 matt mflr %r28
541 1.18 kiyohara stw %r28,(CI_DDBSAVE+CPUSAVE_SRR0)(%r4)
542 1.12 matt li %r29,EXC_BPT
543 1.12 matt mtlr %r29
544 1.12 matt mfcr %r29
545 1.1 simonb
546 1.1 simonb /*
547 1.11 garbled * Now the ddb/kgdb trap catching code.
548 1.1 simonb */
549 1.1 simonb ddbtrap:
550 1.13 matt FRAME_SETUP(CI_DDBSAVE)
551 1.1 simonb /* Call C trap code: */
552 1.13 matt addi %r3,%r1,FRAME_TF
553 1.1 simonb bl _C_LABEL(ddb_trap_glue)
554 1.12 matt or. %r3,%r3,%r3
555 1.13 matt beq trapagain
556 1.13 matt b trapexit
557 1.11 garbled #endif /* DDB || KGDB */
558 1.1 simonb
559 1.1 simonb #ifdef IPKDB
560 1.1 simonb /*
561 1.1 simonb * Deliberate entry to ipkdbtrap
562 1.1 simonb */
563 1.1 simonb .globl _C_LABEL(ipkdb_trap)
564 1.1 simonb _C_LABEL(ipkdb_trap):
565 1.12 matt mtsprg1 %r1
566 1.13 matt GET_CPUINFO(%r4)
567 1.12 matt mfmsr %r3
568 1.13 matt stw %r3,(CI_IPKDBSAVE+CPUSAVE_SRR1)(%r4)
569 1.1 simonb wrteei 0 /* disable interrupts */
570 1.1 simonb isync
571 1.13 matt stmw %r28,CI_IPKDBSAVE(%r4)
572 1.12 matt mflr %r28
573 1.13 matt stw %r28,(CI_IPKDBSAVE+CPUSAVE_SRR0)(%r4)
574 1.12 matt li %r29,EXC_BPT
575 1.12 matt mtlr %r29
576 1.12 matt mfcr %r29
577 1.1 simonb
578 1.1 simonb /*
579 1.1 simonb * Now the ipkdb trap catching code.
580 1.1 simonb */
581 1.1 simonb ipkdbtrap:
582 1.13 matt FRAME_SETUP(CI_IPKDBSAVE)
583 1.1 simonb /* Call C trap code: */
584 1.13 matt addi %r3,%r1,FRAME_TF
585 1.1 simonb bl _C_LABEL(ipkdb_trap_glue)
586 1.12 matt or. %r3,%r3,%r3
587 1.13 matt beq trapagain
588 1.13 matt b trapexit
589 1.1 simonb
590 1.1 simonb ipkdbfault:
591 1.1 simonb ba _ipkdbfault
592 1.1 simonb _ipkdbfault:
593 1.12 matt mfsrr0 %r3
594 1.12 matt addi %r3,%r3,4
595 1.12 matt mtsrr0 %r3
596 1.12 matt li %r3,-1
597 1.1 simonb rfi
598 1.1 simonb ba . /* Protect against prefetch */
599 1.1 simonb
600 1.1 simonb /*
601 1.1 simonb * int ipkdbfbyte(unsigned char *p)
602 1.1 simonb */
603 1.1 simonb .globl _C_LABEL(ipkdbfbyte)
604 1.1 simonb _C_LABEL(ipkdbfbyte):
605 1.12 matt li %r9,EXC_DSI /* establish new fault routine */
606 1.12 matt lwz %r5,0(%r9)
607 1.12 matt lis %r6,ipkdbfault@ha
608 1.12 matt lwz %r6,ipkdbfault@l(%r6)
609 1.12 matt stw %r6,0(%r9)
610 1.1 simonb #ifdef IPKDBUSERHACK
611 1.1 simonb #ifndef PPC_IBM4XX
612 1.12 matt lis %r8,_C_LABEL(ipkdbsr)@ha
613 1.12 matt lwz %r8,_C_LABEL(ipkdbsr)@l(%r8)
614 1.12 matt mtsr USER_SR,%r8
615 1.1 simonb isync
616 1.4 simonb #endif
617 1.1 simonb #endif
618 1.12 matt dcbst %r0,%r9 /* flush data... */
619 1.1 simonb sync
620 1.12 matt icbi %r0,%r9 /* and instruction caches */
621 1.12 matt lbz %r3,0(%r3) /* fetch data */
622 1.12 matt stw %r5,0(%r9) /* restore previous fault handler */
623 1.12 matt dcbst %r0,%r9 /* and flush data... */
624 1.1 simonb sync
625 1.12 matt icbi %r0,%r9 /* and instruction caches */
626 1.1 simonb blr
627 1.1 simonb
628 1.1 simonb /*
629 1.1 simonb * int ipkdbsbyte(unsigned char *p, int c)
630 1.1 simonb */
631 1.1 simonb .globl _C_LABEL(ipkdbsbyte)
632 1.1 simonb _C_LABEL(ipkdbsbyte):
633 1.12 matt li %r9,EXC_DSI /* establish new fault routine */
634 1.12 matt lwz %r5,0(%r9)
635 1.12 matt lis %r6,ipkdbfault@ha
636 1.12 matt lwz %r6,ipkdbfault@l(%r6)
637 1.12 matt stw %r6,0(%r9)
638 1.1 simonb #ifdef IPKDBUSERHACK
639 1.1 simonb #ifndef PPC_IBM4XX
640 1.12 matt lis %r8,_C_LABEL(ipkdbsr)@ha
641 1.12 matt lwz %r8,_C_LABEL(ipkdbsr)@l(%r8)
642 1.12 matt mtsr USER_SR,%r8
643 1.1 simonb isync
644 1.4 simonb #endif
645 1.1 simonb #endif
646 1.12 matt dcbst %r0,%r9 /* flush data... */
647 1.1 simonb sync
648 1.12 matt icbi %r0,%r9 /* and instruction caches */
649 1.12 matt mr %r6,%r3
650 1.12 matt xor %r3,%r3,%r3
651 1.12 matt stb %r4,0(%r6)
652 1.12 matt dcbst %r0,%r6 /* Now do appropriate flushes
653 1.1 simonb to data... */
654 1.1 simonb sync
655 1.12 matt icbi %r0,%r6 /* and instruction caches */
656 1.12 matt stw %r5,0(%r9) /* restore previous fault handler */
657 1.12 matt dcbst %r0,%r9 /* and flush data... */
658 1.1 simonb sync
659 1.12 matt icbi %r0,%r9 /* and instruction caches */
660 1.1 simonb blr
661 1.1 simonb #endif /* IPKDB */
662