cpu.h revision 1.16 1 1.16 matt /* $NetBSD: cpu.h,v 1.16 2011/01/18 01:02:54 matt Exp $ */
2 1.1 eeh
3 1.1 eeh /*
4 1.1 eeh * Copyright 2002 Wasabi Systems, Inc.
5 1.1 eeh * All rights reserved.
6 1.1 eeh *
7 1.1 eeh * Written by Eduardo Horvath for Wasabi Systems, Inc.
8 1.1 eeh *
9 1.1 eeh * Redistribution and use in source and binary forms, with or without
10 1.1 eeh * modification, are permitted provided that the following conditions
11 1.1 eeh * are met:
12 1.1 eeh * 1. Redistributions of source code must retain the above copyright
13 1.1 eeh * notice, this list of conditions and the following disclaimer.
14 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 eeh * notice, this list of conditions and the following disclaimer in the
16 1.1 eeh * documentation and/or other materials provided with the distribution.
17 1.1 eeh * 3. All advertising materials mentioning features or use of this software
18 1.1 eeh * must display the following acknowledgement:
19 1.1 eeh * This product includes software developed for the NetBSD Project by
20 1.1 eeh * Wasabi Systems, Inc.
21 1.1 eeh * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 eeh * or promote products derived from this software without specific prior
23 1.1 eeh * written permission.
24 1.1 eeh *
25 1.1 eeh * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 eeh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 eeh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 eeh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 eeh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 eeh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 eeh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 eeh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 eeh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 eeh * POSSIBILITY OF SUCH DAMAGE.
36 1.1 eeh */
37 1.1 eeh
38 1.1 eeh #ifndef _IBM4XX_CPU_H_
39 1.1 eeh #define _IBM4XX_CPU_H_
40 1.1 eeh
41 1.16 matt #include <powerpc/spr.h>
42 1.16 matt #include <powerpc/ibm4xx/spr.h>
43 1.16 matt #include <powerpc/ibm4xx/dcr4xx.h>
44 1.16 matt
45 1.1 eeh /* PVRs for different IBM CPUs */
46 1.1 eeh #define PVR_401A1 0x00210000
47 1.1 eeh #define PVR_401B2 0x00220000
48 1.1 eeh #define PVR_401C2 0x00230000
49 1.1 eeh #define PVR_401D2 0x00240000
50 1.1 eeh #define PVR_401E2 0x00250000
51 1.1 eeh #define PVR_401F2 0x00260000
52 1.1 eeh #define PVR_401G2 0x00270000
53 1.1 eeh
54 1.1 eeh #define PVR_403 0x00200000
55 1.1 eeh
56 1.15 kiyohara #define PVR_405GP 0x40110000
57 1.15 kiyohara #define PVR_405GP_PASS1 0x40110000 /* RevA */
58 1.15 kiyohara #define PVR_405GP_PASS2 0x40110040 /* RevB */
59 1.15 kiyohara #define PVR_405GP_PASS2_1 0x40110082 /* RevC */
60 1.15 kiyohara #define PVR_405GP_PASS3 0x401100c4 /* RevD */
61 1.15 kiyohara #define PVR_405GPR 0x50910000
62 1.5 msaitoh #define PVR_405GPR_REVB 0x50910951
63 1.1 eeh
64 1.13 freza #define PVR_405D5X1 0x20010000 /* Virtex II Pro */
65 1.13 freza #define PVR_405D5X2 0x20011000 /* Virtex 4 FX */
66 1.13 freza
67 1.15 kiyohara #define PVR_405EX 0x12910000
68 1.15 kiyohara
69 1.1 eeh #if defined(_KERNEL)
70 1.1 eeh extern char bootpath[];
71 1.1 eeh
72 1.7 shige #include <sys/param.h>
73 1.7 shige #include <sys/device.h>
74 1.12 thorpej #include <prop/proplib.h>
75 1.7 shige
76 1.7 shige /* export from ibm4xx/autoconf.c */
77 1.14 dsl extern void (*md_device_register)(struct device *dev, void *aux);
78 1.7 shige
79 1.9 shige /* export from ibm4xx/machdep.c */
80 1.14 dsl extern void (*md_consinit)(void);
81 1.14 dsl extern void (*md_cpu_startup)(void);
82 1.9 shige
83 1.9 shige /* export from ibm4xx/ibm40x_machdep.c */
84 1.9 shige extern void ibm40x_memsize_init(u_int, u_int);
85 1.9 shige
86 1.9 shige /* export from ibm4xx/ibm4xx_machdep.c */
87 1.9 shige extern void ibm4xx_init(void (*)(void));
88 1.9 shige extern void ibm4xx_cpu_startup(const char *);
89 1.9 shige extern void ibm4xx_dumpsys(void);
90 1.9 shige extern void ibm4xx_install_extint(void (*)(void));
91 1.9 shige
92 1.7 shige /* export from ibm4xx/ibm4xx_autoconf.c */
93 1.7 shige extern void ibm4xx_device_register(struct device *dev, void *aux);
94 1.7 shige
95 1.10 shige /* export from ibm4xx/clock.c */
96 1.9 shige extern void calc_delayconst(void);
97 1.10 shige
98 1.10 shige /* export from ibm4xx/4xx_locore.S */
99 1.16 matt extern void ppc4xx_reset(void) __dead;
100 1.9 shige
101 1.16 matt /*
102 1.16 matt * DCR (Device Control Register) access. These have to be
103 1.16 matt * macros because register address is encoded as immediate
104 1.16 matt * operand.
105 1.16 matt */
106 1.16 matt static inline void
107 1.16 matt mtdcr(int reg, uint32_t val)
108 1.16 matt {
109 1.16 matt __asm volatile("mtdcr %0,%1" : : "K"(reg), "r"(val));
110 1.16 matt }
111 1.16 matt
112 1.16 matt static inline uint32_t
113 1.16 matt mfdcr(int reg)
114 1.16 matt {
115 1.16 matt uint32_t val;
116 1.16 matt
117 1.16 matt __asm volatile("mfdcr %0,%1" : "=r"(val) : "K"(reg));
118 1.16 matt return val;
119 1.16 matt }
120 1.16 matt
121 1.16 matt static inline void
122 1.16 matt mtcpr(int reg, uint32_t val)
123 1.16 matt {
124 1.16 matt mtdcr(DCR_CPR0_CFGADDR, reg);
125 1.16 matt mtdcr(DCR_CPR0_CFGDATA, val);
126 1.16 matt }
127 1.16 matt
128 1.16 matt static inline uint32_t
129 1.16 matt mfcpr(int reg)
130 1.16 matt {
131 1.16 matt mtdcr(DCR_CPR0_CFGADDR, reg);
132 1.16 matt return mfdcr(DCR_CPR0_CFGDATA);
133 1.16 matt }
134 1.16 matt
135 1.16 matt static void inline
136 1.16 matt mtsdr(int reg, uint32_t val)
137 1.16 matt {
138 1.16 matt mtdcr(DCR_SDR0_CFGADDR, reg);
139 1.16 matt mtdcr(DCR_SDR0_CFGDATA, val);
140 1.16 matt }
141 1.16 matt
142 1.16 matt static inline uint32_t
143 1.16 matt mfsdr(int reg)
144 1.16 matt {
145 1.16 matt mtdcr(DCR_SDR0_CFGADDR, reg);
146 1.16 matt return mfdcr(DCR_SDR0_CFGDATA);
147 1.16 matt }
148 1.1 eeh #endif /* _KERNEL */
149 1.1 eeh
150 1.1 eeh #include <powerpc/cpu.h>
151 1.1 eeh
152 1.12 thorpej /* Board info dictionary */
153 1.12 thorpej extern prop_dictionary_t board_properties;
154 1.8 shige extern void board_info_init(void);
155 1.8 shige
156 1.8 shige /*****************************************************************************/
157 1.8 shige /* THIS CODE IS OBSOLETE. WILL BE REMOVED */
158 1.1 eeh /*
159 1.1 eeh * Board configuration structure from the OpenBIOS.
160 1.1 eeh */
161 1.1 eeh struct board_cfg_data {
162 1.1 eeh unsigned char usr_config_ver[4];
163 1.1 eeh unsigned char rom_sw_ver[30];
164 1.1 eeh unsigned int mem_size;
165 1.1 eeh unsigned char mac_address_local[6];
166 1.1 eeh unsigned char mac_address_pci[6];
167 1.1 eeh unsigned int processor_speed;
168 1.1 eeh unsigned int plb_speed;
169 1.1 eeh unsigned int pci_speed;
170 1.3 matt };
171 1.1 eeh
172 1.1 eeh extern struct board_cfg_data board_data;
173 1.8 shige /*****************************************************************************/
174 1.1 eeh
175 1.1 eeh #endif /* _IBM4XX_CPU_H_ */
176