Home | History | Annotate | Line # | Download | only in include
openpicreg.h revision 1.4
      1  1.4     chs /*	$NetBSD: openpicreg.h,v 1.4 2002/08/06 06:16:42 chs Exp $	*/
      2  1.1  briggs 
      3  1.1  briggs /*-
      4  1.1  briggs  * Copyright (c) 2000 Tsubai Masanari.  All rights reserved.
      5  1.1  briggs  *
      6  1.1  briggs  * Redistribution and use in source and binary forms, with or without
      7  1.1  briggs  * modification, are permitted provided that the following conditions
      8  1.1  briggs  * are met:
      9  1.1  briggs  * 1. Redistributions of source code must retain the above copyright
     10  1.1  briggs  *    notice, this list of conditions and the following disclaimer.
     11  1.1  briggs  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1  briggs  *    notice, this list of conditions and the following disclaimer in the
     13  1.1  briggs  *    documentation and/or other materials provided with the distribution.
     14  1.1  briggs  * 3. The name of the author may not be used to endorse or promote products
     15  1.1  briggs  *    derived from this software without specific prior written permission.
     16  1.1  briggs  *
     17  1.1  briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     18  1.1  briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     19  1.1  briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     20  1.1  briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     21  1.1  briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     22  1.1  briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     23  1.1  briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     24  1.1  briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     25  1.1  briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
     26  1.1  briggs  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27  1.1  briggs  */
     28  1.1  briggs 
     29  1.1  briggs /*
     30  1.1  briggs  * GLOBAL/TIMER register (IDU base + 0x1000)
     31  1.1  briggs  */
     32  1.1  briggs 
     33  1.1  briggs /* feature reporting reg 0 */
     34  1.1  briggs #define OPENPIC_FEATURE			0x1000
     35  1.1  briggs 
     36  1.1  briggs /* global config reg 0 */
     37  1.1  briggs #define OPENPIC_CONFIG			0x1020
     38  1.1  briggs #define  OPENPIC_CONFIG_RESET			0x80000000
     39  1.1  briggs #define  OPENPIC_CONFIG_8259_PASSTHRU_DISABLE	0x20000000
     40  1.3  briggs 
     41  1.3  briggs /* interrupt configuration mode (direct or serial) */
     42  1.3  briggs #define OPENPIC_ICR			0x1030
     43  1.3  briggs #define  OPENPIC_ICR_SERIAL_MODE	(1 << 27)
     44  1.3  briggs #define  OPENPIC_ICR_SERIAL_RATIO_MASK	(0x7 << 28)
     45  1.3  briggs #define  OPENPIC_ICR_SERIAL_RATIO_SHIFT	28
     46  1.1  briggs 
     47  1.1  briggs /* vendor ID */
     48  1.1  briggs #define OPENPIC_VENDOR_ID		0x1080
     49  1.1  briggs 
     50  1.1  briggs /* processor initialization reg */
     51  1.1  briggs #define OPENPIC_PROC_INIT		0x1090
     52  1.1  briggs 
     53  1.1  briggs /* IPI vector/priority reg */
     54  1.1  briggs #define OPENPIC_IPI_VECTOR(ipi)		(0x10a0 + (ipi) * 0x10)
     55  1.1  briggs 
     56  1.1  briggs /* spurious intr. vector */
     57  1.1  briggs #define OPENPIC_SPURIOUS_VECTOR		0x10e0
     58  1.1  briggs 
     59  1.1  briggs 
     60  1.1  briggs /*
     61  1.1  briggs  * INTERRUPT SOURCE register (IDU base + 0x10000)
     62  1.1  briggs  */
     63  1.1  briggs 
     64  1.1  briggs /* interrupt vector/priority reg */
     65  1.1  briggs #ifndef OPENPIC_SRC_VECTOR
     66  1.1  briggs #define OPENPIC_SRC_VECTOR(irq)		(0x10000 + (irq) * 0x20)
     67  1.1  briggs #endif
     68  1.1  briggs #define  OPENPIC_SENSE_LEVEL			0x00400000
     69  1.1  briggs #define  OPENPIC_SENSE_EDGE			0x00000000
     70  1.1  briggs #define  OPENPIC_POLARITY_POSITIVE		0x00800000
     71  1.1  briggs #define  OPENPIC_POLARITY_NEGATIVE		0x00000000
     72  1.1  briggs #define  OPENPIC_IMASK				0x80000000
     73  1.1  briggs #define  OPENPIC_ACTIVITY			0x40000000
     74  1.1  briggs #define  OPENPIC_PRIORITY_MASK			0x000f0000
     75  1.1  briggs #define  OPENPIC_PRIORITY_SHIFT			16
     76  1.1  briggs #define  OPENPIC_VECTOR_MASK			0x000000ff
     77  1.1  briggs 
     78  1.1  briggs /* interrupt destination cpu */
     79  1.1  briggs #ifndef OPENPIC_IDEST
     80  1.1  briggs #define OPENPIC_IDEST(irq)		(0x10010 + (irq) * 0x20)
     81  1.1  briggs #endif
     82  1.1  briggs 
     83  1.1  briggs /*
     84  1.1  briggs  * PROCESSOR register (IDU base + 0x20000)
     85  1.1  briggs  */
     86  1.1  briggs 
     87  1.1  briggs /* IPI command reg */
     88  1.4     chs #define OPENPIC_IPI(cpu, ipi)		(0x20040 + (cpu) * 0x1000 + \
     89  1.4     chs 					 (ipi) * 0x10)
     90  1.1  briggs 
     91  1.1  briggs /* current task priority reg */
     92  1.1  briggs #define OPENPIC_CPU_PRIORITY(cpu)	(0x20080 + (cpu) * 0x1000)
     93  1.1  briggs #define  OPENPIC_CPU_PRIORITY_MASK		0x0000000f
     94  1.1  briggs 
     95  1.1  briggs /* interrupt acknowledge reg */
     96  1.1  briggs #define OPENPIC_IACK(cpu)		(0x200a0 + (cpu) * 0x1000)
     97  1.1  briggs 
     98  1.1  briggs /* end of interrupt reg */
     99  1.1  briggs #define OPENPIC_EOI(cpu)		(0x200b0 + (cpu) * 0x1000)
    100