Home | History | Annotate | Line # | Download | only in include
psl.h revision 1.8
      1  1.8     matt /*	$NetBSD: psl.h,v 1.8 2003/07/31 01:25:38 matt Exp $	*/
      2  1.1       ws 
      3  1.1       ws /*
      4  1.1       ws  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
      5  1.1       ws  * Copyright (C) 1995, 1996 TooLs GmbH.
      6  1.1       ws  * All rights reserved.
      7  1.1       ws  *
      8  1.1       ws  * Redistribution and use in source and binary forms, with or without
      9  1.1       ws  * modification, are permitted provided that the following conditions
     10  1.1       ws  * are met:
     11  1.1       ws  * 1. Redistributions of source code must retain the above copyright
     12  1.1       ws  *    notice, this list of conditions and the following disclaimer.
     13  1.1       ws  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1       ws  *    notice, this list of conditions and the following disclaimer in the
     15  1.1       ws  *    documentation and/or other materials provided with the distribution.
     16  1.1       ws  * 3. All advertising materials mentioning features or use of this software
     17  1.1       ws  *    must display the following acknowledgement:
     18  1.1       ws  *	This product includes software developed by TooLs GmbH.
     19  1.1       ws  * 4. The name of TooLs GmbH may not be used to endorse or promote products
     20  1.1       ws  *    derived from this software without specific prior written permission.
     21  1.1       ws  *
     22  1.1       ws  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
     23  1.1       ws  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24  1.1       ws  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25  1.1       ws  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
     26  1.1       ws  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     27  1.1       ws  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     28  1.1       ws  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     29  1.1       ws  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     30  1.1       ws  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     31  1.1       ws  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32  1.1       ws  */
     33  1.6     matt #ifndef	_POWERPC_PSL_H_
     34  1.6     matt #define	_POWERPC_PSL_H_
     35  1.1       ws 
     36  1.1       ws /*
     37  1.3  thorpej  * Machine State Register (MSR)
     38  1.3  thorpej  *
     39  1.3  thorpej  * The PowerPC 601 does not implement the following bits:
     40  1.3  thorpej  *
     41  1.5     matt  *	VEC, POW, ILE, BE, RI, LE[*]
     42  1.3  thorpej  *
     43  1.3  thorpej  * [*] Little-endian mode on the 601 is implemented in the HID0 register.
     44  1.1       ws  */
     45  1.5     matt #define	PSL_VEC		0x02000000	/* AltiVec vector unit available */
     46  1.3  thorpej #define	PSL_POW		0x00040000	/* power management */
     47  1.8     matt #define	PSL_TGPR	0x00020000	/* temp. gpr remapping (mpc603e) */
     48  1.3  thorpej #define	PSL_ILE		0x00010000	/* interrupt endian mode (1 == le) */
     49  1.3  thorpej #define	PSL_EE		0x00008000	/* external interrupt enable */
     50  1.3  thorpej #define	PSL_PR		0x00004000	/* privilege mode (1 == user) */
     51  1.3  thorpej #define	PSL_FP		0x00002000	/* floating point enable */
     52  1.3  thorpej #define	PSL_ME		0x00001000	/* machine check enable */
     53  1.3  thorpej #define	PSL_FE0		0x00000800	/* floating point interrupt mode 0 */
     54  1.3  thorpej #define	PSL_SE		0x00000400	/* single-step trace enable */
     55  1.3  thorpej #define	PSL_BE		0x00000200	/* branch trace enable */
     56  1.3  thorpej #define	PSL_FE1		0x00000100	/* floating point interrupt mode 1 */
     57  1.3  thorpej #define	PSL_IP		0x00000040	/* interrupt prefix */
     58  1.4   tsubai #define	PSL_IR		0x00000020	/* instruction address relocation */
     59  1.3  thorpej #define	PSL_DR		0x00000010	/* data address relocation */
     60  1.7     matt #define	PSL_PM		0x00000008	/* Performance monitor marked mode */
     61  1.3  thorpej #define	PSL_RI		0x00000002	/* recoverable interrupt */
     62  1.3  thorpej #define	PSL_LE		0x00000001	/* endian mode (1 == le) */
     63  1.3  thorpej 
     64  1.3  thorpej #define	PSL_601_MASK	~(PSL_POW|PSL_ILE|PSL_BE|PSL_RI|PSL_LE)
     65  1.1       ws 
     66  1.1       ws /*
     67  1.1       ws  * Floating-point exception modes:
     68  1.1       ws  */
     69  1.3  thorpej #define	PSL_FE_DIS	0		/* none */
     70  1.3  thorpej #define	PSL_FE_NONREC	PSL_FE1		/* imprecise non-recoverable */
     71  1.3  thorpej #define	PSL_FE_REC	PSL_FE0		/* imprecise recoverable */
     72  1.3  thorpej #define	PSL_FE_PREC	(PSL_FE0 | PSL_FE1) /* precise */
     73  1.3  thorpej #define	PSL_FE_DFLT	PSL_FE_DIS	/* default == none */
     74  1.1       ws 
     75  1.1       ws /*
     76  1.1       ws  * Note that PSL_POW and PSL_ILE are not in the saved copy of the MSR
     77  1.1       ws  */
     78  1.1       ws #define	PSL_MBO		0
     79  1.1       ws #define	PSL_MBZ		0
     80  1.1       ws 
     81  1.1       ws #define	PSL_USERSET	(PSL_EE | PSL_PR | PSL_ME | PSL_IR | PSL_DR | PSL_RI)
     82  1.1       ws 
     83  1.1       ws #define	PSL_USERSTATIC	(PSL_USERSET | PSL_IP | 0x87c0008c)
     84  1.1       ws 
     85  1.6     matt #endif	/* _POWERPC_PSL_H_ */
     86