Home | History | Annotate | Line # | Download | only in include
spr.h revision 1.27
      1  1.27     matt /*	$NetBSD: spr.h,v 1.27 2003/03/14 06:22:51 matt Exp $	*/
      2  1.21      chs 
      3   1.4     matt #ifndef _POWERPC_SPR_H_
      4   1.4     matt #define	_POWERPC_SPR_H_
      5   1.1   simonb 
      6   1.1   simonb #ifndef _LOCORE
      7   1.4     matt #define	mtspr(reg, val)							\
      8   1.4     matt 	__asm __volatile("mtspr %0,%1" : : "K"(reg), "r"(val))
      9  1.27     matt #ifdef __GNUC__
     10   1.4     matt #define	mfspr(reg)							\
     11  1.22     matt 	( { register_t val;						\
     12   1.4     matt 	  __asm __volatile("mfspr %0,%1" : "=r"(val) : "K"(reg));	\
     13   1.1   simonb 	  val; } )
     14  1.27     matt #endif
     15   1.1   simonb #endif /* _LOCORE */
     16   1.1   simonb 
     17   1.1   simonb /*
     18   1.1   simonb  * Special Purpose Register declarations.
     19   1.1   simonb  *
     20   1.1   simonb  * The first column in the comments indicates which PowerPC
     21   1.1   simonb  * architectures the SPR is valid on - 4 for 4xx series,
     22   1.1   simonb  * 6 for 6xx/7xx series and 8 for 8xx and 8xxx series.
     23   1.1   simonb  */
     24   1.1   simonb 
     25  1.10   kleink #define	SPR_MQ			0x000	/* .6. 601 MQ register */
     26   1.1   simonb #define	SPR_XER			0x001	/* 468 Fixed Point Exception Register */
     27  1.10   kleink #define	SPR_RTCU_R		0x004	/* .6. 601 RTC Upper - Read */
     28  1.10   kleink #define	SPR_RTCL_R		0x005	/* .6. 601 RTC Lower - Read */
     29   1.1   simonb #define	SPR_LR			0x008	/* 468 Link Register */
     30   1.1   simonb #define	SPR_CTR			0x009	/* 468 Count Register */
     31   1.1   simonb #define	SPR_DSISR		0x012	/* .68 DSI exception source */
     32   1.2   simonb #define	  DSISR_DIRECT		  0x80000000 /* Direct-store error exception */
     33   1.2   simonb #define	  DSISR_NOTFOUND	  0x40000000 /* Translation not found */
     34   1.2   simonb #define	  DSISR_PROTECT		  0x08000000 /* Memory access not permitted */
     35   1.2   simonb #define	  DSISR_INVRX		  0x04000000 /* Reserve-indexed insn direct-store access */
     36   1.2   simonb #define	  DSISR_STORE		  0x02000000 /* Store operation */
     37   1.2   simonb #define	  DSISR_DABR		  0x00400000 /* DABR match */
     38   1.2   simonb #define	  DSISR_SEGMENT		  0x00200000 /* XXX; not in 6xx PEM */
     39   1.2   simonb #define	  DSISR_EAR		  0x00100000 /* eciwx/ecowx && EAR[E] == 0 */
     40   1.1   simonb #define	SPR_DAR			0x013	/* .68 Data Address Register */
     41  1.10   kleink #define	SPR_RTCU_W		0x014	/* .6. 601 RTC Upper - Write */
     42  1.10   kleink #define	SPR_RTCL_W		0x015	/* .6. 601 RTC Lower - Write */
     43   1.1   simonb #define	SPR_DEC			0x016	/* .68 DECrementer register */
     44   1.1   simonb #define	SPR_SDR1		0x019	/* .68 Page table base address register */
     45   1.1   simonb #define	SPR_SRR0		0x01a	/* 468 Save/Restore Register 0 */
     46   1.1   simonb #define	SPR_SRR1		0x01b	/* 468 Save/Restore Register 1 */
     47  1.25     matt #define SPR_EIE			0x050	/* ..8 Exception Interrupt ??? */
     48  1.25     matt #define SPR_EID			0x051	/* ..8 Exception Interrupt ??? */
     49  1.25     matt #define SPR_NRI			0x052	/* ..8 Exception Interrupt ??? */
     50   1.1   simonb #define	SPR_USPRG0		0x100	/* 4.. User SPR General 0 */
     51  1.24   simonb #define	SPR_VRSAVE		0x100	/* .6. AltiVec VRSAVE */
     52   1.1   simonb #define	SPR_SPRG0		0x110	/* 468 SPR General 0 */
     53   1.1   simonb #define	SPR_SPRG1		0x111	/* 468 SPR General 1 */
     54   1.1   simonb #define	SPR_SPRG2		0x112	/* 468 SPR General 2 */
     55   1.1   simonb #define	SPR_SPRG3		0x113	/* 468 SPR General 3 */
     56   1.1   simonb #define	SPR_SPRG4		0x114	/* 4.. SPR General 4 */
     57   1.1   simonb #define	SPR_SPRG5		0x115	/* 4.. SPR General 5 */
     58   1.1   simonb #define	SPR_SPRG6		0x116	/* 4.. SPR General 6 */
     59   1.1   simonb #define	SPR_SPRG7		0x117	/* 4.. SPR General 7 */
     60  1.22     matt #define	SPR_ASR			0x118	/* ... Address Space Register (PPC64) */
     61   1.1   simonb #define	SPR_EAR			0x11a	/* .68 External Access Register */
     62   1.1   simonb #define	SPR_TBL			0x11c	/* 468 Time Base Lower */
     63   1.1   simonb #define	SPR_TBU			0x11d	/* 468 Time Base Upper */
     64   1.1   simonb #define	SPR_PVR			0x11f	/* 468 Processor Version Register */
     65  1.24   simonb #define	  MPC601		  0x0001
     66  1.24   simonb #define	  MPC603		  0x0003
     67  1.24   simonb #define	  MPC604		  0x0004
     68  1.24   simonb #define	  MPC602		  0x0005
     69  1.24   simonb #define	  MPC603e		  0x0006
     70  1.24   simonb #define	  MPC603ev		  0x0007
     71  1.24   simonb #define	  MPC750		  0x0008
     72  1.24   simonb #define	  MPC604ev		  0x0009
     73  1.24   simonb #define	  MPC7400		  0x000c
     74  1.24   simonb #define	  MPC620		  0x0014
     75  1.24   simonb #define	  IBM403		  0x0020
     76  1.24   simonb #define	  IBM401A1		  0x0021
     77  1.24   simonb #define	  IBM401B2		  0x0022
     78  1.24   simonb #define	  IBM401C2		  0x0023
     79  1.24   simonb #define	  IBM401D2		  0x0024
     80  1.24   simonb #define	  IBM401E2		  0x0025
     81  1.24   simonb #define	  IBM401F2		  0x0026
     82  1.24   simonb #define	  IBM401G2		  0x0027
     83  1.24   simonb #define	  IBMPOWER3		  0x0041
     84  1.24   simonb #define	  MPC860		  0x0050
     85  1.24   simonb #define	  MPC8240		  0x0081
     86  1.24   simonb #define	  IBM405GP		  0x4011
     87  1.24   simonb #define	  IBM405L		  0x4161
     88  1.24   simonb #define	  IBM750FX		  0x7000
     89  1.24   simonb #define	  MPC7450		  0x8000
     90  1.24   simonb #define	  MPC7455		  0x8001
     91  1.24   simonb #define	  MPC7410		  0x800c
     92  1.24   simonb #define	  MPC8245		  0x8081
     93  1.24   simonb 
     94   1.1   simonb #define	SPR_IBAT0U		0x210	/* .68 Instruction BAT Reg 0 Upper */
     95  1.25     matt #define	SPR_IBAT0L		0x211	/* .6. Instruction BAT Reg 0 Lower */
     96  1.25     matt #define	SPR_IBAT1U		0x212	/* .6. Instruction BAT Reg 1 Upper */
     97  1.25     matt #define	SPR_IBAT1L		0x213	/* .6. Instruction BAT Reg 1 Lower */
     98  1.25     matt #define	SPR_IBAT2U		0x214	/* .6. Instruction BAT Reg 2 Upper */
     99  1.25     matt #define	SPR_IBAT2L		0x215	/* .6. Instruction BAT Reg 2 Lower */
    100  1.25     matt #define	SPR_IBAT3U		0x216	/* .6. Instruction BAT Reg 3 Upper */
    101  1.25     matt #define	SPR_IBAT3L		0x217	/* .6. Instruction BAT Reg 3 Lower */
    102  1.25     matt #define	SPR_DBAT0U		0x218	/* .6. Data BAT Reg 0 Upper */
    103  1.25     matt #define	SPR_DBAT0L		0x219	/* .6. Data BAT Reg 0 Lower */
    104  1.25     matt #define	SPR_DBAT1U		0x21a	/* .6. Data BAT Reg 1 Upper */
    105  1.25     matt #define	SPR_DBAT1L		0x21b	/* .6. Data BAT Reg 1 Lower */
    106  1.25     matt #define	SPR_DBAT2U		0x21c	/* .6. Data BAT Reg 2 Upper */
    107  1.25     matt #define	SPR_DBAT2L		0x21d	/* .6. Data BAT Reg 2 Lower */
    108  1.25     matt #define	SPR_DBAT3U		0x21e	/* .6. Data BAT Reg 3 Upper */
    109  1.25     matt #define	SPR_DBAT3L		0x21f	/* .6. Data BAT Reg 3 Lower */
    110  1.25     matt #define SPR_IC_CST		0x230	/* ..8 Instruction Cache CSR */
    111  1.25     matt #define  IC_CST_IEN		0x80000000 /* I cache is ENabled   (RO) */
    112  1.25     matt #define  IC_CST_CMD_INVALL	0x0c000000 /* I cache invalidate all */
    113  1.25     matt #define  IC_CST_CMD_UNLOCKALL	0x0a000000 /* I cache unlock all */
    114  1.25     matt #define  IC_CST_CMD_UNLOCK	0x08000000 /* I cache unlock block */
    115  1.25     matt #define  IC_CST_CMD_LOADLOCK	0x06000000 /* I cache load & lock block */
    116  1.25     matt #define  IC_CST_CMD_DISABLE	0x04000000 /* I cache disable */
    117  1.25     matt #define  IC_CST_CMD_ENABLE	0x02000000 /* I cache enable */
    118  1.25     matt #define  IC_CST_CCER1		0x00200000 /* I cache error type 1 (RO) */
    119  1.25     matt #define  IC_CST_CCER2		0x00100000 /* I cache error type 2 (RO) */
    120  1.25     matt #define  IC_CST_CCER3		0x00080000 /* I cache error type 3 (RO) */
    121  1.25     matt #define	SPR_IBAT4U		0x230	/* .6. Instruction BAT Reg 4 Upper */
    122  1.25     matt #define SPR_IC_ADR		0x231	/* ..8 Instruction Cache Address */
    123  1.25     matt #define	SPR_IBAT4L		0x231	/* .6. Instruction BAT Reg 4 Lower */
    124  1.25     matt #define SPR_IC_DAT		0x232	/* ..8 Instruction Cache Data */
    125  1.25     matt #define	SPR_IBAT5U		0x232	/* .6. Instruction BAT Reg 5 Upper */
    126  1.25     matt #define	SPR_IBAT5L		0x233	/* .6. Instruction BAT Reg 5 Lower */
    127  1.25     matt #define	SPR_IBAT6U		0x234	/* .6. Instruction BAT Reg 6 Upper */
    128  1.25     matt #define	SPR_IBAT6L		0x235	/* .6. Instruction BAT Reg 6 Lower */
    129  1.25     matt #define	SPR_IBAT7U		0x236	/* .6. Instruction BAT Reg 7 Upper */
    130  1.25     matt #define	SPR_IBAT7L		0x237	/* .6. Instruction BAT Reg 7 Lower */
    131  1.25     matt #define SPR_DC_CST		0x230	/* ..8 Data Cache CSR */
    132  1.25     matt #define  DC_CST_DEN		0x80000000 /* D cache ENabled (RO) */
    133  1.25     matt #define  DC_CST_DFWT		0x40000000 /* D cache Force Write-Thru (RO) */
    134  1.25     matt #define  DC_CST_LES		0x20000000 /* D cache Little Endian Swap (RO) */
    135  1.25     matt #define  DC_CST_CMD_FLUSH	0x0e000000 /* D cache invalidate all */
    136  1.25     matt #define  DC_CST_CMD_INVALL	0x0c000000 /* D cache invalidate all */
    137  1.25     matt #define  DC_CST_CMD_UNLOCKALL	0x0a000000 /* D cache unlock all */
    138  1.25     matt #define  DC_CST_CMD_UNLOCK	0x08000000 /* D cache unlock block */
    139  1.25     matt #define  DC_CST_CMD_CLRLESWAP	0x07000000 /* D cache clr little-endian swap */
    140  1.25     matt #define  DC_CST_CMD_LOADLOCK	0x06000000 /* D cache load & lock block */
    141  1.25     matt #define  DC_CST_CMD_SETLESWAP	0x05000000 /* D cache set little-endian swap */
    142  1.25     matt #define  DC_CST_CMD_DISABLE	0x04000000 /* D cache disable */
    143  1.25     matt #define  DC_CST_CMD_CLRFWT	0x03000000 /* D cache clear forced write-thru */
    144  1.25     matt #define  DC_CST_CMD_ENABLE	0x02000000 /* D cache enable */
    145  1.25     matt #define  DC_CST_CMD_SETFWT	0x01000000 /* D cache set forced write-thru */
    146  1.25     matt #define  DC_CST_CCER1		0x00200000 /* D cache error type 1 (RO) */
    147  1.25     matt #define  DC_CST_CCER2		0x00100000 /* D cache error type 2 (RO) */
    148  1.25     matt #define  DC_CST_CCER3		0x00080000 /* D cache error type 3 (RO) */
    149  1.25     matt #define	SPR_DBAT4U		0x238	/* .6. Data BAT Reg 4 Upper */
    150  1.25     matt #define SPR_DC_ADR		0x231	/* ..8 Data Cache Address */
    151  1.25     matt #define	SPR_DBAT4L		0x239	/* .6. Data BAT Reg 4 Lower */
    152  1.25     matt #define SPR_DC_DAT		0x232	/* ..8 Data Cache Data */
    153  1.25     matt #define	SPR_DBAT5U		0x23a	/* .6. Data BAT Reg 5 Upper */
    154  1.25     matt #define	SPR_DBAT5L		0x23b	/* .6. Data BAT Reg 5 Lower */
    155  1.25     matt #define	SPR_DBAT6U		0x23c	/* .6. Data BAT Reg 6 Upper */
    156  1.25     matt #define	SPR_DBAT6L		0x23d	/* .6. Data BAT Reg 6 Lower */
    157  1.25     matt #define	SPR_DBAT7U		0x23e	/* .6. Data BAT Reg 7 Upper */
    158  1.25     matt #define	SPR_DBAT7L		0x23f	/* .6. Data BAT Reg 7 Lower */
    159  1.25     matt #define	SPR_MI_CTR		0x310	/* ..8 IMMU control */
    160  1.25     matt #define  Mx_CTR_GPM		0x80000000 /* Group Protection Mode */
    161  1.25     matt #define  Mx_CTR_PPM		0x40000000 /* Page Protection Mode */
    162  1.25     matt #define  Mx_CTR_CIDEF		0x20000000 /* Cache-Inhibit DEFault */
    163  1.25     matt #define  MD_CTR_WTDEF		0x20000000 /* Write-Through DEFault */
    164  1.25     matt #define  Mx_CTR_RSV4		0x08000000 /* Reserve 4 TLB entries */
    165  1.25     matt #define  MD_CTR_TWAM		0x04000000 /* TableWalk Assist Mode */
    166  1.25     matt #define  Mx_CTR_PPCS		0x02000000 /* Priv/user state compare mode */
    167  1.25     matt #define  Mx_CTR_TLB_INDX	0x000001f0 /* TLB index mask */
    168  1.25     matt #define  Mx_CTR_TLB_INDX_BITPOS	8	  /* TLB index shift */
    169  1.25     matt #define	SPR_MI_AP		0x312	/* ..8 IMMU access protection */
    170  1.25     matt #define  Mx_GP_SUPER(n)		(0 << (2*(15-(n)))) /* access is supervisor */
    171  1.25     matt #define  Mx_GP_PAGE		(1 << (2*(15-(n)))) /* access is page protect */
    172  1.25     matt #define  Mx_GP_SWAPPED		(2 << (2*(15-(n)))) /* access is swapped */
    173  1.25     matt #define  Mx_GP_USER		(3 << (2*(15-(n)))) /* access is user */
    174  1.25     matt #define	SPR_MI_EPN		0x313	/* ..8 IMMU effective number */
    175  1.25     matt #define  Mx_EPN_EPN		0xfffff000 /* Effective Page Number mask */
    176  1.25     matt #define  Mx_EPN_EV		0x00000020 /* Entry Valid */
    177  1.25     matt #define  Mx_EPN_ASID		0x0000000f /* Address Space ID */
    178  1.25     matt #define	SPR_MI_TWC		0x315	/* ..8 IMMU tablewalk control */
    179  1.25     matt #define  MD_TWC_L2TB		0xfffff000 /* Level-2 Tablewalk Base */
    180  1.25     matt #define  Mx_TWC_APG		0x000001e0 /* Access Protection Group */
    181  1.25     matt #define  Mx_TWC_G		0x00000010 /* Guarded memory */
    182  1.25     matt #define  Mx_TWC_PS		0x0000000c /* Page Size (L1) */
    183  1.25     matt #define  MD_TWC_WT		0x00000002 /* Write-Through */
    184  1.25     matt #define  Mx_TWC_V		0x00000001 /* Entry Valid */
    185  1.25     matt #define	SPR_MI_RPN		0x316	/* ..8 IMMU real (phys) page number */
    186  1.25     matt #define  Mx_RPN_RPN		0xfffff000 /* Real Page Number */
    187  1.25     matt #define  Mx_RPN_PP		0x00000ff0 /* Page Protection */
    188  1.25     matt #define  Mx_RPN_SPS		0x00000008 /* Small Page Size */
    189  1.25     matt #define  Mx_RPN_SH		0x00000004 /* SHared page */
    190  1.25     matt #define  Mx_RPN_CI		0x00000002 /* Cache Inhibit */
    191  1.25     matt #define  Mx_RPN_V		0x00000001 /* Valid */
    192  1.25     matt #define	SPR_MD_CTR		0x318	/* ..8 DMMU control */
    193  1.25     matt #define	SPR_M_CASID		0x319	/* ..8 CASID */
    194  1.25     matt #define  M_CASID		0x0000000f /* Current AS Id */
    195  1.25     matt #define	SPR_MD_AP		0x31a	/* ..8 DMMU access protection */
    196  1.25     matt #define	SPR_MD_EPN		0x31b	/* ..8 DMMU effective number */
    197  1.25     matt #define	SPR_M_TWB		0x31c	/* ..8 MMU tablewalk base */
    198  1.25     matt #define  M_TWB_L1TB		0xfffff000 /* level-1 translation base */
    199  1.25     matt #define  M_TWB_L1INDX		0x00000ffc /* level-1 index */
    200  1.25     matt #define	SPR_MD_TWC		0x31d	/* ..8 DMMU tablewalk control */
    201  1.25     matt #define	SPR_MD_RPN		0x31e	/* ..8 DMMU real (phys) page number */
    202  1.25     matt #define	SPR_MD_TW		0x31f	/* ..8 MMU tablewalk scratch */
    203  1.25     matt #define	SPR_MI_CAM		0x330	/* ..8 IMMU CAM entry read */
    204  1.25     matt #define	SPR_MI_RAM0		0x331	/* ..8 IMMU RAM entry read reg 0 */
    205  1.25     matt #define	SPR_MI_RAM1		0x332	/* ..8 IMMU RAM entry read reg 1 */
    206  1.25     matt #define	SPR_MD_CAM		0x338	/* ..8 IMMU CAM entry read */
    207  1.25     matt #define	SPR_MD_RAM0		0x339	/* ..8 IMMU RAM entry read reg 0 */
    208  1.25     matt #define	SPR_MD_RAM1		0x33a	/* ..8 IMMU RAM entry read reg 1 */
    209  1.12  nathanw #define	SPR_UMMCR2		0x3a0	/* .6. User Monitor Mode Control Register 2 */
    210  1.12  nathanw #define	SPR_UMMCR0		0x3a8	/* .6. User Monitor Mode Control Register 0 */
    211  1.14  nathanw #define	SPR_USIA		0x3ab	/* .6. User Sampled Instruction Address */
    212  1.12  nathanw #define	SPR_UMMCR1		0x3ac	/* .6. User Monitor Mode Control Register 1 */
    213   1.1   simonb #define	SPR_ZPR			0x3b0	/* 4.. Zone Protection Register */
    214  1.12  nathanw #define	SPR_MMCR2		0x3b0	/* .6. Monitor Mode Control Register 2 */
    215  1.15  nathanw #define	 SPR_MMCR2_THRESHMULT_32  0x80000000 /* Multiply MMCR0 threshold by 32 */
    216  1.15  nathanw #define	 SPR_MMCR2_THRESHMULT_2	  0x00000000 /* Multiply MMCR0 threshold by 2 */
    217   1.1   simonb #define	SPR_PID			0x3b1	/* 4.. Process ID */
    218   1.6     matt #define	SPR_PMC5		0x3b1	/* .6. Performance Counter Register 5 */
    219   1.6     matt #define	SPR_PMC6		0x3b2	/* .6. Performance Counter Register 6 */
    220   1.1   simonb #define	SPR_CCR0		0x3b3	/* 4.. Core Configuration Register 0 */
    221   1.1   simonb #define	SPR_IAC3		0x3b4	/* 4.. Instruction Address Compare 3 */
    222   1.1   simonb #define	SPR_IAC4		0x3b5	/* 4.. Instruction Address Compare 4 */
    223   1.1   simonb #define	SPR_DVC1		0x3b6	/* 4.. Data Value Compare 1 */
    224   1.1   simonb #define	SPR_DVC2		0x3b7	/* 4.. Data Value Compare 2 */
    225  1.12  nathanw #define	SPR_MMCR0		0x3b8	/* .6. Monitor Mode Control Register 0 */
    226  1.15  nathanw #define	  SPR_MMCR0_FC		  0x80000000 /* Freeze counters */
    227  1.15  nathanw #define	  SPR_MMCR0_FCS		  0x40000000 /* Freeze counters in supervisor mode */
    228  1.15  nathanw #define	  SPR_MMCR0_FCP		  0x20000000 /* Freeze counters in user mode */
    229  1.15  nathanw #define	  SPR_MMCR0_FCM1	  0x10000000 /* Freeze counters when mark=1 */
    230  1.15  nathanw #define	  SPR_MMCR0_FCM0	  0x08000000 /* Freeze counters when mark=0 */
    231  1.15  nathanw #define	  SPR_MMCR0_PMXE	  0x04000000 /* Enable PM interrupt */
    232  1.15  nathanw #define	  SPR_MMCR0_FCECE	  0x02000000 /* Freeze counters after event */
    233  1.15  nathanw #define	  SPR_MMCR0_TBSEL_15	  0x01800000 /* Count bit 15 of TBL */
    234  1.15  nathanw #define	  SPR_MMCR0_TBSEL_19	  0x01000000 /* Count bit 19 of TBL */
    235  1.15  nathanw #define	  SPR_MMCR0_TBSEL_23	  0x00800000 /* Count bit 23 of TBL */
    236  1.15  nathanw #define	  SPR_MMCR0_TBSEL_31	  0x00000000 /* Count bit 31 of TBL */
    237  1.15  nathanw #define	  SPR_MMCR0_TBEE	  0x00400000 /* Time-base event enable */
    238  1.15  nathanw #define	  SPR_MMCRO_THRESHOLD(x)  ((x) << 16) /* Threshold value */
    239  1.15  nathanw #define	  SPR_MMCR0_PMC1CE	  0x00008000 /* PMC1 condition enable */
    240  1.15  nathanw #define	  SPR_MMCR0_PMCNCE	  0x00004000 /* PMCn condition enable */
    241  1.15  nathanw #define	  SPR_MMCR0_TRIGGER	  0x00002000 /* Trigger */
    242  1.15  nathanw #define	  SPR_MMCR0_PMC1SEL(x)	  ((x) << 6) /* PMC1 selector */
    243  1.15  nathanw #define	  SPR_MMCR0_PMC2SEL(x)	  ((x) << 0) /* PMC2 selector */
    244   1.1   simonb #define	SPR_SGR			0x3b9	/* 4.. Storage Guarded Register */
    245   1.6     matt #define	SPR_PMC1		0x3b9	/* .6. Performance Counter Register 1 */
    246   1.1   simonb #define	SPR_DCWR		0x3ba	/* 4.. Data Cache Write-through Register */
    247   1.6     matt #define	SPR_PMC2		0x3ba	/* .6. Performance Counter Register 2 */
    248   1.1   simonb #define	SPR_SLER		0x3bb	/* 4.. Storage Little Endian Register */
    249  1.14  nathanw #define	SPR_SIA			0x3bb	/* .6. Sampled Instruction Address */
    250  1.12  nathanw #define	SPR_MMCR1		0x3bc	/* .6. Monitor Mode Control Register 2 */
    251  1.15  nathanw #define	  SPR_MMCR1_PMC3SEL(x)	  ((x) << 27) /* PMC 3 selector */
    252  1.15  nathanw #define	  SPR_MMCR1_PMC4SEL(x)	  ((x) << 22) /* PMC 4 selector */
    253  1.15  nathanw #define	  SPR_MMCR1_PMC5SEL(x)	  ((x) << 17) /* PMC 5 selector */
    254  1.15  nathanw #define	  SPR_MMCR1_PMC6SEL(x)	  ((x) << 11) /* PMC 6 selector */
    255  1.15  nathanw 
    256   1.1   simonb #define	SPR_SU0R		0x3bc	/* 4.. Storage User-defined 0 Register */
    257   1.1   simonb #define	SPR_DBCR1		0x3bd	/* 4.. Debug Control Register 1 */
    258  1.14  nathanw #define	SPR_PMC3		0x3bd	/* .6. Performance Counter Register 3 */
    259  1.14  nathanw #define	SPR_PMC4		0x3be	/* .6. Performance Counter Register 4 */
    260   1.3     matt #define	SPR_DMISS		0x3d0	/* .68 Data TLB Miss Address Register */
    261   1.3     matt #define	SPR_DCMP		0x3d1	/* .68 Data TLB Compare Register */
    262   1.3     matt #define	SPR_HASH1		0x3d2	/* .68 Primary Hash Address Register */
    263   1.1   simonb #define	SPR_ICDBDR		0x3d3	/* 4.. Instruction Cache Debug Data Register */
    264   1.3     matt #define	SPR_HASH2		0x3d3	/* .68 Secondary Hash Address Register */
    265   1.1   simonb #define	SPR_ESR			0x3d4	/* 4.. Exception Syndrome Register */
    266   1.1   simonb #define	  ESR_MCI		  0x80000000 /* Machine check - instruction */
    267   1.1   simonb #define	  ESR_PIL		  0x08000000 /* Program interrupt - illegal */
    268   1.1   simonb #define	  ESR_PPR		  0x04000000 /* Program interrupt - privileged */
    269   1.1   simonb #define	  ESR_PTR		  0x02000000 /* Program interrupt - trap */
    270   1.1   simonb #define	  ESR_DST		  0x00800000 /* Data storage interrupt - store fault */
    271   1.1   simonb #define	  ESR_DIZ		  0x00800000 /* Data/instruction storage interrupt - zone fault */
    272   1.1   simonb #define	  ESR_U0F		  0x00008000 /* Data storage interrupt - U0 fault */
    273   1.3     matt #define	SPR_IMISS		0x3d4	/* .68 Instruction TLB Miss Address Register */
    274   1.6     matt #define	SPR_TLBMISS		0x3d4	/* .6. TLB Miss Address Register */
    275   1.1   simonb #define	SPR_DEAR		0x3d5	/* 4.. Data Error Address Register */
    276   1.3     matt #define	SPR_ICMP		0x3d5	/* .68 Instruction TLB Compare Register */
    277   1.6     matt #define	SPR_PTEHI		0x3d5	/* .6. Instruction TLB Compare Register */
    278   1.1   simonb #define	SPR_EVPR		0x3d6	/* 4.. Exception Vector Prefix Register */
    279   1.3     matt #define	SPR_RPA			0x3d6	/* .68 Required Physical Address Register */
    280   1.6     matt #define	SPR_PTELO		0x3d6	/* .6. Required Physical Address Register */
    281   1.1   simonb #define	SPR_TSR			0x3d8	/* 4.. Timer Status Register */
    282   1.1   simonb #define	  TSR_ENW		  0x80000000 /* Enable Next Watchdog */
    283   1.1   simonb #define	  TSR_WIS		  0x40000000 /* Watchdog Interrupt Status */
    284   1.1   simonb #define	  TSR_WRS_MASK		  0x30000000 /* Watchdog Reset Status */
    285   1.7      wiz #define	  TSR_WRS_NONE		  0x00000000 /* No watchdog reset has occurred */
    286   1.1   simonb #define	  TSR_WRS_CORE		  0x10000000 /* Core reset was forced by the watchdog */
    287   1.1   simonb #define	  TSR_WRS_CHIP		  0x20000000 /* Chip reset was forced by the watchdog */
    288   1.1   simonb #define	  TSR_WRS_SYSTEM	  0x30000000 /* System reset was forced by the watchdog */
    289   1.1   simonb #define	  TSR_PIS		  0x08000000 /* PIT Interrupt Status */
    290   1.1   simonb #define	  TSR_FIS		  0x04000000 /* FIT Interrupt Status */
    291   1.1   simonb #define	SPR_TCR			0x3da	/* 4.. Timer Control Register */
    292   1.1   simonb #define	  TCR_WP_MASK		  0xc0000000 /* Watchdog Period mask */
    293   1.1   simonb #define	  TCR_WP_2_17		  0x00000000 /* 2**17 clocks */
    294   1.1   simonb #define	  TCR_WP_2_21		  0x40000000 /* 2**21 clocks */
    295   1.1   simonb #define	  TCR_WP_2_25		  0x80000000 /* 2**25 clocks */
    296   1.1   simonb #define	  TCR_WP_2_29		  0xc0000000 /* 2**29 clocks */
    297   1.1   simonb #define	  TCR_WRC_MASK		  0x30000000 /* Watchdog Reset Control mask */
    298   1.1   simonb #define	  TCR_WRC_NONE		  0x00000000 /* No watchdog reset */
    299   1.1   simonb #define	  TCR_WRC_CORE		  0x10000000 /* Core reset */
    300   1.1   simonb #define	  TCR_WRC_CHIP		  0x20000000 /* Chip reset */
    301   1.1   simonb #define	  TCR_WRC_SYSTEM	  0x30000000 /* System reset */
    302   1.1   simonb #define	  TCR_WIE		  0x08000000 /* Watchdog Interrupt Enable */
    303   1.1   simonb #define	  TCR_PIE		  0x04000000 /* PIT Interrupt Enable */
    304   1.1   simonb #define	  TCR_FP_MASK		  0x03000000 /* FIT Period */
    305   1.1   simonb #define	  TCR_FP_2_9		  0x00000000 /* 2**9 clocks */
    306   1.1   simonb #define	  TCR_FP_2_13		  0x01000000 /* 2**13 clocks */
    307   1.1   simonb #define	  TCR_FP_2_17		  0x02000000 /* 2**17 clocks */
    308   1.1   simonb #define	  TCR_FP_2_21		  0x03000000 /* 2**21 clocks */
    309   1.1   simonb #define	  TCR_FIE		  0x00800000 /* FIT Interrupt Enable */
    310   1.1   simonb #define	  TCR_ARE		  0x00400000 /* Auto Reload Enable */
    311   1.1   simonb #define	SPR_PIT			0x3db	/* 4.. Programmable Interval Timer */
    312   1.1   simonb #define	SPR_SRR2		0x3de	/* 4.. Save/Restore Register 2 */
    313   1.1   simonb #define	SPR_SRR3		0x3df	/* 4.. Save/Restore Register 3 */
    314   1.1   simonb #define	SPR_DBSR		0x3f0	/* 4.. Debug Status Register */
    315   1.8   simonb #define	  DBSR_IC		  0x80000000 /* Instruction completion debug event */
    316   1.8   simonb #define	  DBSR_BT		  0x40000000 /* Branch Taken debug event */
    317   1.8   simonb #define	  DBSR_EDE		  0x20000000 /* Exception debug event */
    318   1.8   simonb #define	  DBSR_TIE		  0x10000000 /* Trap Instruction debug event */
    319   1.8   simonb #define	  DBSR_UDE		  0x08000000 /* Unconditional debug event */
    320   1.8   simonb #define	  DBSR_IA1		  0x04000000 /* IAC1 debug event */
    321   1.8   simonb #define	  DBSR_IA2		  0x02000000 /* IAC2 debug event */
    322   1.8   simonb #define	  DBSR_DR1		  0x01000000 /* DAC1 Read debug event */
    323   1.8   simonb #define	  DBSR_DW1		  0x00800000 /* DAC1 Write debug event */
    324   1.8   simonb #define	  DBSR_DR2		  0x00400000 /* DAC2 Read debug event */
    325   1.8   simonb #define	  DBSR_DW2		  0x00200000 /* DAC2 Write debug event */
    326   1.8   simonb #define	  DBSR_IDE		  0x00100000 /* Imprecise debug event */
    327   1.8   simonb #define	  DBSR_IA3		  0x00080000 /* IAC3 debug event */
    328   1.8   simonb #define	  DBSR_IA4		  0x00040000 /* IAC4 debug event */
    329   1.8   simonb #define	  DBSR_MRR		  0x00000300 /* Most recent reset */
    330   1.1   simonb #define	SPR_HID0		0x3f0	/* ..8 Hardware Implementation Register 0 */
    331   1.1   simonb #define	SPR_HID1		0x3f1	/* ..8 Hardware Implementation Register 1 */
    332   1.1   simonb #define	SPR_DBCR0		0x3f2	/* 4.. Debug Control Register 0 */
    333   1.1   simonb #define	  DBCR0_EDM		  0x80000000 /* External Debug Mode */
    334   1.1   simonb #define	  DBCR0_IDM		  0x40000000 /* Internal Debug Mode */
    335   1.1   simonb #define	  DBCR0_RST_MASK	  0x30000000 /* ReSeT */
    336   1.1   simonb #define	  DBCR0_RST_NONE	  0x00000000 /*   No action */
    337   1.1   simonb #define	  DBCR0_RST_CORE	  0x10000000 /*   Core reset */
    338   1.1   simonb #define	  DBCR0_RST_CHIP	  0x20000000 /*   Chip reset */
    339   1.1   simonb #define	  DBCR0_RST_SYSTEM	  0x30000000 /*   System reset */
    340   1.1   simonb #define	  DBCR0_IC		  0x08000000 /* Instruction Completion debug event */
    341   1.1   simonb #define	  DBCR0_BT		  0x04000000 /* Branch Taken debug event */
    342   1.1   simonb #define	  DBCR0_EDE		  0x02000000 /* Exception Debug Event */
    343   1.1   simonb #define	  DBCR0_TDE		  0x01000000 /* Trap Debug Event */
    344   1.1   simonb #define	  DBCR0_IA1		  0x00800000 /* IAC (Instruction Address Compare) 1 debug event */
    345   1.1   simonb #define	  DBCR0_IA2		  0x00400000 /* IAC 2 debug event */
    346   1.1   simonb #define	  DBCR0_IA12		  0x00200000 /* Instruction Address Range Compare 1-2 */
    347   1.1   simonb #define	  DBCR0_IA12X		  0x00100000 /* IA12 eXclusive */
    348   1.1   simonb #define	  DBCR0_IA3		  0x00080000 /* IAC 3 debug event */
    349   1.1   simonb #define	  DBCR0_IA4		  0x00040000 /* IAC 4 debug event */
    350   1.1   simonb #define	  DBCR0_IA34		  0x00020000 /* Instruction Address Range Compare 3-4 */
    351   1.1   simonb #define	  DBCR0_IA34X		  0x00010000 /* IA34 eXclusive */
    352   1.1   simonb #define	  DBCR0_IA12T		  0x00008000 /* Instruction Address Range Compare 1-2 range Toggle */
    353   1.1   simonb #define	  DBCR0_IA34T		  0x00004000 /* Instruction Address Range Compare 3-4 range Toggle */
    354   1.1   simonb #define	  DBCR0_FT		  0x00000001 /* Freeze Timers on debug event */
    355   1.1   simonb #define	SPR_IABR		0x3f2	/* ..8 Instruction Address Breakpoint Register 0 */
    356   1.1   simonb #define	SPR_HID2		0x3f3	/* ..8 Hardware Implementation Register 2 */
    357   1.1   simonb #define	SPR_IAC1		0x3f4	/* 4.. Instruction Address Compare 1 */
    358   1.1   simonb #define	SPR_IAC2		0x3f5	/* 4.. Instruction Address Compare 2 */
    359   1.1   simonb #define	SPR_DABR		0x3f5	/* .6. Data Address Breakpoint Register */
    360   1.1   simonb #define	SPR_DAC1		0x3f6	/* 4.. Data Address Compare 1 */
    361  1.24   simonb #define	SPR_MSSCR0		0x3f6	/* .6. Memory SubSystem Control Register */
    362  1.24   simonb #define	  MSSCR0_SHDEN		  0x80000000 /* 0: Shared-state enable */
    363  1.24   simonb #define	  MSSCR0_SHDPEN3	  0x40000000 /* 1: ~SHD[01] signal enable in MEI mode */
    364  1.24   simonb #define	  MSSCR0_L1INTVEN	  0x38000000 /* 2-4: L1 data cache ~HIT intervention enable */
    365  1.24   simonb #define	  MSSCR0_L2INTVEN	  0x07000000 /* 5-7: L2 data cache ~HIT intervention enable*/
    366  1.24   simonb #define	  MSSCR0_DL1HWF		  0x00800000 /* 8: L1 data cache hardware flush */
    367  1.24   simonb #define	  MSSCR0_MBO		  0x00400000 /* 9: must be one */
    368  1.24   simonb #define	  MSSCR0_EMODE		  0x00200000 /* 10: MPX bus mode (read-only) */
    369  1.24   simonb #define	  MSSCR0_ABD		  0x00100000 /* 11: address bus driven (read-only) */
    370  1.24   simonb #define	  MSSCR0_MBZ		  0x000fffff /* 12-31: must be zero */
    371   1.1   simonb #define	SPR_DAC2		0x3f7	/* 4.. Data Address Compare 2 */
    372   1.5     matt #define	SPR_L2PM		0x3f8	/* .6. L2 Private Memory Control Register */
    373   1.1   simonb #define	SPR_L2CR		0x3f9	/* .6. L2 Control Register */
    374  1.24   simonb #define	  L2CR_L2E		  0x80000000 /* 0: L2 enable */
    375  1.24   simonb #define	  L2CR_L2PE		  0x40000000 /* 1: L2 data parity enable */
    376  1.24   simonb #define	  L2CR_L2SIZ		  0x30000000 /* 2-3: L2 size */
    377  1.24   simonb #define	   L2SIZ_2M		  0x00000000
    378  1.24   simonb #define	   L2SIZ_256K		  0x10000000
    379  1.24   simonb #define	   L2SIZ_512K		  0x20000000
    380  1.24   simonb #define	   L2SIZ_1M		  0x30000000
    381  1.24   simonb #define	  L2CR_L2CLK		  0x0e000000 /* 4-6: L2 clock ratio */
    382  1.24   simonb #define	   L2CLK_DIS		  0x00000000 /* disable L2 clock */
    383  1.24   simonb #define	   L2CLK_10		  0x02000000 /* core clock / 1   */
    384  1.24   simonb #define	   L2CLK_15		  0x04000000 /*            / 1.5 */
    385  1.24   simonb #define	   L2CLK_20		  0x08000000 /*            / 2   */
    386  1.24   simonb #define	   L2CLK_25		  0x0a000000 /*            / 2.5 */
    387  1.24   simonb #define	   L2CLK_30		  0x0c000000 /*            / 3   */
    388  1.24   simonb #define	  L2CR_L2RAM		  0x01800000 /* 7-8: L2 RAM type */
    389  1.24   simonb #define	   L2RAM_FLOWTHRU_BURST	  0x00000000
    390  1.24   simonb #define	   L2RAM_PIPELINE_BURST	  0x01000000
    391  1.24   simonb #define	   L2RAM_PIPELINE_LATE	  0x01800000
    392  1.24   simonb #define	  L2CR_L2DO		  0x00400000 /* 9: L2 data-only.
    393   1.5     matt 				      Setting this bit disables instruction
    394   1.5     matt 				      caching. */
    395  1.24   simonb #define	  L2CR_L2I		  0x00200000 /* 10: L2 global invalidate. */
    396  1.24   simonb #define	  L2CR_L2CTL		  0x00100000 /* 11: L2 RAM control (ZZ enable).
    397   1.5     matt 				      Enables automatic operation of the
    398   1.5     matt 				      L2ZZ (low-power mode) signal. */
    399  1.24   simonb #define	  L2CR_L2WT		  0x00080000 /* 12: L2 write-through. */
    400  1.24   simonb #define	  L2CR_L2TS		  0x00040000 /* 13: L2 test support. */
    401  1.24   simonb #define	  L2CR_L2OH		  0x00030000 /* 14-15: L2 output hold. */
    402  1.24   simonb #define	  L2CR_L2SL		  0x00008000 /* 16: L2 DLL slow. */
    403  1.24   simonb #define	  L2CR_L2DF		  0x00004000 /* 17: L2 differential clock. */
    404  1.24   simonb #define	  L2CR_L2BYP		  0x00002000 /* 18: L2 DLL bypass. */
    405  1.24   simonb #define	  L2CR_L2FA		  0x00001000 /* 19: L2 flush assist (for software flush). */
    406  1.24   simonb #define	  L2CR_L2HWF		  0x00000800 /* 20: L2 hardware flush. */
    407  1.24   simonb #define	  L2CR_L2IO		  0x00000400 /* 21: L2 instruction-only. */
    408  1.24   simonb #define	  L2CR_L2CLKSTP		  0x00000200 /* 22: L2 clock stop. */
    409  1.24   simonb #define	  L2CR_L2DRO		  0x00000100 /* 23: L2DLL rollover checkstop enable. */
    410  1.24   simonb #define	  L2CR_L2IP		  0x00000001 /* 31: L2 global invalidate in */
    411   1.5     matt 					     /*     progress (read only). */
    412  1.17     matt #define	SPR_L3CR		0x3fa	/* .6. L3 Control Register */
    413  1.26    jklos #define	  L3CR_RESERVED		  0x0438003a /* Reserved bits in L3CR */
    414  1.26    jklos #define	  L3CR_L3E		  0x80000000 /* 0: L3 enable */
    415  1.26    jklos #define	  L3CR_L3PE		  0x40000000 /* 1: L3 data parity checking enable */
    416  1.26    jklos #define	  L3CR_L3APE		  0x20000000 /* 2: L3 address parity checking enable */
    417  1.26    jklos #define	  L3CR_L3SIZ		  0x10000000 /* 3: L3 size (0=1MB, 1=2MB) */
    418  1.26    jklos #define	   L3SIZ_1M		  0x00000000
    419  1.26    jklos #define	   L3SIZ_2M		  0x10000000
    420  1.26    jklos #define	  L3CR_L3CLKEN		  0x08000000 /* 4: Enables the L3_CLK[0:1] signals */
    421  1.26    jklos #define	  L3CR_L3CLK		  0x03800000 /* 6-8: L3 clock ratio */
    422  1.26    jklos #define	   L3CLK_60		  0x00000000 /* core clock / 6   */
    423  1.26    jklos #define	   L3CLK_20		  0x01000000 /*            / 2   */
    424  1.26    jklos #define	   L3CLK_25		  0x01800000 /*            / 2.5 */
    425  1.26    jklos #define	   L3CLK_30		  0x02000000 /*            / 3   */
    426  1.26    jklos #define	   L3CLK_35		  0x02800000 /*            / 3.5 */
    427  1.26    jklos #define	   L3CLK_40		  0x03000000 /*            / 4   */
    428  1.26    jklos #define	   L3CLK_50		  0x03800000 /*            / 5   */
    429  1.26    jklos #define	  L3CR_L3IO		  0x00400000 /* 9: L3 instruction-only mode */
    430  1.26    jklos #define	  L3CR_L3SPO		  0x00040000 /* 13: L3 sample point override */
    431  1.26    jklos #define	  L3CR_L3CKSP		  0x00030000 /* 14-15: L3 clock sample point */
    432  1.26    jklos #define	   L3CKSP_2		  0x00000000 /* 2 clocks */
    433  1.26    jklos #define	   L3CKSP_3		  0x00010000 /* 3 clocks */
    434  1.26    jklos #define	   L3CKSP_4		  0x00020000 /* 4 clocks */
    435  1.26    jklos #define	   L3CKSP_5		  0x00030000 /* 5 clocks */
    436  1.26    jklos #define	  L3CR_L3PSP		  0x0000e000 /* 16-18: L3 P-clock sample point */
    437  1.26    jklos #define	   L3PSP_0		  0x00000000 /* 0 clocks */
    438  1.26    jklos #define	   L3PSP_1		  0x00002000 /* 1 clocks */
    439  1.26    jklos #define	   L3PSP_2		  0x00004000 /* 2 clocks */
    440  1.26    jklos #define	   L3PSP_3		  0x00006000 /* 3 clocks */
    441  1.26    jklos #define	   L3PSP_4		  0x00008000 /* 4 clocks */
    442  1.26    jklos #define	   L3PSP_5		  0x0000a000 /* 5 clocks */
    443  1.26    jklos #define	  L3CR_L3REP		  0x00001000 /* 19: L3 replacement algorithm (0=default, 1=alternate) */
    444  1.26    jklos #define	  L3CR_L3HWF		  0x00000800 /* 20: L3 hardware flush */
    445  1.26    jklos #define	  L3CR_L3I		  0x00000400 /* 21: L3 global invalidate */
    446  1.26    jklos #define	  L3CR_L3RT		  0x00000300 /* 22-23: L3 SRAM type */
    447  1.26    jklos #define	   L3RT_MSUG2_DDR	  0x00000000 /* MSUG2 DDR SRAM */
    448  1.26    jklos #define	   L3RT_PIPELINE_LATE	  0x00000100 /* Pipelined (register-register) synchronous late-write SRAM */
    449  1.26    jklos #define	   L3RT_PB2_SRAM	  0x00000300 /* PB2 SRAM */
    450  1.26    jklos #define	  L3CR_L3NIRCA		  0x00000080 /* 24: L3 non-integer ratios clock adjustment for the SRAM */
    451  1.26    jklos #define	  L3CR_L3DO		  0x00000040 /* 25: L3 data-only mode */
    452  1.26    jklos #define	  L3CR_PMEN		  0x00000004 /* 29: Private memory enable */
    453  1.26    jklos #define	  L3CR_PMSIZ		  0x00000004 /* 31: Private memory size (0=1MB, 1=2MB) */
    454   1.1   simonb #define	SPR_DCCR		0x3fa	/* 4.. Data Cache Cachability Register */
    455   1.1   simonb #define	SPR_ICCR		0x3fb	/* 4.. Instruction Cache Cachability Register */
    456   1.6     matt #define	SPR_THRM1		0x3fc	/* .6. Thermal Management Register */
    457   1.6     matt #define	SPR_THRM2		0x3fd	/* .6. Thermal Management Register */
    458  1.11  nathanw #define	 SPR_THRM_TIN		  0x80000000 /* Thermal interrupt bit (RO) */
    459  1.11  nathanw #define	 SPR_THRM_TIV		  0x40000000 /* Thermal interrupt valid (RO) */
    460  1.11  nathanw #define	 SPR_THRM_THRESHOLD(x)	  ((x) << 23) /* Thermal sensor threshold */
    461  1.11  nathanw #define	 SPR_THRM_TID		  0x00000004 /* Thermal interrupt direction */
    462  1.11  nathanw #define	 SPR_THRM_TIE		  0x00000002 /* Thermal interrupt enable */
    463  1.11  nathanw #define	 SPR_THRM_VALID		  0x00000001 /* Valid bit */
    464   1.6     matt #define	SPR_THRM3		0x3fe	/* .6. Thermal Management Register */
    465  1.11  nathanw #define	 SPR_THRM_TIMER(x)	  ((x) << 1) /* Sampling interval timer */
    466  1.11  nathanw #define	 SPR_THRM_ENABLE       	  0x00000001 /* TAU Enable */
    467   1.1   simonb #define	SPR_FPECR		0x3fe	/* .6. Floating-Point Exception Cause Register */
    468   1.1   simonb #define	SPR_PIR			0x3ff	/* .6. Processor Identification Register */
    469   1.1   simonb 
    470   1.1   simonb /* Time Base Register declarations */
    471   1.1   simonb #define	TBR_TBL			0x10c	/* 468 Time Base Lower */
    472   1.1   simonb #define	TBR_TBU			0x10d	/* 468 Time Base Upper */
    473  1.15  nathanw 
    474  1.15  nathanw /* Performance counter declarations */
    475  1.15  nathanw #define	PMC_OVERFLOW	  	0x80000000 /* Counter has overflowed */
    476  1.15  nathanw 
    477  1.15  nathanw /* The first five countable [non-]events are common to all the PMC's */
    478  1.15  nathanw #define	PMCN_NONE		 0 /* Count nothing */
    479  1.15  nathanw #define	PMCN_CYCLES		 1 /* Processor cycles */
    480  1.15  nathanw #define	PMCN_ICOMP		 2 /* Instructions completed */
    481  1.15  nathanw #define	PMCN_TBLTRANS		 3 /* TBL bit transitions */
    482  1.15  nathanw #define	PCMN_IDISPATCH		 4 /* Instructions dispatched */
    483   1.1   simonb 
    484   1.4     matt #endif /* !_POWERPC_SPR_H_ */
    485