Home | History | Annotate | Line # | Download | only in include
spr.h revision 1.5
      1  1.4    matt #ifndef _POWERPC_SPR_H_
      2  1.4    matt #define	_POWERPC_SPR_H_
      3  1.1  simonb 
      4  1.1  simonb #ifndef _LOCORE
      5  1.4    matt #define	mtspr(reg, val)							\
      6  1.4    matt 	__asm __volatile("mtspr %0,%1" : : "K"(reg), "r"(val))
      7  1.4    matt #define	mfspr(reg)							\
      8  1.4    matt 	( { u_int32_t val;						\
      9  1.4    matt 	  __asm __volatile("mfspr %0,%1" : "=r"(val) : "K"(reg));	\
     10  1.1  simonb 	  val; } )
     11  1.1  simonb #endif /* _LOCORE */
     12  1.1  simonb 
     13  1.1  simonb /*
     14  1.1  simonb  * Special Purpose Register declarations.
     15  1.1  simonb  *
     16  1.1  simonb  * The first column in the comments indicates which PowerPC
     17  1.1  simonb  * architectures the SPR is valid on - 4 for 4xx series,
     18  1.1  simonb  * 6 for 6xx/7xx series and 8 for 8xx and 8xxx series.
     19  1.1  simonb  */
     20  1.1  simonb 
     21  1.1  simonb #define	SPR_XER			0x001	/* 468 Fixed Point Exception Register */
     22  1.1  simonb #define	SPR_LR			0x008	/* 468 Link Register */
     23  1.1  simonb #define	SPR_CTR			0x009	/* 468 Count Register */
     24  1.1  simonb #define	SPR_DSISR		0x012	/* .68 DSI exception source */
     25  1.2  simonb #define	  DSISR_DIRECT		  0x80000000 /* Direct-store error exception */
     26  1.2  simonb #define	  DSISR_NOTFOUND	  0x40000000 /* Translation not found */
     27  1.2  simonb #define	  DSISR_PROTECT		  0x08000000 /* Memory access not permitted */
     28  1.2  simonb #define	  DSISR_INVRX		  0x04000000 /* Reserve-indexed insn direct-store access */
     29  1.2  simonb #define	  DSISR_STORE		  0x02000000 /* Store operation */
     30  1.2  simonb #define	  DSISR_DABR		  0x00400000 /* DABR match */
     31  1.2  simonb #define	  DSISR_SEGMENT		  0x00200000 /* XXX; not in 6xx PEM */
     32  1.2  simonb #define	  DSISR_EAR		  0x00100000 /* eciwx/ecowx && EAR[E] == 0 */
     33  1.1  simonb #define	SPR_DAR			0x013	/* .68 Data Address Register */
     34  1.1  simonb #define	SPR_DEC			0x016	/* .68 DECrementer register */
     35  1.1  simonb #define	SPR_SDR1		0x019	/* .68 Page table base address register */
     36  1.1  simonb #define	SPR_SRR0		0x01a	/* 468 Save/Restore Register 0 */
     37  1.1  simonb #define	SPR_SRR1		0x01b	/* 468 Save/Restore Register 1 */
     38  1.1  simonb #define	SPR_USPRG0		0x100	/* 4.. User SPR General 0 */
     39  1.1  simonb #define	SPR_SPRG0		0x110	/* 468 SPR General 0 */
     40  1.1  simonb #define	SPR_SPRG1		0x111	/* 468 SPR General 1 */
     41  1.1  simonb #define	SPR_SPRG2		0x112	/* 468 SPR General 2 */
     42  1.1  simonb #define	SPR_SPRG3		0x113	/* 468 SPR General 3 */
     43  1.1  simonb #define	SPR_SPRG4		0x114	/* 4.. SPR General 4 */
     44  1.1  simonb #define	SPR_SPRG5		0x115	/* 4.. SPR General 5 */
     45  1.1  simonb #define	SPR_SPRG6		0x116	/* 4.. SPR General 6 */
     46  1.1  simonb #define	SPR_SPRG7		0x117	/* 4.. SPR General 7 */
     47  1.1  simonb #define	SPR_EAR			0x11a	/* .68 External Access Register */
     48  1.1  simonb #define	SPR_TBL			0x11c	/* 468 Time Base Lower */
     49  1.1  simonb #define	SPR_TBU			0x11d	/* 468 Time Base Upper */
     50  1.1  simonb #define	SPR_PVR			0x11f	/* 468 Processor Version Register */
     51  1.5    matt #define   MPC601		  0x0001
     52  1.5    matt #define   MPC603		  0x0003
     53  1.5    matt #define   MPC604		  0x0004
     54  1.5    matt #define   MPC602		  0x0005
     55  1.5    matt #define   MPC603e		  0x0006
     56  1.5    matt #define   MPC603ev		  0x0007
     57  1.5    matt #define   MPC750		  0x0008
     58  1.5    matt #define   MPC604ev		  0x0009
     59  1.5    matt #define   MPC7400		  0x000c
     60  1.5    matt #define   MPC620		  0x0014
     61  1.5    matt #define   MPC860		  0x0050
     62  1.5    matt #define   MPC8240		  0x0081
     63  1.5    matt #define   MPC7450		  0x8000
     64  1.5    matt #define   MPC7410		  0x800c
     65  1.1  simonb #define	SPR_IBAT0U		0x210	/* .68 Instruction BAT Reg 0 Upper */
     66  1.1  simonb #define	SPR_IBAT0L		0x211	/* .68 Instruction BAT Reg 0 Lower */
     67  1.1  simonb #define	SPR_IBAT1U		0x212	/* .68 Instruction BAT Reg 1 Upper */
     68  1.1  simonb #define	SPR_IBAT1L		0x213	/* .68 Instruction BAT Reg 1 Lower */
     69  1.1  simonb #define	SPR_IBAT2U		0x214	/* .68 Instruction BAT Reg 2 Upper */
     70  1.1  simonb #define	SPR_IBAT2L		0x215	/* .68 Instruction BAT Reg 2 Lower */
     71  1.1  simonb #define	SPR_IBAT3U		0x216	/* .68 Instruction BAT Reg 3 Upper */
     72  1.1  simonb #define	SPR_IBAT3L		0x217	/* .68 Instruction BAT Reg 3 Lower */
     73  1.1  simonb #define	SPR_DBAT0U		0x218	/* .68 Data BAT Reg 0 Upper */
     74  1.1  simonb #define	SPR_DBAT0L		0x219	/* .68 Data BAT Reg 0 Lower */
     75  1.1  simonb #define	SPR_DBAT1U		0x21a	/* .68 Data BAT Reg 1 Upper */
     76  1.1  simonb #define	SPR_DBAT1L		0x21b	/* .68 Data BAT Reg 1 Lower */
     77  1.1  simonb #define	SPR_DBAT2U		0x21c	/* .68 Data BAT Reg 2 Upper */
     78  1.1  simonb #define	SPR_DBAT2L		0x21d	/* .68 Data BAT Reg 2 Lower */
     79  1.1  simonb #define	SPR_DBAT3U		0x21e	/* .68 Data BAT Reg 3 Upper */
     80  1.1  simonb #define	SPR_DBAT3L		0x21f	/* .68 Data BAT Reg 3 Lower */
     81  1.5    matt #define	SPI_IBAT4U		0x230	/* .6. Instruction BAT Reg 4 Upper */
     82  1.5    matt #define	SPI_IBAT4L		0x231	/* .6. Instruction BAT Reg 4 Lower */
     83  1.5    matt #define	SPI_IBAT5U		0x232	/* .6. Instruction BAT Reg 5 Upper */
     84  1.5    matt #define	SPI_IBAT5L		0x233	/* .6. Instruction BAT Reg 5 Lower */
     85  1.5    matt #define	SPI_IBAT6U		0x234	/* .6. Instruction BAT Reg 6 Upper */
     86  1.5    matt #define	SPI_IBAT6L		0x235	/* .6. Instruction BAT Reg 6 Lower */
     87  1.5    matt #define	SPI_IBAT7U		0x236	/* .6. Instruction BAT Reg 7 Upper */
     88  1.5    matt #define	SPI_IBAT7L		0x237	/* .6. Instruction BAT Reg 7 Lower */
     89  1.5    matt #define	SPI_DBAT4U		0x238	/* .6. Data BAT Reg 4 Upper */
     90  1.5    matt #define	SPI_DBAT4L		0x239	/* .6. Data BAT Reg 4 Lower */
     91  1.5    matt #define	SPI_DBAT5U		0x23a	/* .6. Data BAT Reg 5 Upper */
     92  1.5    matt #define	SPI_DBAT5L		0x23b	/* .6. Data BAT Reg 5 Lower */
     93  1.5    matt #define	SPI_DBAT6U		0x23c	/* .6. Data BAT Reg 6 Upper */
     94  1.5    matt #define	SPI_DBAT6L		0x23d	/* .6. Data BAT Reg 6 Lower */
     95  1.5    matt #define	SPI_DBAT7U		0x23e	/* .6. Data BAT Reg 7 Upper */
     96  1.5    matt #define	SPI_DBAT7L		0x23f	/* .6. Data BAT Reg 7 Lower */
     97  1.1  simonb #define	SPR_ZPR			0x3b0	/* 4.. Zone Protection Register */
     98  1.1  simonb #define	SPR_PID			0x3b1	/* 4.. Process ID */
     99  1.1  simonb #define	SPR_CCR0		0x3b3	/* 4.. Core Configuration Register 0 */
    100  1.1  simonb #define	SPR_IAC3		0x3b4	/* 4.. Instruction Address Compare 3 */
    101  1.1  simonb #define	SPR_IAC4		0x3b5	/* 4.. Instruction Address Compare 4 */
    102  1.1  simonb #define	SPR_DVC1		0x3b6	/* 4.. Data Value Compare 1 */
    103  1.1  simonb #define	SPR_DVC2		0x3b7	/* 4.. Data Value Compare 2 */
    104  1.1  simonb #define	SPR_SGR			0x3b9	/* 4.. Storage Guarded Register */
    105  1.1  simonb #define	SPR_DCWR		0x3ba	/* 4.. Data Cache Write-through Register */
    106  1.1  simonb #define	SPR_SLER		0x3bb	/* 4.. Storage Little Endian Register */
    107  1.1  simonb #define	SPR_SU0R		0x3bc	/* 4.. Storage User-defined 0 Register */
    108  1.1  simonb #define	SPR_DBCR1		0x3bd	/* 4.. Debug Control Register 1 */
    109  1.3    matt #define	SPR_DMISS		0x3d0	/* .68 Data TLB Miss Address Register */
    110  1.3    matt #define	SPR_DCMP		0x3d1	/* .68 Data TLB Compare Register */
    111  1.3    matt #define	SPR_HASH1		0x3d2	/* .68 Primary Hash Address Register */
    112  1.1  simonb #define	SPR_ICDBDR		0x3d3	/* 4.. Instruction Cache Debug Data Register */
    113  1.3    matt #define	SPR_HASH2		0x3d3	/* .68 Secondary Hash Address Register */
    114  1.1  simonb #define	SPR_ESR			0x3d4	/* 4.. Exception Syndrome Register */
    115  1.1  simonb #define	  ESR_MCI		  0x80000000 /* Machine check - instruction */
    116  1.1  simonb #define	  ESR_PIL		  0x08000000 /* Program interrupt - illegal */
    117  1.1  simonb #define	  ESR_PPR		  0x04000000 /* Program interrupt - privileged */
    118  1.1  simonb #define	  ESR_PTR		  0x02000000 /* Program interrupt - trap */
    119  1.1  simonb #define	  ESR_DST		  0x00800000 /* Data storage interrupt - store fault */
    120  1.1  simonb #define	  ESR_DIZ		  0x00800000 /* Data/instruction storage interrupt - zone fault */
    121  1.1  simonb #define	  ESR_U0F		  0x00008000 /* Data storage interrupt - U0 fault */
    122  1.3    matt #define	SPR_IMISS		0x3d4	/* .68 Instruction TLB Miss Address Register */
    123  1.1  simonb #define	SPR_DEAR		0x3d5	/* 4.. Data Error Address Register */
    124  1.3    matt #define	SPR_ICMP		0x3d5	/* .68 Instruction TLB Compare Register */
    125  1.1  simonb #define	SPR_EVPR		0x3d6	/* 4.. Exception Vector Prefix Register */
    126  1.3    matt #define	SPR_RPA			0x3d6	/* .68 Required Physical Address Register */
    127  1.1  simonb #define	SPR_TSR			0x3d8	/* 4.. Timer Status Register */
    128  1.1  simonb #define	  TSR_ENW		  0x80000000 /* Enable Next Watchdog */
    129  1.1  simonb #define	  TSR_WIS		  0x40000000 /* Watchdog Interrupt Status */
    130  1.1  simonb #define	  TSR_WRS_MASK		  0x30000000 /* Watchdog Reset Status */
    131  1.1  simonb #define	  TSR_WRS_NONE		  0x00000000 /* No watchdog reset has occured */
    132  1.1  simonb #define	  TSR_WRS_CORE		  0x10000000 /* Core reset was forced by the watchdog */
    133  1.1  simonb #define	  TSR_WRS_CHIP		  0x20000000 /* Chip reset was forced by the watchdog */
    134  1.1  simonb #define	  TSR_WRS_SYSTEM	  0x30000000 /* System reset was forced by the watchdog */
    135  1.1  simonb #define	  TSR_PIS		  0x08000000 /* PIT Interrupt Status */
    136  1.1  simonb #define	  TSR_FIS		  0x04000000 /* FIT Interrupt Status */
    137  1.1  simonb #define	SPR_TCR			0x3da	/* 4.. Timer Control Register */
    138  1.1  simonb #define	  TCR_WP_MASK		  0xc0000000 /* Watchdog Period mask */
    139  1.1  simonb #define	  TCR_WP_2_17		  0x00000000 /* 2**17 clocks */
    140  1.1  simonb #define	  TCR_WP_2_21		  0x40000000 /* 2**21 clocks */
    141  1.1  simonb #define	  TCR_WP_2_25		  0x80000000 /* 2**25 clocks */
    142  1.1  simonb #define	  TCR_WP_2_29		  0xc0000000 /* 2**29 clocks */
    143  1.1  simonb #define	  TCR_WRC_MASK		  0x30000000 /* Watchdog Reset Control mask */
    144  1.1  simonb #define	  TCR_WRC_NONE		  0x00000000 /* No watchdog reset */
    145  1.1  simonb #define	  TCR_WRC_CORE		  0x10000000 /* Core reset */
    146  1.1  simonb #define	  TCR_WRC_CHIP		  0x20000000 /* Chip reset */
    147  1.1  simonb #define	  TCR_WRC_SYSTEM	  0x30000000 /* System reset */
    148  1.1  simonb #define	  TCR_WIE		  0x08000000 /* Watchdog Interrupt Enable */
    149  1.1  simonb #define	  TCR_PIE		  0x04000000 /* PIT Interrupt Enable */
    150  1.1  simonb #define	  TCR_FP_MASK		  0x03000000 /* FIT Period */
    151  1.1  simonb #define	  TCR_FP_2_9		  0x00000000 /* 2**9 clocks */
    152  1.1  simonb #define	  TCR_FP_2_13		  0x01000000 /* 2**13 clocks */
    153  1.1  simonb #define	  TCR_FP_2_17		  0x02000000 /* 2**17 clocks */
    154  1.1  simonb #define	  TCR_FP_2_21		  0x03000000 /* 2**21 clocks */
    155  1.1  simonb #define	  TCR_FIE		  0x00800000 /* FIT Interrupt Enable */
    156  1.1  simonb #define	  TCR_ARE		  0x00400000 /* Auto Reload Enable */
    157  1.1  simonb #define	SPR_PIT			0x3db	/* 4.. Programmable Interval Timer */
    158  1.1  simonb #define	SPR_SRR2		0x3de	/* 4.. Save/Restore Register 2 */
    159  1.1  simonb #define	SPR_SRR3		0x3df	/* 4.. Save/Restore Register 3 */
    160  1.1  simonb #define	SPR_DBSR		0x3f0	/* 4.. Debug Status Register */
    161  1.1  simonb #define	SPR_HID0		0x3f0	/* ..8 Hardware Implementation Register 0 */
    162  1.1  simonb #define	SPR_HID1		0x3f1	/* ..8 Hardware Implementation Register 1 */
    163  1.1  simonb #define	SPR_DBCR0		0x3f2	/* 4.. Debug Control Register 0 */
    164  1.1  simonb #define	  DBCR0_EDM		  0x80000000 /* External Debug Mode */
    165  1.1  simonb #define	  DBCR0_IDM		  0x40000000 /* Internal Debug Mode */
    166  1.1  simonb #define	  DBCR0_RST_MASK	  0x30000000 /* ReSeT */
    167  1.1  simonb #define	  DBCR0_RST_NONE	  0x00000000 /*   No action */
    168  1.1  simonb #define	  DBCR0_RST_CORE	  0x10000000 /*   Core reset */
    169  1.1  simonb #define	  DBCR0_RST_CHIP	  0x20000000 /*   Chip reset */
    170  1.1  simonb #define	  DBCR0_RST_SYSTEM	  0x30000000 /*   System reset */
    171  1.1  simonb #define	  DBCR0_IC		  0x08000000 /* Instruction Completion debug event */
    172  1.1  simonb #define	  DBCR0_BT		  0x04000000 /* Branch Taken debug event */
    173  1.1  simonb #define	  DBCR0_EDE		  0x02000000 /* Exception Debug Event */
    174  1.1  simonb #define	  DBCR0_TDE		  0x01000000 /* Trap Debug Event */
    175  1.1  simonb #define	  DBCR0_IA1		  0x00800000 /* IAC (Instruction Address Compare) 1 debug event */
    176  1.1  simonb #define	  DBCR0_IA2		  0x00400000 /* IAC 2 debug event */
    177  1.1  simonb #define	  DBCR0_IA12		  0x00200000 /* Instruction Address Range Compare 1-2 */
    178  1.1  simonb #define	  DBCR0_IA12X		  0x00100000 /* IA12 eXclusive */
    179  1.1  simonb #define	  DBCR0_IA3		  0x00080000 /* IAC 3 debug event */
    180  1.1  simonb #define	  DBCR0_IA4		  0x00040000 /* IAC 4 debug event */
    181  1.1  simonb #define	  DBCR0_IA34		  0x00020000 /* Instruction Address Range Compare 3-4 */
    182  1.1  simonb #define	  DBCR0_IA34X		  0x00010000 /* IA34 eXclusive */
    183  1.1  simonb #define	  DBCR0_IA12T		  0x00008000 /* Instruction Address Range Compare 1-2 range Toggle */
    184  1.1  simonb #define	  DBCR0_IA34T		  0x00004000 /* Instruction Address Range Compare 3-4 range Toggle */
    185  1.1  simonb #define	  DBCR0_FT		  0x00000001 /* Freeze Timers on debug event */
    186  1.1  simonb #define	SPR_IABR		0x3f2	/* ..8 Instruction Address Breakpoint Register 0 */
    187  1.1  simonb #define	SPR_HID2		0x3f3	/* ..8 Hardware Implementation Register 2 */
    188  1.1  simonb #define	SPR_IAC1		0x3f4	/* 4.. Instruction Address Compare 1 */
    189  1.1  simonb #define	SPR_IAC2		0x3f5	/* 4.. Instruction Address Compare 2 */
    190  1.1  simonb #define	SPR_DABR		0x3f5	/* .6. Data Address Breakpoint Register */
    191  1.1  simonb #define	SPR_DAC1		0x3f6	/* 4.. Data Address Compare 1 */
    192  1.1  simonb #define	SPR_DAC2		0x3f7	/* 4.. Data Address Compare 2 */
    193  1.5    matt #define	SPR_L2PM		0x3f8	/* .6. L2 Private Memory Control Register */
    194  1.1  simonb #define	SPR_L2CR		0x3f9	/* .6. L2 Control Register */
    195  1.5    matt #define   L2CR_L2E		  0x80000000 /* 0: L2 enable */
    196  1.5    matt #define   L2CR_L2PE		  0x40000000 /* 1: L2 data parity enable */
    197  1.5    matt #define   L2CR_L2SIZ		  0x30000000 /* 2-3: L2 size */
    198  1.5    matt #define    L2SIZ_2M		  0x00000000
    199  1.5    matt #define    L2SIZ_256K		  0x10000000
    200  1.5    matt #define    L2SIZ_512K		  0x20000000
    201  1.5    matt #define    L2SIZ_1M		  0x30000000
    202  1.5    matt #define   L2CR_L2CLK		  0x0e000000 /* 4-6: L2 clock ratio */
    203  1.5    matt #define    L2CLK_DIS		  0x00000000 /* disable L2 clock */
    204  1.5    matt #define    L2CLK_10		  0x02000000 /* core clock / 1   */
    205  1.5    matt #define    L2CLK_15		  0x04000000 /*            / 1.5 */
    206  1.5    matt #define    L2CLK_20		  0x08000000 /*            / 2   */
    207  1.5    matt #define    L2CLK_25		  0x0a000000 /*            / 2.5 */
    208  1.5    matt #define    L2CLK_30		  0x0c000000 /*            / 3   */
    209  1.5    matt #define   L2CR_L2RAM		  0x01800000 /* 7-8: L2 RAM type */
    210  1.5    matt #define    L2RAM_FLOWTHRU_BURST	  0x00000000
    211  1.5    matt #define    L2RAM_PIPELINE_BURST	  0x01000000
    212  1.5    matt #define    L2RAM_PIPELINE_LATE	  0x01800000
    213  1.5    matt #define   L2CR_L2DO		  0x00400000 /* 9: L2 data-only.
    214  1.5    matt 				      Setting this bit disables instruction
    215  1.5    matt 				      caching. */
    216  1.5    matt #define   L2CR_L2I		  0x00200000 /* 10: L2 global invalidate. */
    217  1.5    matt #define   L2CR_L2CTL		  0x00100000 /* 11: L2 RAM control (ZZ enable).
    218  1.5    matt 				      Enables automatic operation of the
    219  1.5    matt 				      L2ZZ (low-power mode) signal. */
    220  1.5    matt #define   L2CR_L2WT		  0x00080000 /* 12: L2 write-through. */
    221  1.5    matt #define   L2CR_L2TS		  0x00040000 /* 13: L2 test support. */
    222  1.5    matt #define   L2CR_L2OH		  0x00030000 /* 14-15: L2 output hold. */
    223  1.5    matt #define   L2CR_L2SL		  0x00008000 /* 16: L2 DLL slow. */
    224  1.5    matt #define   L2CR_L2DF		  0x00004000 /* 17: L2 differential clock. */
    225  1.5    matt #define   L2CR_L2BYP		  0x00002000 /* 18: L2 DLL bypass. */
    226  1.5    matt #define   L2CR_L2IP		  0x00000001 /* 31: L2 global invalidate in */
    227  1.5    matt 					     /*     progress (read only). */
    228  1.1  simonb #define	SPR_DCCR		0x3fa	/* 4.. Data Cache Cachability Register */
    229  1.1  simonb #define	SPR_ICCR		0x3fb	/* 4.. Instruction Cache Cachability Register */
    230  1.1  simonb #define	SPR_FPECR		0x3fe	/* .6. Floating-Point Exception Cause Register */
    231  1.1  simonb #define	SPR_PIR			0x3ff	/* .6. Processor Identification Register */
    232  1.1  simonb 
    233  1.1  simonb /* Time Base Register declarations */
    234  1.1  simonb #define	TBR_TBL			0x10c	/* 468 Time Base Lower */
    235  1.1  simonb #define	TBR_TBU			0x10d	/* 468 Time Base Upper */
    236  1.1  simonb 
    237  1.4    matt #endif /* !_POWERPC_SPR_H_ */
    238