Home | History | Annotate | Line # | Download | only in include
trap.h revision 1.5
      1  1.5  tsubai /*	$NetBSD: trap.h,v 1.5 2000/11/20 15:16:04 tsubai Exp $	*/
      2  1.1      ws 
      3  1.1      ws /*
      4  1.1      ws  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
      5  1.1      ws  * Copyright (C) 1995, 1996 TooLs GmbH.
      6  1.1      ws  * All rights reserved.
      7  1.1      ws  *
      8  1.1      ws  * Redistribution and use in source and binary forms, with or without
      9  1.1      ws  * modification, are permitted provided that the following conditions
     10  1.1      ws  * are met:
     11  1.1      ws  * 1. Redistributions of source code must retain the above copyright
     12  1.1      ws  *    notice, this list of conditions and the following disclaimer.
     13  1.1      ws  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1      ws  *    notice, this list of conditions and the following disclaimer in the
     15  1.1      ws  *    documentation and/or other materials provided with the distribution.
     16  1.1      ws  * 3. All advertising materials mentioning features or use of this software
     17  1.1      ws  *    must display the following acknowledgement:
     18  1.1      ws  *	This product includes software developed by TooLs GmbH.
     19  1.1      ws  * 4. The name of TooLs GmbH may not be used to endorse or promote products
     20  1.1      ws  *    derived from this software without specific prior written permission.
     21  1.1      ws  *
     22  1.1      ws  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
     23  1.1      ws  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24  1.1      ws  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25  1.1      ws  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
     26  1.1      ws  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     27  1.1      ws  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     28  1.1      ws  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     29  1.1      ws  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     30  1.1      ws  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     31  1.1      ws  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32  1.1      ws  */
     33  1.3      is #ifndef	_POWERPC_TRAP_H_
     34  1.3      is #define	_POWERPC_TRAP_H_
     35  1.1      ws 
     36  1.1      ws #define	EXC_RSVD	0x0000		/* Reserved */
     37  1.1      ws #define	EXC_RST		0x0100		/* Reset */
     38  1.1      ws #define	EXC_MCHK	0x0200		/* Machine Check */
     39  1.1      ws #define	EXC_DSI		0x0300		/* Data Storage Interrupt */
     40  1.1      ws #define	EXC_ISI		0x0400		/* Instruction Storage Interrupt */
     41  1.1      ws #define	EXC_EXI		0x0500		/* External Interrupt */
     42  1.1      ws #define	EXC_ALI		0x0600		/* Alignment Interrupt */
     43  1.1      ws #define	EXC_PGM		0x0700		/* Program Interrupt */
     44  1.1      ws #define	EXC_FPU		0x0800		/* Floating-point Unavailable */
     45  1.1      ws #define	EXC_DECR	0x0900		/* Decrementer Interrupt */
     46  1.1      ws #define	EXC_SC		0x0c00		/* System Call */
     47  1.1      ws #define	EXC_TRC		0x0d00		/* Trace */
     48  1.1      ws #define	EXC_FPA		0x0e00		/* Floating-point Assist */
     49  1.1      ws 
     50  1.4    matt /* The following are only available on 7400(G4): */
     51  1.4    matt #define	EXC_VEC		0x0f20		/* AltiVec Unavailable */
     52  1.4    matt #define	EXC_VECAST	0x1600		/* AltiVec Assist */
     53  1.4    matt 
     54  1.4    matt /* The following are only available on 604/750/7400: */
     55  1.1      ws #define	EXC_PERF	0x0f00		/* Performance Monitoring */
     56  1.1      ws #define	EXC_BPT		0x1300		/* Instruction Breakpoint */
     57  1.1      ws #define	EXC_SMI		0x1400		/* System Managment Interrupt */
     58  1.5  tsubai 
     59  1.5  tsubai /* The following are only available on 750/7400: */
     60  1.5  tsubai #define	EXC_THRM	0x1700		/* Thermal Management Interrupt */
     61  1.1      ws 
     62  1.1      ws /* And these are only on the 603: */
     63  1.1      ws #define	EXC_IMISS	0x1000		/* Instruction translation miss */
     64  1.1      ws #define	EXC_DLMISS	0x1100		/* Data load translation miss */
     65  1.1      ws #define	EXC_DSMISS	0x1200		/* Data store translation miss */
     66  1.1      ws 
     67  1.1      ws #define	EXC_LAST	0x2f00		/* Last possible exception vector */
     68  1.1      ws 
     69  1.1      ws #define	EXC_AST		0x3000		/* Fake AST vector */
     70  1.1      ws 
     71  1.1      ws /* Trap was in user mode */
     72  1.1      ws #define	EXC_USER	0x10000
     73  1.2    danw 
     74  1.2    danw 
     75  1.2    danw /*
     76  1.2    danw  * EXC_ALI sets bits in the DSISR and DAR to provide enough
     77  1.2    danw  * information to recover from the unaligned access without needing to
     78  1.2    danw  * parse the offending instruction. This includes certain bits of the
     79  1.2    danw  * opcode, and information about what registers are used. The opcode
     80  1.2    danw  * indicator values below come from Appendix F of Book III of "The
     81  1.2    danw  * PowerPC Architecture".
     82  1.2    danw  */
     83  1.2    danw 
     84  1.2    danw #define EXC_ALI_OPCODE_INDICATOR(dsisr) ((dsisr >> 10) & 0x7f)
     85  1.2    danw #define EXC_ALI_LFD	0x09
     86  1.2    danw #define EXC_ALI_STFD	0x0b
     87  1.2    danw 
     88  1.2    danw /* Macros to extract register information */
     89  1.2    danw #define EXC_ALI_RST(dsisr) ((dsisr >> 5) & 0x1f)   /* source or target */
     90  1.2    danw #define EXC_ALI_RA(dsisr) (dsisr & 0x1f)
     91  1.1      ws 
     92  1.3      is #endif	/* _POWERPC_TRAP_H_ */
     93