oea_machdep.c revision 1.26 1 1.26 sanjayl /* $NetBSD: oea_machdep.c,v 1.26 2006/08/05 21:26:49 sanjayl Exp $ */
2 1.1 matt
3 1.1 matt /*
4 1.1 matt * Copyright (C) 2002 Matt Thomas
5 1.1 matt * Copyright (C) 1995, 1996 Wolfgang Solfrank.
6 1.1 matt * Copyright (C) 1995, 1996 TooLs GmbH.
7 1.1 matt * All rights reserved.
8 1.1 matt *
9 1.1 matt * Redistribution and use in source and binary forms, with or without
10 1.1 matt * modification, are permitted provided that the following conditions
11 1.1 matt * are met:
12 1.1 matt * 1. Redistributions of source code must retain the above copyright
13 1.1 matt * notice, this list of conditions and the following disclaimer.
14 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 matt * notice, this list of conditions and the following disclaimer in the
16 1.1 matt * documentation and/or other materials provided with the distribution.
17 1.1 matt * 3. All advertising materials mentioning features or use of this software
18 1.1 matt * must display the following acknowledgement:
19 1.1 matt * This product includes software developed by TooLs GmbH.
20 1.1 matt * 4. The name of TooLs GmbH may not be used to endorse or promote products
21 1.1 matt * derived from this software without specific prior written permission.
22 1.1 matt *
23 1.1 matt * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
24 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 matt * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
27 1.1 matt * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
28 1.1 matt * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
29 1.1 matt * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30 1.1 matt * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
31 1.1 matt * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
32 1.1 matt * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 matt */
34 1.9 lukem
35 1.9 lukem #include <sys/cdefs.h>
36 1.26 sanjayl __KERNEL_RCSID(0, "$NetBSD: oea_machdep.c,v 1.26 2006/08/05 21:26:49 sanjayl Exp $");
37 1.1 matt
38 1.1 matt #include "opt_compat_netbsd.h"
39 1.1 matt #include "opt_ddb.h"
40 1.1 matt #include "opt_kgdb.h"
41 1.1 matt #include "opt_ipkdb.h"
42 1.1 matt #include "opt_multiprocessor.h"
43 1.1 matt #include "opt_altivec.h"
44 1.1 matt
45 1.1 matt #include <sys/param.h>
46 1.1 matt #include <sys/buf.h>
47 1.1 matt #include <sys/exec.h>
48 1.1 matt #include <sys/malloc.h>
49 1.1 matt #include <sys/mbuf.h>
50 1.1 matt #include <sys/mount.h>
51 1.1 matt #include <sys/msgbuf.h>
52 1.1 matt #include <sys/proc.h>
53 1.1 matt #include <sys/reboot.h>
54 1.1 matt #include <sys/sa.h>
55 1.1 matt #include <sys/syscallargs.h>
56 1.1 matt #include <sys/syslog.h>
57 1.1 matt #include <sys/systm.h>
58 1.1 matt #include <sys/kernel.h>
59 1.1 matt #include <sys/user.h>
60 1.1 matt #include <sys/boot_flag.h>
61 1.1 matt
62 1.1 matt #include <uvm/uvm_extern.h>
63 1.1 matt
64 1.1 matt #include <net/netisr.h>
65 1.1 matt
66 1.1 matt #ifdef DDB
67 1.1 matt #include <machine/db_machdep.h>
68 1.1 matt #include <ddb/db_extern.h>
69 1.1 matt #endif
70 1.1 matt
71 1.1 matt #ifdef KGDB
72 1.1 matt #include <sys/kgdb.h>
73 1.1 matt #endif
74 1.1 matt
75 1.1 matt #ifdef IPKDB
76 1.1 matt #include <ipkdb/ipkdb.h>
77 1.1 matt #endif
78 1.1 matt
79 1.1 matt #include <powerpc/oea/bat.h>
80 1.1 matt #include <powerpc/oea/sr_601.h>
81 1.1 matt #include <powerpc/trap.h>
82 1.1 matt #include <powerpc/stdarg.h>
83 1.1 matt #include <powerpc/spr.h>
84 1.1 matt #include <powerpc/pte.h>
85 1.1 matt #include <powerpc/altivec.h>
86 1.1 matt #include <machine/powerpc.h>
87 1.1 matt
88 1.1 matt char machine[] = MACHINE; /* from <machine/param.h> */
89 1.1 matt char machine_arch[] = MACHINE_ARCH; /* from <machine/param.h> */
90 1.1 matt
91 1.1 matt struct vm_map *exec_map = NULL;
92 1.1 matt struct vm_map *mb_map = NULL;
93 1.1 matt struct vm_map *phys_map = NULL;
94 1.1 matt
95 1.1 matt /*
96 1.1 matt * Global variables used here and there
97 1.1 matt */
98 1.1 matt extern struct user *proc0paddr;
99 1.1 matt
100 1.26 sanjayl
101 1.26 sanjayl /* XXXSL: The battable is not initialized to non-zero for PPC_OEA64 and PPC_OEA64_BRIDGE */
102 1.1 matt struct bat battable[512];
103 1.26 sanjayl
104 1.2 matt register_t iosrtable[16]; /* I/O segments, for kernel_pmap setup */
105 1.1 matt paddr_t msgbuf_paddr;
106 1.1 matt
107 1.1 matt void
108 1.1 matt oea_init(void (*handler)(void))
109 1.1 matt {
110 1.1 matt extern int trapstart[], trapend[];
111 1.6 matt extern int trapcode[], trapsize[];
112 1.6 matt extern int sctrap[], scsize[];
113 1.6 matt extern int alitrap[], alisize[];
114 1.6 matt extern int dsitrap[], dsisize[];
115 1.6 matt extern int dsi601trap[], dsi601size[];
116 1.6 matt extern int decrint[], decrsize[];
117 1.6 matt extern int tlbimiss[], tlbimsize[];
118 1.6 matt extern int tlbdlmiss[], tlbdlmsize[];
119 1.6 matt extern int tlbdsmiss[], tlbdsmsize[];
120 1.1 matt #if defined(DDB) || defined(KGDB)
121 1.6 matt extern int ddblow[], ddbsize[];
122 1.1 matt #endif
123 1.1 matt #ifdef IPKDB
124 1.6 matt extern int ipkdblow[], ipkdbsize[];
125 1.1 matt #endif
126 1.1 matt #ifdef ALTIVEC
127 1.1 matt register_t msr;
128 1.1 matt #endif
129 1.1 matt uintptr_t exc;
130 1.1 matt register_t scratch;
131 1.1 matt unsigned int cpuvers;
132 1.1 matt size_t size;
133 1.1 matt struct cpu_info * const ci = &cpu_info[0];
134 1.1 matt
135 1.1 matt mtspr(SPR_SPRG0, ci);
136 1.1 matt cpuvers = mfpvr() >> 16;
137 1.1 matt
138 1.1 matt /*
139 1.1 matt * Initialize proc0 and current pcb and pmap pointers.
140 1.1 matt */
141 1.1 matt KASSERT(ci != NULL);
142 1.1 matt KASSERT(curcpu() == ci);
143 1.1 matt lwp0.l_cpu = ci;
144 1.1 matt lwp0.l_addr = proc0paddr;
145 1.1 matt memset(lwp0.l_addr, 0, sizeof *lwp0.l_addr);
146 1.4 matt KASSERT(lwp0.l_cpu != NULL);
147 1.1 matt
148 1.1 matt curpcb = &proc0paddr->u_pcb;
149 1.5 matt memset(curpcb, 0, sizeof(*curpcb));
150 1.5 matt #ifdef ALTIVEC
151 1.5 matt /*
152 1.5 matt * Initialize the vectors with NaNs
153 1.5 matt */
154 1.5 matt for (scratch = 0; scratch < 32; scratch++) {
155 1.5 matt curpcb->pcb_vr.vreg[scratch][0] = 0x7FFFDEAD;
156 1.5 matt curpcb->pcb_vr.vreg[scratch][1] = 0x7FFFDEAD;
157 1.5 matt curpcb->pcb_vr.vreg[scratch][2] = 0x7FFFDEAD;
158 1.5 matt curpcb->pcb_vr.vreg[scratch][3] = 0x7FFFDEAD;
159 1.5 matt }
160 1.5 matt curpcb->pcb_vr.vscr = 0;
161 1.5 matt curpcb->pcb_vr.vrsave = 0;
162 1.5 matt #endif
163 1.12 matt curpm = curpcb->pcb_pm = pmap_kernel();
164 1.1 matt
165 1.1 matt /*
166 1.1 matt * Cause a PGM trap if we branch to 0.
167 1.25 mrg *
168 1.25 mrg * XXX GCC4.1 complains about memset on address zero, so
169 1.25 mrg * don't use the builtin.
170 1.1 matt */
171 1.25 mrg #undef memset
172 1.1 matt memset(0, 0, 0x100);
173 1.1 matt
174 1.1 matt /*
175 1.1 matt * Set up trap vectors. Don't assume vectors are on 0x100.
176 1.1 matt */
177 1.26 sanjayl for (exc = 0x0; exc <= EXC_LAST; exc += 0x100) {
178 1.1 matt switch (exc) {
179 1.1 matt default:
180 1.6 matt size = (size_t)trapsize;
181 1.6 matt memcpy((void *)exc, trapcode, size);
182 1.1 matt break;
183 1.1 matt #if 0
184 1.1 matt case EXC_EXI:
185 1.1 matt /*
186 1.1 matt * This one is (potentially) installed during autoconf
187 1.1 matt */
188 1.1 matt break;
189 1.1 matt #endif
190 1.1 matt case EXC_SC:
191 1.6 matt size = (size_t)scsize;
192 1.6 matt memcpy((void *)EXC_SC, sctrap, size);
193 1.1 matt break;
194 1.1 matt case EXC_ALI:
195 1.6 matt size = (size_t)alisize;
196 1.6 matt memcpy((void *)EXC_ALI, alitrap, size);
197 1.1 matt break;
198 1.1 matt case EXC_DSI:
199 1.1 matt if (cpuvers == MPC601) {
200 1.6 matt size = (size_t)dsi601size;
201 1.6 matt memcpy((void *)EXC_DSI, dsi601trap, size);
202 1.1 matt } else {
203 1.6 matt size = (size_t)dsisize;
204 1.6 matt memcpy((void *)EXC_DSI, dsitrap, size);
205 1.1 matt }
206 1.1 matt break;
207 1.1 matt case EXC_DECR:
208 1.6 matt size = (size_t)decrsize;
209 1.6 matt memcpy((void *)EXC_DECR, decrint, size);
210 1.1 matt break;
211 1.1 matt case EXC_IMISS:
212 1.6 matt size = (size_t)tlbimsize;
213 1.6 matt memcpy((void *)EXC_IMISS, tlbimiss, size);
214 1.1 matt break;
215 1.1 matt case EXC_DLMISS:
216 1.6 matt size = (size_t)tlbdlmsize;
217 1.6 matt memcpy((void *)EXC_DLMISS, tlbdlmiss, size);
218 1.1 matt break;
219 1.1 matt case EXC_DSMISS:
220 1.6 matt size = (size_t)tlbdsmsize;
221 1.6 matt memcpy((void *)EXC_DSMISS, tlbdsmiss, size);
222 1.1 matt break;
223 1.1 matt case EXC_PERF:
224 1.6 matt size = (size_t)trapsize;
225 1.6 matt memcpy((void *)EXC_PERF, trapcode, size);
226 1.6 matt memcpy((void *)EXC_VEC, trapcode, size);
227 1.1 matt break;
228 1.1 matt #if defined(DDB) || defined(IPKDB) || defined(KGDB)
229 1.1 matt case EXC_RUNMODETRC:
230 1.1 matt if (cpuvers != MPC601) {
231 1.6 matt size = (size_t)trapsize;
232 1.6 matt memcpy((void *)EXC_RUNMODETRC, trapcode, size);
233 1.1 matt break;
234 1.1 matt }
235 1.1 matt /* FALLTHROUGH */
236 1.1 matt case EXC_PGM:
237 1.1 matt case EXC_TRC:
238 1.1 matt case EXC_BPT:
239 1.1 matt #if defined(DDB) || defined(KGDB)
240 1.6 matt size = (size_t)ddbsize;
241 1.6 matt memcpy((void *)exc, ddblow, size);
242 1.1 matt #if defined(IPKDB)
243 1.1 matt #error "cannot enable IPKDB with DDB or KGDB"
244 1.1 matt #endif
245 1.1 matt #else
246 1.6 matt size = (size_t)ipkdbsize;
247 1.6 matt memcpy((void *)exc, ipkdblow, size);
248 1.1 matt #endif
249 1.1 matt break;
250 1.1 matt #endif /* DDB || IPKDB || KGDB */
251 1.1 matt }
252 1.1 matt #if 0
253 1.1 matt exc += roundup(size, 32);
254 1.1 matt #endif
255 1.1 matt }
256 1.1 matt
257 1.1 matt /*
258 1.1 matt * Get the cache sizes because install_extint calls __syncicache.
259 1.1 matt */
260 1.1 matt cpu_probe_cache();
261 1.1 matt
262 1.1 matt #define MxSPR_MASK 0x7c1fffff
263 1.1 matt #define MFSPR_MQ 0x7c0002a6
264 1.1 matt #define MTSPR_MQ 0x7c0003a6
265 1.17 kleink #define MTSPR_IBAT0L 0x7c1183a6
266 1.17 kleink #define MTSPR_IBAT1L 0x7c1383a6
267 1.1 matt #define NOP 0x60000000
268 1.17 kleink #define B 0x48000000
269 1.18 kleink #define TLBSYNC 0x7c00046c
270 1.18 kleink #define SYNC 0x7c0004ac
271 1.1 matt
272 1.1 matt #ifdef ALTIVEC
273 1.1 matt #define MFSPR_VRSAVE 0x7c0042a6
274 1.1 matt #define MTSPR_VRSAVE 0x7c0043a6
275 1.1 matt
276 1.1 matt /*
277 1.1 matt * Try to set the VEC bit in the MSR. If it doesn't get set, we are
278 1.1 matt * not on a AltiVec capable processor.
279 1.1 matt */
280 1.24 perry __asm volatile (
281 1.1 matt "mfmsr %0; oris %1,%0,%2@h; mtmsr %1; isync; "
282 1.1 matt "mfmsr %1; mtmsr %0; isync"
283 1.1 matt : "=r"(msr), "=r"(scratch)
284 1.1 matt : "J"(PSL_VEC));
285 1.1 matt
286 1.1 matt /*
287 1.17 kleink * If we aren't on an AltiVec capable processor, we need to zap any of
288 1.17 kleink * the sequences we save/restore the VRSAVE SPR into NOPs.
289 1.1 matt */
290 1.1 matt if (scratch & PSL_VEC) {
291 1.1 matt cpu_altivec = 1;
292 1.1 matt } else {
293 1.1 matt int *ip = trapstart;
294 1.1 matt
295 1.1 matt for (; ip < trapend; ip++) {
296 1.1 matt if ((ip[0] & MxSPR_MASK) == MFSPR_VRSAVE) {
297 1.1 matt ip[0] = NOP; /* mfspr */
298 1.1 matt ip[1] = NOP; /* stw */
299 1.1 matt } else if ((ip[0] & MxSPR_MASK) == MTSPR_VRSAVE) {
300 1.1 matt ip[-1] = NOP; /* lwz */
301 1.1 matt ip[0] = NOP; /* mtspr */
302 1.1 matt }
303 1.1 matt }
304 1.1 matt }
305 1.1 matt #endif
306 1.1 matt
307 1.1 matt /*
308 1.17 kleink * If we aren't on a MPC601 processor, we need to zap any of the
309 1.17 kleink * sequences we save/restore the MQ SPR into NOPs, and skip over the
310 1.17 kleink * sequences where we zap/restore BAT registers on kernel exit/entry.
311 1.1 matt */
312 1.1 matt if (cpuvers != MPC601) {
313 1.1 matt int *ip = trapstart;
314 1.1 matt
315 1.1 matt for (; ip < trapend; ip++) {
316 1.1 matt if ((ip[0] & MxSPR_MASK) == MFSPR_MQ) {
317 1.1 matt ip[0] = NOP; /* mfspr */
318 1.1 matt ip[1] = NOP; /* stw */
319 1.1 matt } else if ((ip[0] & MxSPR_MASK) == MTSPR_MQ) {
320 1.1 matt ip[-1] = NOP; /* lwz */
321 1.1 matt ip[0] = NOP; /* mtspr */
322 1.17 kleink } else if ((ip[0] & MxSPR_MASK) == MTSPR_IBAT0L) {
323 1.17 kleink if ((ip[1] & MxSPR_MASK) == MTSPR_IBAT1L)
324 1.17 kleink ip[-1] = B | 0x14; /* li */
325 1.17 kleink else
326 1.17 kleink ip[-4] = B | 0x24; /* lis */
327 1.1 matt }
328 1.1 matt }
329 1.1 matt }
330 1.1 matt
331 1.17 kleink /*
332 1.17 kleink * Sync the changed instructions.
333 1.17 kleink */
334 1.17 kleink __syncicache((void *) trapstart,
335 1.17 kleink (uintptr_t) trapend - (uintptr_t) trapstart);
336 1.1 matt
337 1.1 matt /*
338 1.18 kleink * If we are on a MPC601 processor, we need to zap any tlbsync
339 1.18 kleink * instructions into sync. This differs from the above in
340 1.18 kleink * examing all kernel text, as opposed to just the exception handling.
341 1.18 kleink * We sync the icache on every instruction found since there are
342 1.18 kleink * only very few of them.
343 1.18 kleink */
344 1.18 kleink if (cpuvers == MPC601) {
345 1.18 kleink extern int kernel_text[], etext[];
346 1.18 kleink int *ip;
347 1.18 kleink
348 1.18 kleink for (ip = kernel_text; ip < etext; ip++)
349 1.18 kleink if (*ip == TLBSYNC) {
350 1.18 kleink *ip = SYNC;
351 1.18 kleink __syncicache(ip, sizeof(*ip));
352 1.18 kleink }
353 1.18 kleink }
354 1.18 kleink
355 1.19 kleink /*
356 1.19 kleink * Configure a PSL user mask matching this processor.
357 1.19 kleink */
358 1.19 kleink cpu_psluserset = PSL_EE | PSL_PR | PSL_ME | PSL_IR | PSL_DR | PSL_RI;
359 1.19 kleink cpu_pslusermod = PSL_FP | PSL_FE0 | PSL_FE1 | PSL_LE | PSL_SE | PSL_BE;
360 1.19 kleink if (cpuvers == MPC601) {
361 1.19 kleink cpu_psluserset &= PSL_601_MASK;
362 1.19 kleink cpu_pslusermod &= PSL_601_MASK;
363 1.19 kleink }
364 1.19 kleink #ifdef ALTIVEC
365 1.19 kleink if (cpu_altivec)
366 1.19 kleink cpu_pslusermod |= PSL_VEC;
367 1.19 kleink #endif
368 1.19 kleink
369 1.18 kleink /*
370 1.1 matt * external interrupt handler install
371 1.1 matt */
372 1.1 matt if (handler)
373 1.1 matt oea_install_extint(handler);
374 1.1 matt
375 1.1 matt __syncicache(0, EXC_LAST + 0x100);
376 1.1 matt
377 1.1 matt /*
378 1.1 matt * Now enable translation (and machine checks/recoverable interrupts).
379 1.1 matt */
380 1.26 sanjayl #ifdef PPC_OEA
381 1.24 perry __asm volatile ("sync; mfmsr %0; ori %0,%0,%1; mtmsr %0; isync"
382 1.1 matt : "=r"(scratch)
383 1.1 matt : "K"(PSL_IR|PSL_DR|PSL_ME|PSL_RI));
384 1.26 sanjayl #endif
385 1.1 matt
386 1.1 matt KASSERT(curcpu() == ci);
387 1.1 matt }
388 1.1 matt
389 1.1 matt void
390 1.1 matt mpc601_ioseg_add(paddr_t pa, register_t len)
391 1.1 matt {
392 1.1 matt const u_int i = pa >> ADDR_SR_SHFT;
393 1.1 matt
394 1.1 matt if (len != BAT_BL_256M)
395 1.1 matt panic("mpc601_ioseg_add: len != 256M");
396 1.1 matt
397 1.1 matt /*
398 1.1 matt * Translate into an I/O segment, load it, and stash away for use
399 1.1 matt * in pmap_bootstrap().
400 1.1 matt */
401 1.1 matt iosrtable[i] = SR601(SR601_Ks, SR601_BUID_MEMFORCED, 0, i);
402 1.24 perry __asm volatile ("mtsrin %0,%1"
403 1.1 matt :: "r"(iosrtable[i]),
404 1.1 matt "r"(pa));
405 1.1 matt }
406 1.1 matt
407 1.26 sanjayl
408 1.26 sanjayl #if defined (PPC_OEA) && !defined (PPC_OEA64) && !defined (PPC_OEA64_BRIDGE)
409 1.1 matt void
410 1.1 matt oea_iobat_add(paddr_t pa, register_t len)
411 1.1 matt {
412 1.1 matt static int n = 1;
413 1.1 matt const u_int i = pa >> 28;
414 1.1 matt battable[i].batl = BATL(pa, BAT_I|BAT_G, BAT_PP_RW);
415 1.1 matt battable[i].batu = BATU(pa, len, BAT_Vs);
416 1.1 matt
417 1.1 matt /*
418 1.1 matt * Let's start loading the BAT registers.
419 1.1 matt */
420 1.1 matt switch (n) {
421 1.1 matt case 1:
422 1.24 perry __asm volatile ("mtdbatl 1,%0; mtdbatu 1,%1;"
423 1.1 matt :: "r"(battable[i].batl),
424 1.1 matt "r"(battable[i].batu));
425 1.1 matt n = 2;
426 1.1 matt break;
427 1.1 matt case 2:
428 1.24 perry __asm volatile ("mtdbatl 2,%0; mtdbatu 2,%1;"
429 1.1 matt :: "r"(battable[i].batl),
430 1.1 matt "r"(battable[i].batu));
431 1.1 matt n = 3;
432 1.1 matt break;
433 1.1 matt case 3:
434 1.24 perry __asm volatile ("mtdbatl 3,%0; mtdbatu 3,%1;"
435 1.1 matt :: "r"(battable[i].batl),
436 1.1 matt "r"(battable[i].batu));
437 1.1 matt n = 4;
438 1.1 matt break;
439 1.1 matt default:
440 1.1 matt break;
441 1.3 matt }
442 1.3 matt }
443 1.3 matt
444 1.3 matt void
445 1.3 matt oea_iobat_remove(paddr_t pa)
446 1.3 matt {
447 1.3 matt register_t batu;
448 1.3 matt int i, n;
449 1.3 matt
450 1.3 matt n = pa >> ADDR_SR_SHFT;
451 1.3 matt if (!BAT_VA_MATCH_P(battable[n].batu, pa) ||
452 1.3 matt !BAT_VALID_P(battable[n].batu, PSL_PR))
453 1.3 matt return;
454 1.3 matt battable[n].batl = 0;
455 1.3 matt battable[n].batu = 0;
456 1.3 matt #define BAT_RESET(n) \
457 1.24 perry __asm volatile("mtdbatu %0,%1; mtdbatl %0,%1" :: "n"(n), "r"(0))
458 1.24 perry #define BATU_GET(n, r) __asm volatile("mfdbatu %0,%1" : "=r"(r) : "n"(n))
459 1.3 matt
460 1.3 matt for (i=1 ; i<4 ; i++) {
461 1.3 matt switch (i) {
462 1.3 matt case 1:
463 1.3 matt BATU_GET(1, batu);
464 1.3 matt if (BAT_VA_MATCH_P(batu, pa) &&
465 1.3 matt BAT_VALID_P(batu, PSL_PR))
466 1.3 matt BAT_RESET(1);
467 1.3 matt break;
468 1.3 matt case 2:
469 1.3 matt BATU_GET(2, batu);
470 1.3 matt if (BAT_VA_MATCH_P(batu, pa) &&
471 1.3 matt BAT_VALID_P(batu, PSL_PR))
472 1.3 matt BAT_RESET(2);
473 1.3 matt break;
474 1.3 matt case 3:
475 1.3 matt BATU_GET(3, batu);
476 1.3 matt if (BAT_VA_MATCH_P(batu, pa) &&
477 1.3 matt BAT_VALID_P(batu, PSL_PR))
478 1.3 matt BAT_RESET(3);
479 1.3 matt break;
480 1.3 matt default:
481 1.3 matt break;
482 1.3 matt }
483 1.1 matt }
484 1.1 matt }
485 1.1 matt
486 1.1 matt void
487 1.1 matt oea_batinit(paddr_t pa, ...)
488 1.1 matt {
489 1.1 matt struct mem_region *allmem, *availmem, *mp;
490 1.1 matt int i;
491 1.1 matt unsigned int cpuvers;
492 1.7 matt register_t msr = mfmsr();
493 1.1 matt va_list ap;
494 1.1 matt
495 1.1 matt cpuvers = mfpvr() >> 16;
496 1.1 matt
497 1.1 matt /*
498 1.1 matt * Initialize BAT registers to unmapped to not generate
499 1.1 matt * overlapping mappings below.
500 1.1 matt *
501 1.1 matt * The 601's implementation differs in the Valid bit being situated
502 1.1 matt * in the lower BAT register, and in being a unified BAT only whose
503 1.1 matt * four entries are accessed through the IBAT[0-3] SPRs.
504 1.1 matt *
505 1.1 matt * Also, while the 601 does distinguish between supervisor/user
506 1.14 uebayasi * protection keys, it does _not_ distinguish between validity in
507 1.14 uebayasi * supervisor/user mode.
508 1.1 matt */
509 1.7 matt if ((msr & (PSL_IR|PSL_DR)) == 0) {
510 1.7 matt if (cpuvers == MPC601) {
511 1.24 perry __asm volatile ("mtibatl 0,%0" :: "r"(0));
512 1.24 perry __asm volatile ("mtibatl 1,%0" :: "r"(0));
513 1.24 perry __asm volatile ("mtibatl 2,%0" :: "r"(0));
514 1.24 perry __asm volatile ("mtibatl 3,%0" :: "r"(0));
515 1.7 matt } else {
516 1.24 perry __asm volatile ("mtibatu 0,%0" :: "r"(0));
517 1.24 perry __asm volatile ("mtibatu 1,%0" :: "r"(0));
518 1.24 perry __asm volatile ("mtibatu 2,%0" :: "r"(0));
519 1.24 perry __asm volatile ("mtibatu 3,%0" :: "r"(0));
520 1.24 perry __asm volatile ("mtdbatu 0,%0" :: "r"(0));
521 1.24 perry __asm volatile ("mtdbatu 1,%0" :: "r"(0));
522 1.24 perry __asm volatile ("mtdbatu 2,%0" :: "r"(0));
523 1.24 perry __asm volatile ("mtdbatu 3,%0" :: "r"(0));
524 1.7 matt }
525 1.1 matt }
526 1.1 matt
527 1.1 matt /*
528 1.1 matt * Set up BAT to map physical memory
529 1.1 matt */
530 1.1 matt if (cpuvers == MPC601) {
531 1.1 matt /*
532 1.1 matt * Set up battable to map the lowest 256 MB area.
533 1.1 matt * Map the lowest 32 MB area via BAT[0-3];
534 1.1 matt * BAT[01] are fixed, BAT[23] are floating.
535 1.1 matt */
536 1.1 matt for (i = 0; i < 32; i++) {
537 1.1 matt battable[i].batl = BATL601(i << 23,
538 1.1 matt BAT601_BSM_8M, BAT601_V);
539 1.1 matt battable[i].batu = BATU601(i << 23,
540 1.1 matt BAT601_M, BAT601_Ku, BAT601_PP_NONE);
541 1.1 matt }
542 1.24 perry __asm volatile ("mtibatu 0,%1; mtibatl 0,%0"
543 1.1 matt :: "r"(battable[0x00000000 >> 23].batl),
544 1.1 matt "r"(battable[0x00000000 >> 23].batu));
545 1.24 perry __asm volatile ("mtibatu 1,%1; mtibatl 1,%0"
546 1.1 matt :: "r"(battable[0x00800000 >> 23].batl),
547 1.1 matt "r"(battable[0x00800000 >> 23].batu));
548 1.24 perry __asm volatile ("mtibatu 2,%1; mtibatl 2,%0"
549 1.1 matt :: "r"(battable[0x01000000 >> 23].batl),
550 1.1 matt "r"(battable[0x01000000 >> 23].batu));
551 1.24 perry __asm volatile ("mtibatu 3,%1; mtibatl 3,%0"
552 1.1 matt :: "r"(battable[0x01800000 >> 23].batl),
553 1.1 matt "r"(battable[0x01800000 >> 23].batu));
554 1.1 matt } else {
555 1.1 matt /*
556 1.1 matt * Set up BAT0 to only map the lowest 256 MB area
557 1.1 matt */
558 1.1 matt battable[0].batl = BATL(0x00000000, BAT_M, BAT_PP_RW);
559 1.1 matt battable[0].batu = BATU(0x00000000, BAT_BL_256M, BAT_Vs);
560 1.1 matt
561 1.24 perry __asm volatile ("mtibatl 0,%0; mtibatu 0,%1;"
562 1.1 matt "mtdbatl 0,%0; mtdbatu 0,%1;"
563 1.1 matt :: "r"(battable[0].batl), "r"(battable[0].batu));
564 1.1 matt }
565 1.1 matt
566 1.1 matt /*
567 1.1 matt * Now setup other fixed bat registers
568 1.1 matt *
569 1.1 matt * Note that we still run in real mode, and the BAT
570 1.1 matt * registers were cleared above.
571 1.1 matt */
572 1.1 matt
573 1.1 matt va_start(ap, pa);
574 1.1 matt
575 1.1 matt /*
576 1.1 matt * Add any I/O BATs specificed;
577 1.1 matt * use I/O segments on the BAT-starved 601.
578 1.1 matt */
579 1.1 matt if (cpuvers == MPC601) {
580 1.1 matt while (pa != 0) {
581 1.1 matt register_t len = va_arg(ap, register_t);
582 1.1 matt mpc601_ioseg_add(pa, len);
583 1.1 matt pa = va_arg(ap, paddr_t);
584 1.1 matt }
585 1.1 matt } else {
586 1.1 matt while (pa != 0) {
587 1.1 matt register_t len = va_arg(ap, register_t);
588 1.1 matt oea_iobat_add(pa, len);
589 1.1 matt pa = va_arg(ap, paddr_t);
590 1.1 matt }
591 1.1 matt }
592 1.1 matt
593 1.1 matt va_end(ap);
594 1.1 matt
595 1.1 matt /*
596 1.1 matt * Set up battable to map all RAM regions.
597 1.1 matt * This is here because mem_regions() call needs bat0 set up.
598 1.1 matt */
599 1.1 matt mem_regions(&allmem, &availmem);
600 1.1 matt if (cpuvers == MPC601) {
601 1.1 matt for (mp = allmem; mp->size; mp++) {
602 1.22 he paddr_t paddr = mp->start & 0xff800000;
603 1.1 matt paddr_t end = mp->start + mp->size;
604 1.1 matt
605 1.1 matt do {
606 1.22 he u_int ix = paddr >> 23;
607 1.1 matt
608 1.22 he battable[ix].batl =
609 1.22 he BATL601(paddr, BAT601_BSM_8M, BAT601_V);
610 1.22 he battable[ix].batu =
611 1.22 he BATU601(paddr, BAT601_M, BAT601_Ku, BAT601_PP_NONE);
612 1.22 he paddr += (1 << 23);
613 1.22 he } while (paddr < end);
614 1.1 matt }
615 1.1 matt } else {
616 1.1 matt for (mp = allmem; mp->size; mp++) {
617 1.22 he paddr_t paddr = mp->start & 0xf0000000;
618 1.1 matt paddr_t end = mp->start + mp->size;
619 1.1 matt
620 1.1 matt do {
621 1.22 he u_int ix = paddr >> 28;
622 1.1 matt
623 1.22 he battable[ix].batl =
624 1.22 he BATL(paddr, BAT_M, BAT_PP_RW);
625 1.22 he battable[ix].batu =
626 1.22 he BATU(paddr, BAT_BL_256M, BAT_Vs);
627 1.22 he paddr += SEGMENT_LENGTH;
628 1.22 he } while (paddr < end);
629 1.1 matt }
630 1.1 matt }
631 1.1 matt }
632 1.26 sanjayl #endif /* (PPC_OEA) && !(PPC_OEA64) && !(PPC_OEA64_BRIDGE) */
633 1.1 matt
634 1.1 matt void
635 1.1 matt oea_install_extint(void (*handler)(void))
636 1.1 matt {
637 1.6 matt extern int extint[], extsize[];
638 1.6 matt extern int extint_call[];
639 1.6 matt uintptr_t offset = (uintptr_t)handler - (uintptr_t)extint_call;
640 1.1 matt int omsr, msr;
641 1.1 matt
642 1.1 matt #ifdef DIAGNOSTIC
643 1.1 matt if (offset > 0x1ffffff)
644 1.1 matt panic("install_extint: %p too far away (%#lx)", handler,
645 1.1 matt (unsigned long) offset);
646 1.1 matt #endif
647 1.24 perry __asm volatile ("mfmsr %0; andi. %1,%0,%2; mtmsr %1"
648 1.1 matt : "=r" (omsr), "=r" (msr)
649 1.1 matt : "K" ((u_short)~PSL_EE));
650 1.6 matt extint_call[0] = (extint_call[0] & 0xfc000003) | offset;
651 1.6 matt memcpy((void *)EXC_EXI, extint, (size_t)extsize);
652 1.6 matt __syncicache((void *)extint_call, sizeof extint_call[0]);
653 1.6 matt __syncicache((void *)EXC_EXI, (int)extsize);
654 1.24 perry __asm volatile ("mtmsr %0" :: "r"(omsr));
655 1.1 matt }
656 1.1 matt
657 1.1 matt /*
658 1.1 matt * Machine dependent startup code.
659 1.1 matt */
660 1.1 matt void
661 1.1 matt oea_startup(const char *model)
662 1.1 matt {
663 1.1 matt uintptr_t sz;
664 1.1 matt caddr_t v;
665 1.1 matt vaddr_t minaddr, maxaddr;
666 1.1 matt char pbuf[9];
667 1.13 pk u_int i;
668 1.1 matt
669 1.1 matt KASSERT(curcpu() != NULL);
670 1.1 matt KASSERT(lwp0.l_cpu != NULL);
671 1.4 matt KASSERT(curcpu()->ci_intstk != 0);
672 1.4 matt KASSERT(curcpu()->ci_intrdepth == -1);
673 1.1 matt
674 1.1 matt /*
675 1.1 matt * If the msgbuf is not in segment 0, allocate KVA for it and access
676 1.1 matt * it via mapped pages. [This prevents unneeded BAT switches.]
677 1.1 matt */
678 1.1 matt sz = round_page(MSGBUFSIZE);
679 1.1 matt v = (caddr_t) msgbuf_paddr;
680 1.1 matt if (msgbuf_paddr + sz > SEGMENT_LENGTH) {
681 1.1 matt minaddr = 0;
682 1.1 matt if (uvm_map(kernel_map, &minaddr, sz,
683 1.1 matt NULL, UVM_UNKNOWN_OFFSET, 0,
684 1.1 matt UVM_MAPFLAG(UVM_PROT_NONE, UVM_PROT_NONE,
685 1.1 matt UVM_INH_NONE, UVM_ADV_NORMAL, 0)) != 0)
686 1.1 matt panic("startup: cannot allocate VM for msgbuf");
687 1.1 matt v = (caddr_t)minaddr;
688 1.8 thorpej for (i = 0; i < sz; i += PAGE_SIZE) {
689 1.26 sanjayl printf("pmap_kenter_pa: 0x%08lx, 0x%08lx\n",
690 1.26 sanjayl minaddr + i, msgbuf_paddr + i);
691 1.1 matt pmap_kenter_pa(minaddr + i, msgbuf_paddr + i,
692 1.1 matt VM_PROT_READ|VM_PROT_WRITE);
693 1.1 matt }
694 1.1 matt pmap_update(pmap_kernel());
695 1.1 matt }
696 1.1 matt initmsgbuf(v, sz);
697 1.1 matt
698 1.21 lukem printf("%s%s", copyright, version);
699 1.1 matt if (model != NULL)
700 1.1 matt printf("Model: %s\n", model);
701 1.1 matt cpu_identify(NULL, 0);
702 1.1 matt
703 1.1 matt format_bytes(pbuf, sizeof(pbuf), ctob((u_int)physmem));
704 1.1 matt printf("total memory = %s\n", pbuf);
705 1.1 matt
706 1.1 matt /*
707 1.1 matt * Allocate away the pages that map to 0xDEA[CDE]xxxx. Do this after
708 1.1 matt * the bufpages are allocated in case they overlap since it's not
709 1.1 matt * fatal if we can't allocate these.
710 1.1 matt */
711 1.4 matt if (KERNEL_SR == 13 || KERNEL2_SR == 14) {
712 1.4 matt int error;
713 1.4 matt minaddr = 0xDEAC0000;
714 1.4 matt error = uvm_map(kernel_map, &minaddr, 0x30000,
715 1.4 matt NULL, UVM_UNKNOWN_OFFSET, 0,
716 1.4 matt UVM_MAPFLAG(UVM_PROT_NONE, UVM_PROT_NONE, UVM_INH_NONE,
717 1.4 matt UVM_ADV_NORMAL, UVM_FLAG_FIXED));
718 1.4 matt if (error != 0 || minaddr != 0xDEAC0000)
719 1.4 matt printf("oea_startup: failed to allocate DEAD "
720 1.4 matt "ZONE: error=%d\n", error);
721 1.1 matt }
722 1.13 pk
723 1.4 matt minaddr = 0;
724 1.1 matt /*
725 1.1 matt * Allocate a submap for exec arguments. This map effectively
726 1.1 matt * limits the number of processes exec'ing at any time. These
727 1.1 matt * submaps will be allocated after the dead zone.
728 1.1 matt */
729 1.1 matt exec_map = uvm_km_suballoc(kernel_map, &minaddr, &maxaddr,
730 1.1 matt 16*NCARGS, VM_MAP_PAGEABLE, FALSE, NULL);
731 1.1 matt
732 1.1 matt /*
733 1.1 matt * Allocate a submap for physio
734 1.1 matt */
735 1.1 matt phys_map = uvm_km_suballoc(kernel_map, &minaddr, &maxaddr,
736 1.1 matt VM_PHYS_SIZE, 0, FALSE, NULL);
737 1.1 matt
738 1.1 matt #ifndef PMAP_MAP_POOLPAGE
739 1.1 matt /*
740 1.1 matt * No need to allocate an mbuf cluster submap. Mbuf clusters
741 1.1 matt * are allocated via the pool allocator, and we use direct-mapped
742 1.1 matt * pool pages.
743 1.1 matt */
744 1.1 matt mb_map = uvm_km_suballoc(kernel_map, &minaddr, &maxaddr,
745 1.1 matt mclbytes*nmbclusters, VM_MAP_INTRSAFE, FALSE, NULL);
746 1.1 matt #endif
747 1.1 matt
748 1.1 matt format_bytes(pbuf, sizeof(pbuf), ptoa(uvmexp.free));
749 1.1 matt printf("avail memory = %s\n", pbuf);
750 1.1 matt }
751 1.1 matt
752 1.1 matt /*
753 1.1 matt * Crash dump handling.
754 1.1 matt */
755 1.1 matt
756 1.1 matt void
757 1.1 matt oea_dumpsys(void)
758 1.1 matt {
759 1.1 matt printf("dumpsys: TBD\n");
760 1.1 matt }
761 1.1 matt
762 1.15 matt #ifndef __HAVE_GENERIC_SOFT_INTERRUPTS
763 1.1 matt /*
764 1.1 matt * Soft networking interrupts.
765 1.1 matt */
766 1.1 matt void
767 1.1 matt softnet(int pendisr)
768 1.1 matt {
769 1.1 matt #define DONETISR(bit, fn) do { \
770 1.1 matt if (pendisr & (1 << bit)) \
771 1.1 matt (*fn)(); \
772 1.1 matt } while (0)
773 1.1 matt
774 1.1 matt #include <net/netisr_dispatch.h>
775 1.1 matt
776 1.1 matt #undef DONETISR
777 1.1 matt }
778 1.15 matt #endif
779 1.1 matt
780 1.1 matt /*
781 1.1 matt * Convert kernel VA to physical address
782 1.1 matt */
783 1.1 matt paddr_t
784 1.1 matt kvtop(caddr_t addr)
785 1.1 matt {
786 1.1 matt vaddr_t va;
787 1.1 matt paddr_t pa;
788 1.1 matt uintptr_t off;
789 1.1 matt extern char end[];
790 1.1 matt
791 1.1 matt if (addr < end)
792 1.1 matt return (paddr_t)addr;
793 1.1 matt
794 1.1 matt va = trunc_page((vaddr_t)addr);
795 1.1 matt off = (uintptr_t)addr - va;
796 1.1 matt
797 1.1 matt if (pmap_extract(pmap_kernel(), va, &pa) == FALSE) {
798 1.1 matt /*printf("kvtop: zero page frame (va=0x%x)\n", addr);*/
799 1.1 matt return (paddr_t)addr;
800 1.1 matt }
801 1.1 matt
802 1.1 matt return(pa + off);
803 1.1 matt }
804 1.1 matt
805 1.1 matt /*
806 1.1 matt * Allocate vm space and mapin the I/O address
807 1.1 matt */
808 1.1 matt void *
809 1.1 matt mapiodev(paddr_t pa, psize_t len)
810 1.1 matt {
811 1.1 matt paddr_t faddr;
812 1.1 matt vaddr_t taddr, va;
813 1.1 matt int off;
814 1.1 matt
815 1.1 matt faddr = trunc_page(pa);
816 1.1 matt off = pa - faddr;
817 1.1 matt len = round_page(off + len);
818 1.20 yamt va = taddr = uvm_km_alloc(kernel_map, len, 0, UVM_KMF_VAONLY);
819 1.1 matt
820 1.1 matt if (va == 0)
821 1.1 matt return NULL;
822 1.1 matt
823 1.8 thorpej for (; len > 0; len -= PAGE_SIZE) {
824 1.1 matt pmap_kenter_pa(taddr, faddr, VM_PROT_READ | VM_PROT_WRITE);
825 1.8 thorpej faddr += PAGE_SIZE;
826 1.8 thorpej taddr += PAGE_SIZE;
827 1.1 matt }
828 1.1 matt pmap_update(pmap_kernel());
829 1.1 matt return (void *)(va + off);
830 1.1 matt }
831