oea_machdep.c revision 1.47 1 1.47 phx /* $NetBSD: oea_machdep.c,v 1.47 2009/06/07 13:37:29 phx Exp $ */
2 1.1 matt
3 1.1 matt /*
4 1.1 matt * Copyright (C) 2002 Matt Thomas
5 1.1 matt * Copyright (C) 1995, 1996 Wolfgang Solfrank.
6 1.1 matt * Copyright (C) 1995, 1996 TooLs GmbH.
7 1.1 matt * All rights reserved.
8 1.1 matt *
9 1.1 matt * Redistribution and use in source and binary forms, with or without
10 1.1 matt * modification, are permitted provided that the following conditions
11 1.1 matt * are met:
12 1.1 matt * 1. Redistributions of source code must retain the above copyright
13 1.1 matt * notice, this list of conditions and the following disclaimer.
14 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 matt * notice, this list of conditions and the following disclaimer in the
16 1.1 matt * documentation and/or other materials provided with the distribution.
17 1.1 matt * 3. All advertising materials mentioning features or use of this software
18 1.1 matt * must display the following acknowledgement:
19 1.1 matt * This product includes software developed by TooLs GmbH.
20 1.1 matt * 4. The name of TooLs GmbH may not be used to endorse or promote products
21 1.1 matt * derived from this software without specific prior written permission.
22 1.1 matt *
23 1.1 matt * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
24 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 matt * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
27 1.1 matt * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
28 1.1 matt * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
29 1.1 matt * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30 1.1 matt * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
31 1.1 matt * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
32 1.1 matt * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 matt */
34 1.9 lukem
35 1.9 lukem #include <sys/cdefs.h>
36 1.47 phx __KERNEL_RCSID(0, "$NetBSD: oea_machdep.c,v 1.47 2009/06/07 13:37:29 phx Exp $");
37 1.1 matt
38 1.41 garbled #include "opt_ppcarch.h"
39 1.1 matt #include "opt_compat_netbsd.h"
40 1.1 matt #include "opt_ddb.h"
41 1.1 matt #include "opt_kgdb.h"
42 1.1 matt #include "opt_ipkdb.h"
43 1.1 matt #include "opt_multiprocessor.h"
44 1.1 matt #include "opt_altivec.h"
45 1.1 matt
46 1.1 matt #include <sys/param.h>
47 1.1 matt #include <sys/buf.h>
48 1.1 matt #include <sys/exec.h>
49 1.1 matt #include <sys/malloc.h>
50 1.1 matt #include <sys/mbuf.h>
51 1.1 matt #include <sys/mount.h>
52 1.1 matt #include <sys/msgbuf.h>
53 1.1 matt #include <sys/proc.h>
54 1.1 matt #include <sys/reboot.h>
55 1.1 matt #include <sys/syscallargs.h>
56 1.1 matt #include <sys/syslog.h>
57 1.1 matt #include <sys/systm.h>
58 1.1 matt #include <sys/kernel.h>
59 1.1 matt #include <sys/user.h>
60 1.1 matt #include <sys/boot_flag.h>
61 1.1 matt
62 1.1 matt #include <uvm/uvm_extern.h>
63 1.1 matt
64 1.1 matt #include <net/netisr.h>
65 1.1 matt
66 1.1 matt #ifdef DDB
67 1.1 matt #include <machine/db_machdep.h>
68 1.1 matt #include <ddb/db_extern.h>
69 1.1 matt #endif
70 1.1 matt
71 1.1 matt #ifdef KGDB
72 1.1 matt #include <sys/kgdb.h>
73 1.1 matt #endif
74 1.1 matt
75 1.1 matt #ifdef IPKDB
76 1.1 matt #include <ipkdb/ipkdb.h>
77 1.1 matt #endif
78 1.1 matt
79 1.1 matt #include <powerpc/oea/bat.h>
80 1.1 matt #include <powerpc/oea/sr_601.h>
81 1.43 garbled #include <powerpc/oea/cpufeat.h>
82 1.1 matt #include <powerpc/trap.h>
83 1.1 matt #include <powerpc/stdarg.h>
84 1.1 matt #include <powerpc/spr.h>
85 1.1 matt #include <powerpc/pte.h>
86 1.1 matt #include <powerpc/altivec.h>
87 1.1 matt #include <machine/powerpc.h>
88 1.1 matt
89 1.1 matt char machine[] = MACHINE; /* from <machine/param.h> */
90 1.1 matt char machine_arch[] = MACHINE_ARCH; /* from <machine/param.h> */
91 1.1 matt
92 1.1 matt struct vm_map *mb_map = NULL;
93 1.1 matt struct vm_map *phys_map = NULL;
94 1.1 matt
95 1.1 matt /*
96 1.1 matt * Global variables used here and there
97 1.1 matt */
98 1.1 matt extern struct user *proc0paddr;
99 1.1 matt
100 1.34 yamt static void trap0(void *);
101 1.26 sanjayl
102 1.26 sanjayl /* XXXSL: The battable is not initialized to non-zero for PPC_OEA64 and PPC_OEA64_BRIDGE */
103 1.1 matt struct bat battable[512];
104 1.26 sanjayl
105 1.2 matt register_t iosrtable[16]; /* I/O segments, for kernel_pmap setup */
106 1.47 phx #ifndef MSGBUFADDR
107 1.1 matt paddr_t msgbuf_paddr;
108 1.47 phx #endif
109 1.1 matt
110 1.1 matt void
111 1.1 matt oea_init(void (*handler)(void))
112 1.1 matt {
113 1.6 matt extern int trapcode[], trapsize[];
114 1.6 matt extern int sctrap[], scsize[];
115 1.6 matt extern int alitrap[], alisize[];
116 1.6 matt extern int dsitrap[], dsisize[];
117 1.41 garbled extern int trapstart[], trapend[];
118 1.40 garbled #ifdef PPC_OEA601
119 1.6 matt extern int dsi601trap[], dsi601size[];
120 1.40 garbled #endif
121 1.6 matt extern int decrint[], decrsize[];
122 1.6 matt extern int tlbimiss[], tlbimsize[];
123 1.6 matt extern int tlbdlmiss[], tlbdlmsize[];
124 1.6 matt extern int tlbdsmiss[], tlbdsmsize[];
125 1.1 matt #if defined(DDB) || defined(KGDB)
126 1.6 matt extern int ddblow[], ddbsize[];
127 1.1 matt #endif
128 1.1 matt #ifdef IPKDB
129 1.6 matt extern int ipkdblow[], ipkdbsize[];
130 1.1 matt #endif
131 1.1 matt #ifdef ALTIVEC
132 1.1 matt register_t msr;
133 1.1 matt #endif
134 1.45 phx uintptr_t exc, exc_base;
135 1.38 garbled #if defined(ALTIVEC) || defined(PPC_OEA)
136 1.1 matt register_t scratch;
137 1.38 garbled #endif
138 1.1 matt unsigned int cpuvers;
139 1.1 matt size_t size;
140 1.1 matt struct cpu_info * const ci = &cpu_info[0];
141 1.1 matt
142 1.45 phx #ifdef PPC_HIGH_VEC
143 1.45 phx exc_base = EXC_HIGHVEC;
144 1.45 phx #else
145 1.45 phx exc_base = 0;
146 1.45 phx #endif
147 1.1 matt mtspr(SPR_SPRG0, ci);
148 1.1 matt cpuvers = mfpvr() >> 16;
149 1.1 matt
150 1.1 matt /*
151 1.1 matt * Initialize proc0 and current pcb and pmap pointers.
152 1.1 matt */
153 1.1 matt KASSERT(ci != NULL);
154 1.1 matt KASSERT(curcpu() == ci);
155 1.1 matt lwp0.l_cpu = ci;
156 1.1 matt lwp0.l_addr = proc0paddr;
157 1.1 matt memset(lwp0.l_addr, 0, sizeof *lwp0.l_addr);
158 1.4 matt KASSERT(lwp0.l_cpu != NULL);
159 1.1 matt
160 1.1 matt curpcb = &proc0paddr->u_pcb;
161 1.5 matt memset(curpcb, 0, sizeof(*curpcb));
162 1.5 matt #ifdef ALTIVEC
163 1.5 matt /*
164 1.5 matt * Initialize the vectors with NaNs
165 1.5 matt */
166 1.5 matt for (scratch = 0; scratch < 32; scratch++) {
167 1.5 matt curpcb->pcb_vr.vreg[scratch][0] = 0x7FFFDEAD;
168 1.5 matt curpcb->pcb_vr.vreg[scratch][1] = 0x7FFFDEAD;
169 1.5 matt curpcb->pcb_vr.vreg[scratch][2] = 0x7FFFDEAD;
170 1.5 matt curpcb->pcb_vr.vreg[scratch][3] = 0x7FFFDEAD;
171 1.5 matt }
172 1.5 matt curpcb->pcb_vr.vscr = 0;
173 1.5 matt curpcb->pcb_vr.vrsave = 0;
174 1.5 matt #endif
175 1.12 matt curpm = curpcb->pcb_pm = pmap_kernel();
176 1.1 matt
177 1.1 matt /*
178 1.1 matt * Cause a PGM trap if we branch to 0.
179 1.25 mrg *
180 1.25 mrg * XXX GCC4.1 complains about memset on address zero, so
181 1.25 mrg * don't use the builtin.
182 1.1 matt */
183 1.25 mrg #undef memset
184 1.1 matt memset(0, 0, 0x100);
185 1.1 matt
186 1.1 matt /*
187 1.1 matt * Set up trap vectors. Don't assume vectors are on 0x100.
188 1.1 matt */
189 1.45 phx for (exc = exc_base; exc <= exc_base + EXC_LAST; exc += 0x100) {
190 1.45 phx switch (exc - exc_base) {
191 1.1 matt default:
192 1.6 matt size = (size_t)trapsize;
193 1.6 matt memcpy((void *)exc, trapcode, size);
194 1.1 matt break;
195 1.1 matt #if 0
196 1.1 matt case EXC_EXI:
197 1.1 matt /*
198 1.1 matt * This one is (potentially) installed during autoconf
199 1.1 matt */
200 1.1 matt break;
201 1.1 matt #endif
202 1.1 matt case EXC_SC:
203 1.6 matt size = (size_t)scsize;
204 1.45 phx memcpy((void *)exc, sctrap, size);
205 1.1 matt break;
206 1.1 matt case EXC_ALI:
207 1.6 matt size = (size_t)alisize;
208 1.45 phx memcpy((void *)exc, alitrap, size);
209 1.1 matt break;
210 1.1 matt case EXC_DSI:
211 1.40 garbled #ifdef PPC_OEA601
212 1.1 matt if (cpuvers == MPC601) {
213 1.6 matt size = (size_t)dsi601size;
214 1.45 phx memcpy((void *)exc, dsi601trap, size);
215 1.42 matt break;
216 1.43 garbled } else
217 1.43 garbled #endif /* PPC_OEA601 */
218 1.43 garbled if (oeacpufeat & OEACPU_NOBAT) {
219 1.43 garbled size = (size_t)alisize;
220 1.45 phx memcpy((void *)exc, alitrap, size);
221 1.43 garbled } else {
222 1.43 garbled size = (size_t)dsisize;
223 1.45 phx memcpy((void *)exc, dsitrap, size);
224 1.1 matt }
225 1.1 matt break;
226 1.1 matt case EXC_DECR:
227 1.6 matt size = (size_t)decrsize;
228 1.45 phx memcpy((void *)exc, decrint, size);
229 1.1 matt break;
230 1.1 matt case EXC_IMISS:
231 1.6 matt size = (size_t)tlbimsize;
232 1.45 phx memcpy((void *)exc, tlbimiss, size);
233 1.1 matt break;
234 1.1 matt case EXC_DLMISS:
235 1.6 matt size = (size_t)tlbdlmsize;
236 1.45 phx memcpy((void *)exc, tlbdlmiss, size);
237 1.1 matt break;
238 1.1 matt case EXC_DSMISS:
239 1.6 matt size = (size_t)tlbdsmsize;
240 1.45 phx memcpy((void *)exc, tlbdsmiss, size);
241 1.1 matt break;
242 1.1 matt case EXC_PERF:
243 1.6 matt size = (size_t)trapsize;
244 1.45 phx memcpy((void *)exc, trapcode, size);
245 1.45 phx memcpy((void *)(exc_base + EXC_VEC), trapcode, size);
246 1.1 matt break;
247 1.1 matt #if defined(DDB) || defined(IPKDB) || defined(KGDB)
248 1.1 matt case EXC_RUNMODETRC:
249 1.42 matt #ifdef PPC_OEA601
250 1.1 matt if (cpuvers != MPC601) {
251 1.42 matt #endif
252 1.6 matt size = (size_t)trapsize;
253 1.45 phx memcpy((void *)exc, trapcode, size);
254 1.1 matt break;
255 1.42 matt #ifdef PPC_OEA601
256 1.1 matt }
257 1.1 matt /* FALLTHROUGH */
258 1.42 matt #endif
259 1.1 matt case EXC_PGM:
260 1.1 matt case EXC_TRC:
261 1.1 matt case EXC_BPT:
262 1.1 matt #if defined(DDB) || defined(KGDB)
263 1.6 matt size = (size_t)ddbsize;
264 1.6 matt memcpy((void *)exc, ddblow, size);
265 1.1 matt #if defined(IPKDB)
266 1.1 matt #error "cannot enable IPKDB with DDB or KGDB"
267 1.1 matt #endif
268 1.1 matt #else
269 1.6 matt size = (size_t)ipkdbsize;
270 1.6 matt memcpy((void *)exc, ipkdblow, size);
271 1.1 matt #endif
272 1.1 matt break;
273 1.1 matt #endif /* DDB || IPKDB || KGDB */
274 1.1 matt }
275 1.1 matt #if 0
276 1.1 matt exc += roundup(size, 32);
277 1.1 matt #endif
278 1.1 matt }
279 1.1 matt
280 1.1 matt /*
281 1.34 yamt * Install a branch absolute to trap0 to force a panic.
282 1.34 yamt */
283 1.45 phx if ((uintptr_t)trap0 < 0x2000000) {
284 1.45 phx *(uint32_t *) 0 = 0x7c6802a6;
285 1.45 phx *(uint32_t *) 4 = 0x48000002 | (uintptr_t) trap0;
286 1.45 phx }
287 1.34 yamt
288 1.34 yamt /*
289 1.1 matt * Get the cache sizes because install_extint calls __syncicache.
290 1.1 matt */
291 1.1 matt cpu_probe_cache();
292 1.1 matt
293 1.1 matt #define MxSPR_MASK 0x7c1fffff
294 1.1 matt #define MFSPR_MQ 0x7c0002a6
295 1.1 matt #define MTSPR_MQ 0x7c0003a6
296 1.17 kleink #define MTSPR_IBAT0L 0x7c1183a6
297 1.17 kleink #define MTSPR_IBAT1L 0x7c1383a6
298 1.1 matt #define NOP 0x60000000
299 1.17 kleink #define B 0x48000000
300 1.18 kleink #define TLBSYNC 0x7c00046c
301 1.18 kleink #define SYNC 0x7c0004ac
302 1.1 matt
303 1.1 matt #ifdef ALTIVEC
304 1.1 matt #define MFSPR_VRSAVE 0x7c0042a6
305 1.1 matt #define MTSPR_VRSAVE 0x7c0043a6
306 1.1 matt
307 1.1 matt /*
308 1.1 matt * Try to set the VEC bit in the MSR. If it doesn't get set, we are
309 1.1 matt * not on a AltiVec capable processor.
310 1.1 matt */
311 1.24 perry __asm volatile (
312 1.1 matt "mfmsr %0; oris %1,%0,%2@h; mtmsr %1; isync; "
313 1.1 matt "mfmsr %1; mtmsr %0; isync"
314 1.1 matt : "=r"(msr), "=r"(scratch)
315 1.1 matt : "J"(PSL_VEC));
316 1.1 matt
317 1.1 matt /*
318 1.17 kleink * If we aren't on an AltiVec capable processor, we need to zap any of
319 1.17 kleink * the sequences we save/restore the VRSAVE SPR into NOPs.
320 1.1 matt */
321 1.1 matt if (scratch & PSL_VEC) {
322 1.1 matt cpu_altivec = 1;
323 1.1 matt } else {
324 1.1 matt int *ip = trapstart;
325 1.1 matt
326 1.1 matt for (; ip < trapend; ip++) {
327 1.1 matt if ((ip[0] & MxSPR_MASK) == MFSPR_VRSAVE) {
328 1.1 matt ip[0] = NOP; /* mfspr */
329 1.1 matt ip[1] = NOP; /* stw */
330 1.1 matt } else if ((ip[0] & MxSPR_MASK) == MTSPR_VRSAVE) {
331 1.1 matt ip[-1] = NOP; /* lwz */
332 1.1 matt ip[0] = NOP; /* mtspr */
333 1.1 matt }
334 1.1 matt }
335 1.1 matt }
336 1.1 matt #endif
337 1.1 matt
338 1.41 garbled /* XXX It would seem like this code could be elided ifndef 601, but
339 1.41 garbled * doing so breaks my power3 machine.
340 1.41 garbled */
341 1.1 matt /*
342 1.17 kleink * If we aren't on a MPC601 processor, we need to zap any of the
343 1.17 kleink * sequences we save/restore the MQ SPR into NOPs, and skip over the
344 1.17 kleink * sequences where we zap/restore BAT registers on kernel exit/entry.
345 1.1 matt */
346 1.1 matt if (cpuvers != MPC601) {
347 1.1 matt int *ip = trapstart;
348 1.1 matt
349 1.1 matt for (; ip < trapend; ip++) {
350 1.1 matt if ((ip[0] & MxSPR_MASK) == MFSPR_MQ) {
351 1.1 matt ip[0] = NOP; /* mfspr */
352 1.1 matt ip[1] = NOP; /* stw */
353 1.1 matt } else if ((ip[0] & MxSPR_MASK) == MTSPR_MQ) {
354 1.1 matt ip[-1] = NOP; /* lwz */
355 1.1 matt ip[0] = NOP; /* mtspr */
356 1.17 kleink } else if ((ip[0] & MxSPR_MASK) == MTSPR_IBAT0L) {
357 1.17 kleink if ((ip[1] & MxSPR_MASK) == MTSPR_IBAT1L)
358 1.17 kleink ip[-1] = B | 0x14; /* li */
359 1.17 kleink else
360 1.17 kleink ip[-4] = B | 0x24; /* lis */
361 1.1 matt }
362 1.1 matt }
363 1.1 matt }
364 1.1 matt
365 1.17 kleink /*
366 1.17 kleink * Sync the changed instructions.
367 1.17 kleink */
368 1.17 kleink __syncicache((void *) trapstart,
369 1.17 kleink (uintptr_t) trapend - (uintptr_t) trapstart);
370 1.41 garbled #ifdef PPC_OEA601
371 1.1 matt
372 1.1 matt /*
373 1.18 kleink * If we are on a MPC601 processor, we need to zap any tlbsync
374 1.18 kleink * instructions into sync. This differs from the above in
375 1.18 kleink * examing all kernel text, as opposed to just the exception handling.
376 1.18 kleink * We sync the icache on every instruction found since there are
377 1.18 kleink * only very few of them.
378 1.18 kleink */
379 1.18 kleink if (cpuvers == MPC601) {
380 1.18 kleink extern int kernel_text[], etext[];
381 1.18 kleink int *ip;
382 1.18 kleink
383 1.18 kleink for (ip = kernel_text; ip < etext; ip++)
384 1.18 kleink if (*ip == TLBSYNC) {
385 1.18 kleink *ip = SYNC;
386 1.18 kleink __syncicache(ip, sizeof(*ip));
387 1.18 kleink }
388 1.18 kleink }
389 1.40 garbled #endif /* PPC_OEA601 */
390 1.18 kleink
391 1.19 kleink /*
392 1.19 kleink * Configure a PSL user mask matching this processor.
393 1.19 kleink */
394 1.19 kleink cpu_psluserset = PSL_EE | PSL_PR | PSL_ME | PSL_IR | PSL_DR | PSL_RI;
395 1.19 kleink cpu_pslusermod = PSL_FP | PSL_FE0 | PSL_FE1 | PSL_LE | PSL_SE | PSL_BE;
396 1.40 garbled #ifdef PPC_OEA601
397 1.19 kleink if (cpuvers == MPC601) {
398 1.19 kleink cpu_psluserset &= PSL_601_MASK;
399 1.19 kleink cpu_pslusermod &= PSL_601_MASK;
400 1.19 kleink }
401 1.40 garbled #endif
402 1.19 kleink #ifdef ALTIVEC
403 1.19 kleink if (cpu_altivec)
404 1.19 kleink cpu_pslusermod |= PSL_VEC;
405 1.19 kleink #endif
406 1.45 phx #ifdef PPC_HIGH_VEC
407 1.45 phx cpu_psluserset |= PSL_IP; /* XXX ok? */
408 1.45 phx #endif
409 1.19 kleink
410 1.18 kleink /*
411 1.1 matt * external interrupt handler install
412 1.1 matt */
413 1.1 matt if (handler)
414 1.1 matt oea_install_extint(handler);
415 1.1 matt
416 1.45 phx __syncicache((void *)exc_base, EXC_LAST + 0x100);
417 1.1 matt
418 1.1 matt /*
419 1.1 matt * Now enable translation (and machine checks/recoverable interrupts).
420 1.1 matt */
421 1.26 sanjayl #ifdef PPC_OEA
422 1.24 perry __asm volatile ("sync; mfmsr %0; ori %0,%0,%1; mtmsr %0; isync"
423 1.1 matt : "=r"(scratch)
424 1.1 matt : "K"(PSL_IR|PSL_DR|PSL_ME|PSL_RI));
425 1.26 sanjayl #endif
426 1.1 matt
427 1.1 matt KASSERT(curcpu() == ci);
428 1.1 matt }
429 1.1 matt
430 1.40 garbled #ifdef PPC_OEA601
431 1.1 matt void
432 1.1 matt mpc601_ioseg_add(paddr_t pa, register_t len)
433 1.1 matt {
434 1.1 matt const u_int i = pa >> ADDR_SR_SHFT;
435 1.1 matt
436 1.1 matt if (len != BAT_BL_256M)
437 1.1 matt panic("mpc601_ioseg_add: len != 256M");
438 1.1 matt
439 1.1 matt /*
440 1.1 matt * Translate into an I/O segment, load it, and stash away for use
441 1.1 matt * in pmap_bootstrap().
442 1.1 matt */
443 1.1 matt iosrtable[i] = SR601(SR601_Ks, SR601_BUID_MEMFORCED, 0, i);
444 1.24 perry __asm volatile ("mtsrin %0,%1"
445 1.1 matt :: "r"(iosrtable[i]),
446 1.1 matt "r"(pa));
447 1.1 matt }
448 1.40 garbled #endif /* PPC_OEA601 */
449 1.26 sanjayl
450 1.39 garbled #if defined (PPC_OEA) || defined (PPC_OEA64_BRIDGE)
451 1.1 matt void
452 1.1 matt oea_iobat_add(paddr_t pa, register_t len)
453 1.1 matt {
454 1.1 matt static int n = 1;
455 1.1 matt const u_int i = pa >> 28;
456 1.1 matt battable[i].batl = BATL(pa, BAT_I|BAT_G, BAT_PP_RW);
457 1.1 matt battable[i].batu = BATU(pa, len, BAT_Vs);
458 1.1 matt
459 1.1 matt /*
460 1.1 matt * Let's start loading the BAT registers.
461 1.1 matt */
462 1.1 matt switch (n) {
463 1.1 matt case 1:
464 1.24 perry __asm volatile ("mtdbatl 1,%0; mtdbatu 1,%1;"
465 1.1 matt :: "r"(battable[i].batl),
466 1.1 matt "r"(battable[i].batu));
467 1.1 matt n = 2;
468 1.1 matt break;
469 1.1 matt case 2:
470 1.24 perry __asm volatile ("mtdbatl 2,%0; mtdbatu 2,%1;"
471 1.1 matt :: "r"(battable[i].batl),
472 1.1 matt "r"(battable[i].batu));
473 1.1 matt n = 3;
474 1.1 matt break;
475 1.1 matt case 3:
476 1.24 perry __asm volatile ("mtdbatl 3,%0; mtdbatu 3,%1;"
477 1.1 matt :: "r"(battable[i].batl),
478 1.1 matt "r"(battable[i].batu));
479 1.1 matt n = 4;
480 1.1 matt break;
481 1.1 matt default:
482 1.1 matt break;
483 1.3 matt }
484 1.3 matt }
485 1.3 matt
486 1.3 matt void
487 1.3 matt oea_iobat_remove(paddr_t pa)
488 1.3 matt {
489 1.3 matt register_t batu;
490 1.3 matt int i, n;
491 1.3 matt
492 1.3 matt n = pa >> ADDR_SR_SHFT;
493 1.3 matt if (!BAT_VA_MATCH_P(battable[n].batu, pa) ||
494 1.3 matt !BAT_VALID_P(battable[n].batu, PSL_PR))
495 1.3 matt return;
496 1.3 matt battable[n].batl = 0;
497 1.3 matt battable[n].batu = 0;
498 1.3 matt #define BAT_RESET(n) \
499 1.24 perry __asm volatile("mtdbatu %0,%1; mtdbatl %0,%1" :: "n"(n), "r"(0))
500 1.24 perry #define BATU_GET(n, r) __asm volatile("mfdbatu %0,%1" : "=r"(r) : "n"(n))
501 1.3 matt
502 1.3 matt for (i=1 ; i<4 ; i++) {
503 1.3 matt switch (i) {
504 1.3 matt case 1:
505 1.3 matt BATU_GET(1, batu);
506 1.3 matt if (BAT_VA_MATCH_P(batu, pa) &&
507 1.3 matt BAT_VALID_P(batu, PSL_PR))
508 1.3 matt BAT_RESET(1);
509 1.3 matt break;
510 1.3 matt case 2:
511 1.3 matt BATU_GET(2, batu);
512 1.3 matt if (BAT_VA_MATCH_P(batu, pa) &&
513 1.3 matt BAT_VALID_P(batu, PSL_PR))
514 1.3 matt BAT_RESET(2);
515 1.3 matt break;
516 1.3 matt case 3:
517 1.3 matt BATU_GET(3, batu);
518 1.3 matt if (BAT_VA_MATCH_P(batu, pa) &&
519 1.3 matt BAT_VALID_P(batu, PSL_PR))
520 1.3 matt BAT_RESET(3);
521 1.3 matt break;
522 1.3 matt default:
523 1.3 matt break;
524 1.3 matt }
525 1.1 matt }
526 1.1 matt }
527 1.1 matt
528 1.1 matt void
529 1.1 matt oea_batinit(paddr_t pa, ...)
530 1.1 matt {
531 1.1 matt struct mem_region *allmem, *availmem, *mp;
532 1.1 matt unsigned int cpuvers;
533 1.7 matt register_t msr = mfmsr();
534 1.1 matt va_list ap;
535 1.1 matt
536 1.1 matt cpuvers = mfpvr() >> 16;
537 1.1 matt
538 1.1 matt /*
539 1.1 matt * Initialize BAT registers to unmapped to not generate
540 1.1 matt * overlapping mappings below.
541 1.1 matt *
542 1.1 matt * The 601's implementation differs in the Valid bit being situated
543 1.1 matt * in the lower BAT register, and in being a unified BAT only whose
544 1.1 matt * four entries are accessed through the IBAT[0-3] SPRs.
545 1.1 matt *
546 1.1 matt * Also, while the 601 does distinguish between supervisor/user
547 1.14 uebayasi * protection keys, it does _not_ distinguish between validity in
548 1.14 uebayasi * supervisor/user mode.
549 1.1 matt */
550 1.7 matt if ((msr & (PSL_IR|PSL_DR)) == 0) {
551 1.40 garbled #ifdef PPC_OEA601
552 1.7 matt if (cpuvers == MPC601) {
553 1.24 perry __asm volatile ("mtibatl 0,%0" :: "r"(0));
554 1.24 perry __asm volatile ("mtibatl 1,%0" :: "r"(0));
555 1.24 perry __asm volatile ("mtibatl 2,%0" :: "r"(0));
556 1.24 perry __asm volatile ("mtibatl 3,%0" :: "r"(0));
557 1.40 garbled } else
558 1.40 garbled #endif /* PPC_OEA601 */
559 1.40 garbled {
560 1.24 perry __asm volatile ("mtibatu 0,%0" :: "r"(0));
561 1.24 perry __asm volatile ("mtibatu 1,%0" :: "r"(0));
562 1.24 perry __asm volatile ("mtibatu 2,%0" :: "r"(0));
563 1.24 perry __asm volatile ("mtibatu 3,%0" :: "r"(0));
564 1.24 perry __asm volatile ("mtdbatu 0,%0" :: "r"(0));
565 1.24 perry __asm volatile ("mtdbatu 1,%0" :: "r"(0));
566 1.24 perry __asm volatile ("mtdbatu 2,%0" :: "r"(0));
567 1.24 perry __asm volatile ("mtdbatu 3,%0" :: "r"(0));
568 1.7 matt }
569 1.1 matt }
570 1.1 matt
571 1.1 matt /*
572 1.1 matt * Set up BAT to map physical memory
573 1.1 matt */
574 1.40 garbled #ifdef PPC_OEA601
575 1.1 matt if (cpuvers == MPC601) {
576 1.40 garbled int i;
577 1.40 garbled
578 1.1 matt /*
579 1.1 matt * Set up battable to map the lowest 256 MB area.
580 1.1 matt * Map the lowest 32 MB area via BAT[0-3];
581 1.1 matt * BAT[01] are fixed, BAT[23] are floating.
582 1.1 matt */
583 1.1 matt for (i = 0; i < 32; i++) {
584 1.1 matt battable[i].batl = BATL601(i << 23,
585 1.1 matt BAT601_BSM_8M, BAT601_V);
586 1.1 matt battable[i].batu = BATU601(i << 23,
587 1.1 matt BAT601_M, BAT601_Ku, BAT601_PP_NONE);
588 1.1 matt }
589 1.24 perry __asm volatile ("mtibatu 0,%1; mtibatl 0,%0"
590 1.1 matt :: "r"(battable[0x00000000 >> 23].batl),
591 1.1 matt "r"(battable[0x00000000 >> 23].batu));
592 1.24 perry __asm volatile ("mtibatu 1,%1; mtibatl 1,%0"
593 1.1 matt :: "r"(battable[0x00800000 >> 23].batl),
594 1.1 matt "r"(battable[0x00800000 >> 23].batu));
595 1.24 perry __asm volatile ("mtibatu 2,%1; mtibatl 2,%0"
596 1.1 matt :: "r"(battable[0x01000000 >> 23].batl),
597 1.1 matt "r"(battable[0x01000000 >> 23].batu));
598 1.24 perry __asm volatile ("mtibatu 3,%1; mtibatl 3,%0"
599 1.1 matt :: "r"(battable[0x01800000 >> 23].batl),
600 1.1 matt "r"(battable[0x01800000 >> 23].batu));
601 1.40 garbled } else
602 1.40 garbled #endif /* PPC_OEA601 */
603 1.40 garbled {
604 1.1 matt /*
605 1.1 matt * Set up BAT0 to only map the lowest 256 MB area
606 1.1 matt */
607 1.1 matt battable[0].batl = BATL(0x00000000, BAT_M, BAT_PP_RW);
608 1.1 matt battable[0].batu = BATU(0x00000000, BAT_BL_256M, BAT_Vs);
609 1.1 matt
610 1.24 perry __asm volatile ("mtibatl 0,%0; mtibatu 0,%1;"
611 1.1 matt "mtdbatl 0,%0; mtdbatu 0,%1;"
612 1.1 matt :: "r"(battable[0].batl), "r"(battable[0].batu));
613 1.1 matt }
614 1.1 matt
615 1.1 matt /*
616 1.1 matt * Now setup other fixed bat registers
617 1.1 matt *
618 1.1 matt * Note that we still run in real mode, and the BAT
619 1.1 matt * registers were cleared above.
620 1.1 matt */
621 1.1 matt
622 1.1 matt va_start(ap, pa);
623 1.1 matt
624 1.1 matt /*
625 1.1 matt * Add any I/O BATs specificed;
626 1.1 matt * use I/O segments on the BAT-starved 601.
627 1.1 matt */
628 1.40 garbled #ifdef PPC_OEA601
629 1.1 matt if (cpuvers == MPC601) {
630 1.1 matt while (pa != 0) {
631 1.1 matt register_t len = va_arg(ap, register_t);
632 1.1 matt mpc601_ioseg_add(pa, len);
633 1.1 matt pa = va_arg(ap, paddr_t);
634 1.1 matt }
635 1.40 garbled } else
636 1.40 garbled #endif
637 1.40 garbled {
638 1.1 matt while (pa != 0) {
639 1.1 matt register_t len = va_arg(ap, register_t);
640 1.1 matt oea_iobat_add(pa, len);
641 1.1 matt pa = va_arg(ap, paddr_t);
642 1.1 matt }
643 1.1 matt }
644 1.1 matt
645 1.1 matt va_end(ap);
646 1.1 matt
647 1.1 matt /*
648 1.1 matt * Set up battable to map all RAM regions.
649 1.1 matt * This is here because mem_regions() call needs bat0 set up.
650 1.1 matt */
651 1.1 matt mem_regions(&allmem, &availmem);
652 1.40 garbled #ifdef PPC_OEA601
653 1.1 matt if (cpuvers == MPC601) {
654 1.1 matt for (mp = allmem; mp->size; mp++) {
655 1.22 he paddr_t paddr = mp->start & 0xff800000;
656 1.1 matt paddr_t end = mp->start + mp->size;
657 1.1 matt
658 1.1 matt do {
659 1.22 he u_int ix = paddr >> 23;
660 1.1 matt
661 1.22 he battable[ix].batl =
662 1.22 he BATL601(paddr, BAT601_BSM_8M, BAT601_V);
663 1.22 he battable[ix].batu =
664 1.22 he BATU601(paddr, BAT601_M, BAT601_Ku, BAT601_PP_NONE);
665 1.22 he paddr += (1 << 23);
666 1.22 he } while (paddr < end);
667 1.1 matt }
668 1.40 garbled } else
669 1.40 garbled #endif
670 1.40 garbled {
671 1.1 matt for (mp = allmem; mp->size; mp++) {
672 1.22 he paddr_t paddr = mp->start & 0xf0000000;
673 1.1 matt paddr_t end = mp->start + mp->size;
674 1.1 matt
675 1.1 matt do {
676 1.22 he u_int ix = paddr >> 28;
677 1.1 matt
678 1.22 he battable[ix].batl =
679 1.22 he BATL(paddr, BAT_M, BAT_PP_RW);
680 1.22 he battable[ix].batu =
681 1.22 he BATU(paddr, BAT_BL_256M, BAT_Vs);
682 1.22 he paddr += SEGMENT_LENGTH;
683 1.22 he } while (paddr < end);
684 1.1 matt }
685 1.1 matt }
686 1.1 matt }
687 1.39 garbled #endif /* PPC_OEA || PPC_OEA64_BRIDGE */
688 1.1 matt
689 1.1 matt void
690 1.1 matt oea_install_extint(void (*handler)(void))
691 1.1 matt {
692 1.6 matt extern int extint[], extsize[];
693 1.6 matt extern int extint_call[];
694 1.6 matt uintptr_t offset = (uintptr_t)handler - (uintptr_t)extint_call;
695 1.1 matt int omsr, msr;
696 1.1 matt
697 1.1 matt #ifdef DIAGNOSTIC
698 1.1 matt if (offset > 0x1ffffff)
699 1.1 matt panic("install_extint: %p too far away (%#lx)", handler,
700 1.1 matt (unsigned long) offset);
701 1.1 matt #endif
702 1.24 perry __asm volatile ("mfmsr %0; andi. %1,%0,%2; mtmsr %1"
703 1.1 matt : "=r" (omsr), "=r" (msr)
704 1.1 matt : "K" ((u_short)~PSL_EE));
705 1.6 matt extint_call[0] = (extint_call[0] & 0xfc000003) | offset;
706 1.45 phx __syncicache((void *)extint_call, sizeof extint_call[0]);
707 1.45 phx #ifdef PPC_HIGH_VEC
708 1.45 phx memcpy((void *)(EXC_HIGHVEC + EXC_EXI), extint, (size_t)extsize);
709 1.45 phx __syncicache((void *)(EXC_HIGHVEC + EXC_EXI), (int)extsize);
710 1.45 phx #else
711 1.6 matt memcpy((void *)EXC_EXI, extint, (size_t)extsize);
712 1.6 matt __syncicache((void *)EXC_EXI, (int)extsize);
713 1.45 phx #endif
714 1.24 perry __asm volatile ("mtmsr %0" :: "r"(omsr));
715 1.1 matt }
716 1.1 matt
717 1.1 matt /*
718 1.1 matt * Machine dependent startup code.
719 1.1 matt */
720 1.1 matt void
721 1.1 matt oea_startup(const char *model)
722 1.1 matt {
723 1.1 matt uintptr_t sz;
724 1.32 christos void *v;
725 1.1 matt vaddr_t minaddr, maxaddr;
726 1.1 matt char pbuf[9];
727 1.1 matt
728 1.1 matt KASSERT(curcpu() != NULL);
729 1.1 matt KASSERT(lwp0.l_cpu != NULL);
730 1.4 matt KASSERT(curcpu()->ci_intstk != 0);
731 1.4 matt KASSERT(curcpu()->ci_intrdepth == -1);
732 1.1 matt
733 1.47 phx sz = round_page(MSGBUFSIZE);
734 1.47 phx #ifdef MSGBUFADDR
735 1.47 phx v = (void *) MSGBUFADDR;
736 1.47 phx #else
737 1.1 matt /*
738 1.1 matt * If the msgbuf is not in segment 0, allocate KVA for it and access
739 1.1 matt * it via mapped pages. [This prevents unneeded BAT switches.]
740 1.1 matt */
741 1.32 christos v = (void *) msgbuf_paddr;
742 1.1 matt if (msgbuf_paddr + sz > SEGMENT_LENGTH) {
743 1.47 phx u_int i;
744 1.47 phx
745 1.1 matt minaddr = 0;
746 1.1 matt if (uvm_map(kernel_map, &minaddr, sz,
747 1.1 matt NULL, UVM_UNKNOWN_OFFSET, 0,
748 1.1 matt UVM_MAPFLAG(UVM_PROT_NONE, UVM_PROT_NONE,
749 1.1 matt UVM_INH_NONE, UVM_ADV_NORMAL, 0)) != 0)
750 1.1 matt panic("startup: cannot allocate VM for msgbuf");
751 1.32 christos v = (void *)minaddr;
752 1.8 thorpej for (i = 0; i < sz; i += PAGE_SIZE) {
753 1.1 matt pmap_kenter_pa(minaddr + i, msgbuf_paddr + i,
754 1.1 matt VM_PROT_READ|VM_PROT_WRITE);
755 1.1 matt }
756 1.1 matt pmap_update(pmap_kernel());
757 1.1 matt }
758 1.47 phx #endif
759 1.1 matt initmsgbuf(v, sz);
760 1.1 matt
761 1.21 lukem printf("%s%s", copyright, version);
762 1.1 matt if (model != NULL)
763 1.1 matt printf("Model: %s\n", model);
764 1.1 matt cpu_identify(NULL, 0);
765 1.1 matt
766 1.1 matt format_bytes(pbuf, sizeof(pbuf), ctob((u_int)physmem));
767 1.1 matt printf("total memory = %s\n", pbuf);
768 1.1 matt
769 1.1 matt /*
770 1.1 matt * Allocate away the pages that map to 0xDEA[CDE]xxxx. Do this after
771 1.1 matt * the bufpages are allocated in case they overlap since it's not
772 1.1 matt * fatal if we can't allocate these.
773 1.1 matt */
774 1.4 matt if (KERNEL_SR == 13 || KERNEL2_SR == 14) {
775 1.4 matt int error;
776 1.4 matt minaddr = 0xDEAC0000;
777 1.4 matt error = uvm_map(kernel_map, &minaddr, 0x30000,
778 1.4 matt NULL, UVM_UNKNOWN_OFFSET, 0,
779 1.4 matt UVM_MAPFLAG(UVM_PROT_NONE, UVM_PROT_NONE, UVM_INH_NONE,
780 1.4 matt UVM_ADV_NORMAL, UVM_FLAG_FIXED));
781 1.4 matt if (error != 0 || minaddr != 0xDEAC0000)
782 1.4 matt printf("oea_startup: failed to allocate DEAD "
783 1.4 matt "ZONE: error=%d\n", error);
784 1.1 matt }
785 1.13 pk
786 1.4 matt minaddr = 0;
787 1.1 matt
788 1.1 matt /*
789 1.1 matt * Allocate a submap for physio
790 1.1 matt */
791 1.1 matt phys_map = uvm_km_suballoc(kernel_map, &minaddr, &maxaddr,
792 1.31 thorpej VM_PHYS_SIZE, 0, false, NULL);
793 1.1 matt
794 1.1 matt #ifndef PMAP_MAP_POOLPAGE
795 1.1 matt /*
796 1.1 matt * No need to allocate an mbuf cluster submap. Mbuf clusters
797 1.1 matt * are allocated via the pool allocator, and we use direct-mapped
798 1.1 matt * pool pages.
799 1.1 matt */
800 1.1 matt mb_map = uvm_km_suballoc(kernel_map, &minaddr, &maxaddr,
801 1.31 thorpej mclbytes*nmbclusters, VM_MAP_INTRSAFE, false, NULL);
802 1.1 matt #endif
803 1.1 matt
804 1.1 matt format_bytes(pbuf, sizeof(pbuf), ptoa(uvmexp.free));
805 1.1 matt printf("avail memory = %s\n", pbuf);
806 1.1 matt }
807 1.1 matt
808 1.1 matt /*
809 1.1 matt * Crash dump handling.
810 1.1 matt */
811 1.1 matt
812 1.1 matt void
813 1.1 matt oea_dumpsys(void)
814 1.1 matt {
815 1.1 matt printf("dumpsys: TBD\n");
816 1.1 matt }
817 1.1 matt
818 1.1 matt /*
819 1.1 matt * Convert kernel VA to physical address
820 1.1 matt */
821 1.1 matt paddr_t
822 1.32 christos kvtop(void *addr)
823 1.1 matt {
824 1.1 matt vaddr_t va;
825 1.1 matt paddr_t pa;
826 1.1 matt uintptr_t off;
827 1.1 matt extern char end[];
828 1.1 matt
829 1.33 macallan if (addr < (void *)end)
830 1.1 matt return (paddr_t)addr;
831 1.1 matt
832 1.1 matt va = trunc_page((vaddr_t)addr);
833 1.1 matt off = (uintptr_t)addr - va;
834 1.1 matt
835 1.31 thorpej if (pmap_extract(pmap_kernel(), va, &pa) == false) {
836 1.1 matt /*printf("kvtop: zero page frame (va=0x%x)\n", addr);*/
837 1.1 matt return (paddr_t)addr;
838 1.1 matt }
839 1.1 matt
840 1.1 matt return(pa + off);
841 1.1 matt }
842 1.1 matt
843 1.1 matt /*
844 1.1 matt * Allocate vm space and mapin the I/O address
845 1.1 matt */
846 1.1 matt void *
847 1.1 matt mapiodev(paddr_t pa, psize_t len)
848 1.1 matt {
849 1.1 matt paddr_t faddr;
850 1.1 matt vaddr_t taddr, va;
851 1.1 matt int off;
852 1.1 matt
853 1.1 matt faddr = trunc_page(pa);
854 1.1 matt off = pa - faddr;
855 1.1 matt len = round_page(off + len);
856 1.20 yamt va = taddr = uvm_km_alloc(kernel_map, len, 0, UVM_KMF_VAONLY);
857 1.1 matt
858 1.1 matt if (va == 0)
859 1.1 matt return NULL;
860 1.1 matt
861 1.8 thorpej for (; len > 0; len -= PAGE_SIZE) {
862 1.1 matt pmap_kenter_pa(taddr, faddr, VM_PROT_READ | VM_PROT_WRITE);
863 1.8 thorpej faddr += PAGE_SIZE;
864 1.8 thorpej taddr += PAGE_SIZE;
865 1.1 matt }
866 1.1 matt pmap_update(pmap_kernel());
867 1.1 matt return (void *)(va + off);
868 1.1 matt }
869 1.27 matt
870 1.27 matt void
871 1.27 matt unmapiodev(vaddr_t va, vsize_t len)
872 1.27 matt {
873 1.27 matt paddr_t faddr;
874 1.27 matt
875 1.28 freza if (! va)
876 1.28 freza return;
877 1.28 freza
878 1.27 matt faddr = trunc_page(va);
879 1.27 matt len = round_page(va - faddr + len);
880 1.27 matt
881 1.27 matt pmap_kremove(faddr, len);
882 1.27 matt pmap_update(pmap_kernel());
883 1.27 matt uvm_km_free(kernel_map, faddr, len, UVM_KMF_VAONLY);
884 1.27 matt }
885 1.34 yamt
886 1.34 yamt void
887 1.34 yamt trap0(void *lr)
888 1.34 yamt {
889 1.34 yamt panic("call to null-ptr from %p", lr);
890 1.34 yamt }
891