Home | History | Annotate | Line # | Download | only in oea
oea_machdep.c revision 1.63.2.1
      1  1.63.2.1    bouyer /*	$NetBSD: oea_machdep.c,v 1.63.2.1 2015/11/15 16:36:57 bouyer Exp $	*/
      2       1.1      matt 
      3       1.1      matt /*
      4       1.1      matt  * Copyright (C) 2002 Matt Thomas
      5       1.1      matt  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
      6       1.1      matt  * Copyright (C) 1995, 1996 TooLs GmbH.
      7       1.1      matt  * All rights reserved.
      8       1.1      matt  *
      9       1.1      matt  * Redistribution and use in source and binary forms, with or without
     10       1.1      matt  * modification, are permitted provided that the following conditions
     11       1.1      matt  * are met:
     12       1.1      matt  * 1. Redistributions of source code must retain the above copyright
     13       1.1      matt  *    notice, this list of conditions and the following disclaimer.
     14       1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     16       1.1      matt  *    documentation and/or other materials provided with the distribution.
     17       1.1      matt  * 3. All advertising materials mentioning features or use of this software
     18       1.1      matt  *    must display the following acknowledgement:
     19       1.1      matt  *	This product includes software developed by TooLs GmbH.
     20       1.1      matt  * 4. The name of TooLs GmbH may not be used to endorse or promote products
     21       1.1      matt  *    derived from this software without specific prior written permission.
     22       1.1      matt  *
     23       1.1      matt  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
     24       1.1      matt  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25       1.1      matt  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26       1.1      matt  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
     27       1.1      matt  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     28       1.1      matt  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     29       1.1      matt  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     30       1.1      matt  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     31       1.1      matt  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     32       1.1      matt  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33       1.1      matt  */
     34       1.9     lukem 
     35       1.9     lukem #include <sys/cdefs.h>
     36  1.63.2.1    bouyer __KERNEL_RCSID(0, "$NetBSD: oea_machdep.c,v 1.63.2.1 2015/11/15 16:36:57 bouyer Exp $");
     37       1.1      matt 
     38      1.41   garbled #include "opt_ppcarch.h"
     39       1.1      matt #include "opt_compat_netbsd.h"
     40       1.1      matt #include "opt_ddb.h"
     41       1.1      matt #include "opt_kgdb.h"
     42       1.1      matt #include "opt_ipkdb.h"
     43       1.1      matt #include "opt_multiprocessor.h"
     44       1.1      matt #include "opt_altivec.h"
     45       1.1      matt 
     46       1.1      matt #include <sys/param.h>
     47       1.1      matt #include <sys/buf.h>
     48      1.58      matt #include <sys/boot_flag.h>
     49       1.1      matt #include <sys/exec.h>
     50      1.58      matt #include <sys/kernel.h>
     51       1.1      matt #include <sys/mbuf.h>
     52       1.1      matt #include <sys/mount.h>
     53       1.1      matt #include <sys/msgbuf.h>
     54       1.1      matt #include <sys/proc.h>
     55       1.1      matt #include <sys/reboot.h>
     56       1.1      matt #include <sys/syscallargs.h>
     57       1.1      matt #include <sys/syslog.h>
     58       1.1      matt #include <sys/systm.h>
     59       1.1      matt 
     60       1.1      matt #include <uvm/uvm_extern.h>
     61       1.1      matt 
     62       1.1      matt #ifdef DDB
     63      1.58      matt #include <powerpc/db_machdep.h>
     64       1.1      matt #include <ddb/db_extern.h>
     65       1.1      matt #endif
     66       1.1      matt 
     67       1.1      matt #ifdef KGDB
     68       1.1      matt #include <sys/kgdb.h>
     69       1.1      matt #endif
     70       1.1      matt 
     71       1.1      matt #ifdef IPKDB
     72       1.1      matt #include <ipkdb/ipkdb.h>
     73       1.1      matt #endif
     74       1.1      matt 
     75      1.58      matt #include <machine/powerpc.h>
     76      1.58      matt 
     77       1.1      matt #include <powerpc/trap.h>
     78       1.1      matt #include <powerpc/spr.h>
     79       1.1      matt #include <powerpc/pte.h>
     80       1.1      matt #include <powerpc/altivec.h>
     81      1.54     rmind #include <powerpc/pcb.h>
     82       1.1      matt 
     83      1.61      matt #include <powerpc/oea/bat.h>
     84      1.61      matt #include <powerpc/oea/cpufeat.h>
     85      1.53      matt #include <powerpc/oea/spr.h>
     86      1.53      matt #include <powerpc/oea/sr_601.h>
     87      1.53      matt 
     88       1.1      matt char machine[] = MACHINE;		/* from <machine/param.h> */
     89       1.1      matt char machine_arch[] = MACHINE_ARCH;	/* from <machine/param.h> */
     90       1.1      matt 
     91       1.1      matt struct vm_map *phys_map = NULL;
     92       1.1      matt 
     93       1.1      matt /*
     94       1.1      matt  * Global variables used here and there
     95       1.1      matt  */
     96      1.34      yamt static void trap0(void *);
     97      1.26   sanjayl 
     98      1.26   sanjayl /* XXXSL: The battable is not initialized to non-zero for PPC_OEA64 and PPC_OEA64_BRIDGE */
     99      1.61      matt struct bat battable[BAT_VA2IDX(0xffffffff)+1];
    100      1.26   sanjayl 
    101       1.2      matt register_t iosrtable[16];	/* I/O segments, for kernel_pmap setup */
    102      1.47       phx #ifndef MSGBUFADDR
    103       1.1      matt paddr_t msgbuf_paddr;
    104      1.47       phx #endif
    105       1.1      matt 
    106      1.61      matt extern int dsitrap_fix_dbat4[];
    107      1.61      matt extern int dsitrap_fix_dbat5[];
    108      1.61      matt extern int dsitrap_fix_dbat6[];
    109      1.61      matt extern int dsitrap_fix_dbat7[];
    110      1.61      matt 
    111       1.1      matt void
    112       1.1      matt oea_init(void (*handler)(void))
    113       1.1      matt {
    114       1.6      matt 	extern int trapcode[], trapsize[];
    115       1.6      matt 	extern int sctrap[], scsize[];
    116       1.6      matt 	extern int alitrap[], alisize[];
    117       1.6      matt 	extern int dsitrap[], dsisize[];
    118      1.41   garbled 	extern int trapstart[], trapend[];
    119      1.40   garbled #ifdef PPC_OEA601
    120       1.6      matt 	extern int dsi601trap[], dsi601size[];
    121      1.40   garbled #endif
    122       1.6      matt 	extern int decrint[], decrsize[];
    123       1.6      matt 	extern int tlbimiss[], tlbimsize[];
    124       1.6      matt 	extern int tlbdlmiss[], tlbdlmsize[];
    125       1.6      matt 	extern int tlbdsmiss[], tlbdsmsize[];
    126       1.1      matt #if defined(DDB) || defined(KGDB)
    127       1.6      matt 	extern int ddblow[], ddbsize[];
    128       1.1      matt #endif
    129       1.1      matt #ifdef IPKDB
    130       1.6      matt 	extern int ipkdblow[], ipkdbsize[];
    131       1.1      matt #endif
    132       1.1      matt #ifdef ALTIVEC
    133       1.1      matt 	register_t msr;
    134       1.1      matt #endif
    135      1.45       phx 	uintptr_t exc, exc_base;
    136      1.38   garbled #if defined(ALTIVEC) || defined(PPC_OEA)
    137       1.1      matt 	register_t scratch;
    138      1.38   garbled #endif
    139       1.1      matt 	unsigned int cpuvers;
    140       1.1      matt 	size_t size;
    141       1.1      matt 	struct cpu_info * const ci = &cpu_info[0];
    142       1.1      matt 
    143      1.45       phx #ifdef PPC_HIGH_VEC
    144      1.45       phx 	exc_base = EXC_HIGHVEC;
    145      1.45       phx #else
    146      1.45       phx 	exc_base = 0;
    147      1.45       phx #endif
    148      1.55      matt 	KASSERT(mfspr(SPR_SPRG0) == (uintptr_t)ci);
    149      1.55      matt 
    150       1.1      matt 	cpuvers = mfpvr() >> 16;
    151       1.1      matt 
    152       1.1      matt 	/*
    153       1.1      matt 	 * Initialize proc0 and current pcb and pmap pointers.
    154       1.1      matt 	 */
    155      1.56      matt 	(void) ci;
    156       1.1      matt 	KASSERT(ci != NULL);
    157       1.1      matt 	KASSERT(curcpu() == ci);
    158      1.55      matt 	KASSERT(lwp0.l_cpu == ci);
    159      1.51     rmind 
    160      1.50      matt 	curpcb = lwp_getpcb(&lwp0);
    161      1.51     rmind 	memset(curpcb, 0, sizeof(struct pcb));
    162       1.1      matt 
    163       1.5      matt #ifdef ALTIVEC
    164       1.5      matt 	/*
    165       1.5      matt 	 * Initialize the vectors with NaNs
    166       1.5      matt 	 */
    167       1.5      matt 	for (scratch = 0; scratch < 32; scratch++) {
    168       1.5      matt 		curpcb->pcb_vr.vreg[scratch][0] = 0x7FFFDEAD;
    169       1.5      matt 		curpcb->pcb_vr.vreg[scratch][1] = 0x7FFFDEAD;
    170       1.5      matt 		curpcb->pcb_vr.vreg[scratch][2] = 0x7FFFDEAD;
    171       1.5      matt 		curpcb->pcb_vr.vreg[scratch][3] = 0x7FFFDEAD;
    172       1.5      matt 	}
    173       1.5      matt #endif
    174      1.12      matt 	curpm = curpcb->pcb_pm = pmap_kernel();
    175       1.1      matt 
    176       1.1      matt 	/*
    177       1.1      matt 	 * Cause a PGM trap if we branch to 0.
    178      1.25       mrg 	 *
    179      1.25       mrg 	 * XXX GCC4.1 complains about memset on address zero, so
    180      1.25       mrg 	 * don't use the builtin.
    181       1.1      matt 	 */
    182      1.25       mrg #undef memset
    183       1.1      matt 	memset(0, 0, 0x100);
    184       1.1      matt 
    185       1.1      matt 	/*
    186       1.1      matt 	 * Set up trap vectors.  Don't assume vectors are on 0x100.
    187       1.1      matt 	 */
    188      1.45       phx 	for (exc = exc_base; exc <= exc_base + EXC_LAST; exc += 0x100) {
    189      1.45       phx 		switch (exc - exc_base) {
    190       1.1      matt 		default:
    191       1.6      matt 			size = (size_t)trapsize;
    192       1.6      matt 			memcpy((void *)exc, trapcode, size);
    193       1.1      matt 			break;
    194       1.1      matt #if 0
    195       1.1      matt 		case EXC_EXI:
    196       1.1      matt 			/*
    197       1.1      matt 			 * This one is (potentially) installed during autoconf
    198       1.1      matt 			 */
    199       1.1      matt 			break;
    200       1.1      matt #endif
    201       1.1      matt 		case EXC_SC:
    202       1.6      matt 			size = (size_t)scsize;
    203      1.45       phx 			memcpy((void *)exc, sctrap, size);
    204       1.1      matt 			break;
    205       1.1      matt 		case EXC_ALI:
    206       1.6      matt 			size = (size_t)alisize;
    207      1.45       phx 			memcpy((void *)exc, alitrap, size);
    208       1.1      matt 			break;
    209       1.1      matt 		case EXC_DSI:
    210      1.40   garbled #ifdef PPC_OEA601
    211       1.1      matt 			if (cpuvers == MPC601) {
    212       1.6      matt 				size = (size_t)dsi601size;
    213      1.45       phx 				memcpy((void *)exc, dsi601trap, size);
    214      1.42      matt 				break;
    215      1.43   garbled 			} else
    216      1.43   garbled #endif /* PPC_OEA601 */
    217      1.43   garbled 			if (oeacpufeat & OEACPU_NOBAT) {
    218      1.43   garbled 				size = (size_t)alisize;
    219      1.45       phx 				memcpy((void *)exc, alitrap, size);
    220      1.43   garbled 			} else {
    221      1.43   garbled 				size = (size_t)dsisize;
    222      1.45       phx 				memcpy((void *)exc, dsitrap, size);
    223       1.1      matt 			}
    224       1.1      matt 			break;
    225       1.1      matt 		case EXC_DECR:
    226       1.6      matt 			size = (size_t)decrsize;
    227      1.45       phx 			memcpy((void *)exc, decrint, size);
    228       1.1      matt 			break;
    229       1.1      matt 		case EXC_IMISS:
    230       1.6      matt 			size = (size_t)tlbimsize;
    231      1.45       phx 			memcpy((void *)exc, tlbimiss, size);
    232       1.1      matt 			break;
    233       1.1      matt 		case EXC_DLMISS:
    234       1.6      matt 			size = (size_t)tlbdlmsize;
    235      1.45       phx 			memcpy((void *)exc, tlbdlmiss, size);
    236       1.1      matt 			break;
    237       1.1      matt 		case EXC_DSMISS:
    238       1.6      matt 			size = (size_t)tlbdsmsize;
    239      1.45       phx 			memcpy((void *)exc, tlbdsmiss, size);
    240       1.1      matt 			break;
    241       1.1      matt 		case EXC_PERF:
    242       1.6      matt 			size = (size_t)trapsize;
    243      1.45       phx 			memcpy((void *)exc, trapcode, size);
    244      1.45       phx 			memcpy((void *)(exc_base + EXC_VEC),  trapcode, size);
    245       1.1      matt 			break;
    246       1.1      matt #if defined(DDB) || defined(IPKDB) || defined(KGDB)
    247       1.1      matt 		case EXC_RUNMODETRC:
    248      1.42      matt #ifdef PPC_OEA601
    249       1.1      matt 			if (cpuvers != MPC601) {
    250      1.42      matt #endif
    251       1.6      matt 				size = (size_t)trapsize;
    252      1.45       phx 				memcpy((void *)exc, trapcode, size);
    253       1.1      matt 				break;
    254      1.42      matt #ifdef PPC_OEA601
    255       1.1      matt 			}
    256       1.1      matt 			/* FALLTHROUGH */
    257      1.42      matt #endif
    258       1.1      matt 		case EXC_PGM:
    259       1.1      matt 		case EXC_TRC:
    260       1.1      matt 		case EXC_BPT:
    261       1.1      matt #if defined(DDB) || defined(KGDB)
    262       1.6      matt 			size = (size_t)ddbsize;
    263       1.6      matt 			memcpy((void *)exc, ddblow, size);
    264       1.1      matt #if defined(IPKDB)
    265       1.1      matt #error "cannot enable IPKDB with DDB or KGDB"
    266       1.1      matt #endif
    267       1.1      matt #else
    268       1.6      matt 			size = (size_t)ipkdbsize;
    269       1.6      matt 			memcpy((void *)exc, ipkdblow, size);
    270       1.1      matt #endif
    271       1.1      matt 			break;
    272       1.1      matt #endif /* DDB || IPKDB || KGDB */
    273       1.1      matt 		}
    274       1.1      matt #if 0
    275       1.1      matt 		exc += roundup(size, 32);
    276       1.1      matt #endif
    277       1.1      matt 	}
    278       1.1      matt 
    279       1.1      matt 	/*
    280      1.34      yamt 	 * Install a branch absolute to trap0 to force a panic.
    281      1.34      yamt 	 */
    282      1.45       phx 	if ((uintptr_t)trap0 < 0x2000000) {
    283      1.45       phx 		*(uint32_t *) 0 = 0x7c6802a6;
    284      1.45       phx 		*(uint32_t *) 4 = 0x48000002 | (uintptr_t) trap0;
    285      1.45       phx 	}
    286      1.34      yamt 
    287      1.34      yamt 	/*
    288       1.1      matt 	 * Get the cache sizes because install_extint calls __syncicache.
    289       1.1      matt 	 */
    290       1.1      matt 	cpu_probe_cache();
    291       1.1      matt 
    292       1.1      matt #define	MxSPR_MASK	0x7c1fffff
    293       1.1      matt #define	MFSPR_MQ	0x7c0002a6
    294       1.1      matt #define	MTSPR_MQ	0x7c0003a6
    295      1.17    kleink #define	MTSPR_IBAT0L	0x7c1183a6
    296      1.17    kleink #define	MTSPR_IBAT1L	0x7c1383a6
    297       1.1      matt #define	NOP		0x60000000
    298      1.17    kleink #define	B		0x48000000
    299      1.18    kleink #define	TLBSYNC		0x7c00046c
    300      1.18    kleink #define	SYNC		0x7c0004ac
    301       1.1      matt 
    302       1.1      matt #ifdef ALTIVEC
    303       1.1      matt #define	MFSPR_VRSAVE	0x7c0042a6
    304       1.1      matt #define	MTSPR_VRSAVE	0x7c0043a6
    305       1.1      matt 
    306       1.1      matt 	/*
    307       1.1      matt 	 * Try to set the VEC bit in the MSR.  If it doesn't get set, we are
    308       1.1      matt 	 * not on a AltiVec capable processor.
    309       1.1      matt 	 */
    310      1.24     perry 	__asm volatile (
    311       1.1      matt 	    "mfmsr %0; oris %1,%0,%2@h; mtmsr %1; isync; "
    312       1.1      matt 		"mfmsr %1; mtmsr %0; isync"
    313       1.1      matt 	    :	"=r"(msr), "=r"(scratch)
    314       1.1      matt 	    :	"J"(PSL_VEC));
    315       1.1      matt 
    316       1.1      matt 	/*
    317      1.17    kleink 	 * If we aren't on an AltiVec capable processor, we need to zap any of
    318      1.17    kleink 	 * the sequences we save/restore the VRSAVE SPR into NOPs.
    319       1.1      matt 	 */
    320       1.1      matt 	if (scratch & PSL_VEC) {
    321       1.1      matt 		cpu_altivec = 1;
    322       1.1      matt 	} else {
    323       1.1      matt 		int *ip = trapstart;
    324       1.1      matt 
    325       1.1      matt 		for (; ip < trapend; ip++) {
    326       1.1      matt 			if ((ip[0] & MxSPR_MASK) == MFSPR_VRSAVE) {
    327       1.1      matt 				ip[0] = NOP;	/* mfspr */
    328       1.1      matt 				ip[1] = NOP;	/* stw */
    329       1.1      matt 			} else if ((ip[0] & MxSPR_MASK) == MTSPR_VRSAVE) {
    330       1.1      matt 				ip[-1] = NOP;	/* lwz */
    331       1.1      matt 				ip[0] = NOP;	/* mtspr */
    332       1.1      matt 			}
    333       1.1      matt 		}
    334       1.1      matt 	}
    335       1.1      matt #endif
    336       1.1      matt 
    337      1.41   garbled 	/* XXX It would seem like this code could be elided ifndef 601, but
    338      1.41   garbled 	 * doing so breaks my power3 machine.
    339      1.41   garbled 	 */
    340       1.1      matt 	/*
    341      1.17    kleink 	 * If we aren't on a MPC601 processor, we need to zap any of the
    342      1.17    kleink 	 * sequences we save/restore the MQ SPR into NOPs, and skip over the
    343      1.17    kleink 	 * sequences where we zap/restore BAT registers on kernel exit/entry.
    344       1.1      matt 	 */
    345       1.1      matt 	if (cpuvers != MPC601) {
    346       1.1      matt 		int *ip = trapstart;
    347       1.1      matt 
    348       1.1      matt 		for (; ip < trapend; ip++) {
    349       1.1      matt 			if ((ip[0] & MxSPR_MASK) == MFSPR_MQ) {
    350       1.1      matt 				ip[0] = NOP;	/* mfspr */
    351       1.1      matt 				ip[1] = NOP;	/* stw */
    352       1.1      matt 			} else if ((ip[0] & MxSPR_MASK) == MTSPR_MQ) {
    353       1.1      matt 				ip[-1] = NOP;	/* lwz */
    354       1.1      matt 				ip[0] = NOP;	/* mtspr */
    355      1.17    kleink 			} else if ((ip[0] & MxSPR_MASK) == MTSPR_IBAT0L) {
    356      1.17    kleink 				if ((ip[1] & MxSPR_MASK) == MTSPR_IBAT1L)
    357      1.17    kleink 					ip[-1] = B | 0x14;	/* li */
    358      1.17    kleink 				else
    359      1.17    kleink 					ip[-4] = B | 0x24;	/* lis */
    360       1.1      matt 			}
    361       1.1      matt 		}
    362       1.1      matt 	}
    363       1.1      matt 
    364      1.17    kleink 	/*
    365      1.17    kleink 	 * Sync the changed instructions.
    366      1.17    kleink 	 */
    367      1.17    kleink 	__syncicache((void *) trapstart,
    368      1.17    kleink 	    (uintptr_t) trapend - (uintptr_t) trapstart);
    369      1.61      matt 	__syncicache(dsitrap_fix_dbat4, 16);
    370      1.61      matt 	__syncicache(dsitrap_fix_dbat7, 8);
    371      1.41   garbled #ifdef PPC_OEA601
    372       1.1      matt 
    373       1.1      matt 	/*
    374      1.18    kleink 	 * If we are on a MPC601 processor, we need to zap any tlbsync
    375      1.18    kleink 	 * instructions into sync.  This differs from the above in
    376      1.18    kleink 	 * examing all kernel text, as opposed to just the exception handling.
    377      1.18    kleink 	 * We sync the icache on every instruction found since there are
    378      1.18    kleink 	 * only very few of them.
    379      1.18    kleink 	 */
    380      1.18    kleink 	if (cpuvers == MPC601) {
    381      1.18    kleink 		extern int kernel_text[], etext[];
    382      1.18    kleink 		int *ip;
    383      1.18    kleink 
    384      1.18    kleink 		for (ip = kernel_text; ip < etext; ip++)
    385      1.18    kleink 			if (*ip == TLBSYNC) {
    386      1.18    kleink 				*ip = SYNC;
    387      1.18    kleink 				__syncicache(ip, sizeof(*ip));
    388      1.18    kleink 		}
    389      1.18    kleink 	}
    390      1.40   garbled #endif /* PPC_OEA601 */
    391      1.18    kleink 
    392      1.19    kleink         /*
    393      1.19    kleink 	 * Configure a PSL user mask matching this processor.
    394  1.63.2.1    bouyer 	 * Don't allow to set PSL_FP/PSL_VEC, since that will affect PCU.
    395      1.19    kleink  	 */
    396      1.19    kleink 	cpu_psluserset = PSL_EE | PSL_PR | PSL_ME | PSL_IR | PSL_DR | PSL_RI;
    397  1.63.2.1    bouyer 	cpu_pslusermod = PSL_FE0 | PSL_FE1 | PSL_LE | PSL_SE | PSL_BE;
    398      1.40   garbled #ifdef PPC_OEA601
    399      1.19    kleink 	if (cpuvers == MPC601) {
    400      1.19    kleink 		cpu_psluserset &= PSL_601_MASK;
    401      1.19    kleink 		cpu_pslusermod &= PSL_601_MASK;
    402      1.19    kleink 	}
    403      1.40   garbled #endif
    404      1.45       phx #ifdef PPC_HIGH_VEC
    405      1.45       phx 	cpu_psluserset |= PSL_IP;	/* XXX ok? */
    406      1.45       phx #endif
    407      1.19    kleink 
    408      1.18    kleink 	/*
    409       1.1      matt 	 * external interrupt handler install
    410       1.1      matt 	 */
    411       1.1      matt 	if (handler)
    412       1.1      matt 		oea_install_extint(handler);
    413       1.1      matt 
    414      1.45       phx 	__syncicache((void *)exc_base, EXC_LAST + 0x100);
    415       1.1      matt 
    416       1.1      matt 	/*
    417       1.1      matt 	 * Now enable translation (and machine checks/recoverable interrupts).
    418       1.1      matt 	 */
    419      1.26   sanjayl #ifdef PPC_OEA
    420      1.24     perry 	__asm volatile ("sync; mfmsr %0; ori %0,%0,%1; mtmsr %0; isync"
    421       1.1      matt 	    : "=r"(scratch)
    422       1.1      matt 	    : "K"(PSL_IR|PSL_DR|PSL_ME|PSL_RI));
    423      1.26   sanjayl #endif
    424       1.1      matt 
    425      1.57      matt 	/*
    426      1.57      matt 	 * Let's take all the indirect calls via our stubs and patch
    427      1.57      matt 	 * them to be direct calls.
    428      1.57      matt 	 */
    429      1.57      matt 	cpu_fixup_stubs();
    430      1.57      matt 
    431       1.1      matt 	KASSERT(curcpu() == ci);
    432       1.1      matt }
    433       1.1      matt 
    434      1.40   garbled #ifdef PPC_OEA601
    435       1.1      matt void
    436       1.1      matt mpc601_ioseg_add(paddr_t pa, register_t len)
    437       1.1      matt {
    438       1.1      matt 	const u_int i = pa >> ADDR_SR_SHFT;
    439       1.1      matt 
    440       1.1      matt 	if (len != BAT_BL_256M)
    441       1.1      matt 		panic("mpc601_ioseg_add: len != 256M");
    442       1.1      matt 
    443       1.1      matt 	/*
    444       1.1      matt 	 * Translate into an I/O segment, load it, and stash away for use
    445       1.1      matt 	 * in pmap_bootstrap().
    446       1.1      matt 	 */
    447       1.1      matt 	iosrtable[i] = SR601(SR601_Ks, SR601_BUID_MEMFORCED, 0, i);
    448      1.24     perry 	__asm volatile ("mtsrin %0,%1"
    449       1.1      matt 	    ::	"r"(iosrtable[i]),
    450       1.1      matt 		"r"(pa));
    451       1.1      matt }
    452      1.40   garbled #endif /* PPC_OEA601 */
    453      1.26   sanjayl 
    454      1.39   garbled #if defined (PPC_OEA) || defined (PPC_OEA64_BRIDGE)
    455      1.61      matt #define	DBAT_SET(n, batl, batu)				\
    456      1.61      matt 	do {						\
    457      1.61      matt 		mtspr(SPR_DBAT##n##L, (batl));		\
    458      1.61      matt 		mtspr(SPR_DBAT##n##U, (batu));		\
    459      1.61      matt 	} while (/*CONSTCOND*/ 0)
    460      1.61      matt #define	DBAT_RESET(n)	DBAT_SET(n, 0, 0)
    461      1.61      matt #define	DBATU_GET(n)	mfspr(SPR_DBAT##n##U)
    462      1.61      matt #define	IBAT_SET(n, batl, batu)				\
    463      1.61      matt 	do {						\
    464      1.61      matt 		mtspr(SPR_IBAT##n##L, (batl));		\
    465      1.61      matt 		mtspr(SPR_IBAT##n##U, (batu));		\
    466      1.61      matt 	} while (/*CONSTCOND*/ 0)
    467      1.61      matt #define	IBAT_RESET(n)	IBAT_SET(n, 0, 0)
    468      1.61      matt 
    469       1.1      matt void
    470       1.1      matt oea_iobat_add(paddr_t pa, register_t len)
    471       1.1      matt {
    472      1.61      matt 	static int z = 1;
    473      1.61      matt 	const u_int n = __SHIFTOUT(len, (BAT_XBL|BAT_BL) & ~BAT_BL_8M);
    474      1.61      matt 	const u_int i = BAT_VA2IDX(pa) & -n; /* in case pa was in the middle */
    475      1.61      matt 	const int after_bat3 = (oeacpufeat & OEACPU_HIGHBAT) ? 4 : 8;
    476      1.61      matt 
    477      1.61      matt 	KASSERT(len >= BAT_BL_8M);
    478      1.61      matt 
    479      1.61      matt 	const register_t batl = BATL(pa, BAT_I|BAT_G, BAT_PP_RW);
    480      1.61      matt 	const register_t batu = BATU(pa, len, BAT_Vs);
    481      1.61      matt 
    482      1.61      matt 	for (u_int j = 0; j < n; j++) {
    483      1.61      matt 		battable[i + j].batl = batl;
    484      1.61      matt 		battable[i + j].batu = batu;
    485      1.61      matt 	}
    486       1.1      matt 
    487       1.1      matt 	/*
    488       1.1      matt 	 * Let's start loading the BAT registers.
    489       1.1      matt 	 */
    490      1.61      matt 	switch (z) {
    491       1.1      matt 	case 1:
    492      1.61      matt 		DBAT_SET(1, batl, batu);
    493      1.61      matt 		z = 2;
    494       1.1      matt 		break;
    495       1.1      matt 	case 2:
    496      1.61      matt 		DBAT_SET(2, batl, batu);
    497      1.61      matt 		z = 3;
    498       1.1      matt 		break;
    499       1.1      matt 	case 3:
    500      1.61      matt 		DBAT_SET(3, batl, batu);
    501      1.61      matt 		z = after_bat3;			/* no highbat, skip to end */
    502      1.61      matt 		break;
    503      1.61      matt 	case 4:
    504      1.61      matt 		DBAT_SET(4, batl, batu);
    505      1.61      matt 		z = 5;
    506      1.61      matt 		break;
    507      1.61      matt 	case 5:
    508      1.61      matt 		DBAT_SET(5, batl, batu);
    509      1.61      matt 		z = 6;
    510      1.61      matt 		break;
    511      1.61      matt 	case 6:
    512      1.61      matt 		DBAT_SET(6, batl, batu);
    513      1.61      matt 		z = 7;
    514      1.61      matt 		break;
    515      1.61      matt 	case 7:
    516      1.61      matt 		DBAT_SET(7, batl, batu);
    517      1.61      matt 		z = 8;
    518       1.1      matt 		break;
    519       1.1      matt 	default:
    520       1.1      matt 		break;
    521       1.3      matt 	}
    522       1.3      matt }
    523       1.3      matt 
    524       1.3      matt void
    525       1.3      matt oea_iobat_remove(paddr_t pa)
    526       1.3      matt {
    527      1.61      matt 	const u_int i = BAT_VA2IDX(pa);
    528       1.3      matt 
    529      1.61      matt 	if (!BAT_VA_MATCH_P(battable[i].batu, pa) ||
    530      1.61      matt 	    !BAT_VALID_P(battable[i].batu, PSL_PR))
    531       1.3      matt 		return;
    532      1.61      matt 	const int n =
    533      1.61      matt 	    __SHIFTOUT(battable[i].batu, (BAT_XBL|BAT_BL) & ~BAT_BL_8M) + 1;
    534      1.61      matt 	KASSERT((n & (n-1)) == 0);	/* power of 2 */
    535      1.61      matt 	KASSERT((i & (n-1)) == 0);	/* multiple of n */
    536      1.61      matt 
    537      1.61      matt 	memset(&battable[i], 0, n*sizeof(battable[0]));
    538      1.61      matt 
    539      1.61      matt 	const int maxbat = oeacpufeat & OEACPU_HIGHBAT ? 8 : 4;
    540      1.61      matt 	for (u_int k = 1 ; k < maxbat; k++) {
    541      1.61      matt 		register_t batu;
    542      1.61      matt 		switch (k) {
    543       1.3      matt 		case 1:
    544      1.61      matt 			batu = DBATU_GET(1);
    545       1.3      matt 			if (BAT_VA_MATCH_P(batu, pa) &&
    546       1.3      matt 			    BAT_VALID_P(batu, PSL_PR))
    547      1.61      matt 				DBAT_RESET(1);
    548       1.3      matt 			break;
    549       1.3      matt 		case 2:
    550      1.61      matt 			batu = DBATU_GET(2);
    551       1.3      matt 			if (BAT_VA_MATCH_P(batu, pa) &&
    552       1.3      matt 			    BAT_VALID_P(batu, PSL_PR))
    553      1.61      matt 				DBAT_RESET(2);
    554       1.3      matt 			break;
    555       1.3      matt 		case 3:
    556      1.61      matt 			batu = DBATU_GET(3);
    557       1.3      matt 			if (BAT_VA_MATCH_P(batu, pa) &&
    558       1.3      matt 			    BAT_VALID_P(batu, PSL_PR))
    559      1.61      matt 				DBAT_RESET(3);
    560      1.61      matt 			break;
    561      1.61      matt 		case 4:
    562      1.61      matt 			batu = DBATU_GET(4);
    563      1.61      matt 			if (BAT_VA_MATCH_P(batu, pa) &&
    564      1.61      matt 			    BAT_VALID_P(batu, PSL_PR))
    565      1.61      matt 				DBAT_RESET(4);
    566      1.61      matt 			break;
    567      1.61      matt 		case 5:
    568      1.61      matt 			batu = DBATU_GET(5);
    569      1.61      matt 			if (BAT_VA_MATCH_P(batu, pa) &&
    570      1.61      matt 			    BAT_VALID_P(batu, PSL_PR))
    571      1.61      matt 				DBAT_RESET(5);
    572      1.61      matt 			break;
    573      1.61      matt 		case 6:
    574      1.61      matt 			batu = DBATU_GET(6);
    575      1.61      matt 			if (BAT_VA_MATCH_P(batu, pa) &&
    576      1.61      matt 			    BAT_VALID_P(batu, PSL_PR))
    577      1.61      matt 				DBAT_RESET(6);
    578      1.61      matt 			break;
    579      1.61      matt 		case 7:
    580      1.61      matt 			batu = DBATU_GET(7);
    581      1.61      matt 			if (BAT_VA_MATCH_P(batu, pa) &&
    582      1.61      matt 			    BAT_VALID_P(batu, PSL_PR))
    583      1.61      matt 				DBAT_RESET(7);
    584       1.3      matt 			break;
    585       1.3      matt 		default:
    586       1.3      matt 			break;
    587       1.3      matt 		}
    588       1.1      matt 	}
    589       1.1      matt }
    590       1.1      matt 
    591       1.1      matt void
    592       1.1      matt oea_batinit(paddr_t pa, ...)
    593       1.1      matt {
    594       1.1      matt 	struct mem_region *allmem, *availmem, *mp;
    595       1.1      matt 	unsigned int cpuvers;
    596       1.7      matt 	register_t msr = mfmsr();
    597       1.1      matt 	va_list ap;
    598       1.1      matt 
    599       1.1      matt 	cpuvers = mfpvr() >> 16;
    600      1.63  macallan 	/*
    601      1.63  macallan 	 * we need to call this before zapping BATs so OF calls work
    602      1.63  macallan 	 */
    603      1.63  macallan 	mem_regions(&allmem, &availmem);
    604       1.1      matt 
    605       1.1      matt 	/*
    606       1.1      matt 	 * Initialize BAT registers to unmapped to not generate
    607       1.1      matt 	 * overlapping mappings below.
    608       1.1      matt 	 *
    609       1.1      matt 	 * The 601's implementation differs in the Valid bit being situated
    610       1.1      matt 	 * in the lower BAT register, and in being a unified BAT only whose
    611       1.1      matt 	 * four entries are accessed through the IBAT[0-3] SPRs.
    612       1.1      matt 	 *
    613       1.1      matt 	 * Also, while the 601 does distinguish between supervisor/user
    614      1.14  uebayasi 	 * protection keys, it does _not_ distinguish between validity in
    615      1.14  uebayasi 	 * supervisor/user mode.
    616       1.1      matt 	 */
    617       1.7      matt 	if ((msr & (PSL_IR|PSL_DR)) == 0) {
    618      1.40   garbled #ifdef PPC_OEA601
    619       1.7      matt 		if (cpuvers == MPC601) {
    620      1.24     perry 			__asm volatile ("mtibatl 0,%0" :: "r"(0));
    621      1.24     perry 			__asm volatile ("mtibatl 1,%0" :: "r"(0));
    622      1.24     perry 			__asm volatile ("mtibatl 2,%0" :: "r"(0));
    623      1.24     perry 			__asm volatile ("mtibatl 3,%0" :: "r"(0));
    624      1.40   garbled 		} else
    625      1.40   garbled #endif /* PPC_OEA601 */
    626      1.40   garbled 		{
    627      1.61      matt 			DBAT_RESET(0); IBAT_RESET(0);
    628      1.61      matt 			DBAT_RESET(1); IBAT_RESET(1);
    629      1.61      matt 			DBAT_RESET(2); IBAT_RESET(2);
    630      1.61      matt 			DBAT_RESET(3); IBAT_RESET(3);
    631      1.61      matt 			if (oeacpufeat & OEACPU_HIGHBAT) {
    632      1.61      matt 				DBAT_RESET(4); IBAT_RESET(4);
    633      1.61      matt 				DBAT_RESET(5); IBAT_RESET(5);
    634      1.61      matt 				DBAT_RESET(6); IBAT_RESET(6);
    635      1.61      matt 				DBAT_RESET(7); IBAT_RESET(7);
    636      1.61      matt 
    637      1.61      matt 				/*
    638      1.61      matt 				 * Change the first instruction to branch to
    639      1.61      matt 				 * dsitrap_fix_dbat6
    640      1.61      matt 				 */
    641      1.61      matt 				dsitrap_fix_dbat4[0] &= ~0xfffc;
    642      1.61      matt 				dsitrap_fix_dbat4[0]
    643      1.61      matt 				    += (uintptr_t)dsitrap_fix_dbat6
    644      1.61      matt 				     - (uintptr_t)&dsitrap_fix_dbat4[0];
    645      1.61      matt 
    646      1.61      matt 				/*
    647      1.61      matt 				 * Change the second instruction to branch to
    648      1.61      matt 				 * dsitrap_fix_dbat5 if bit 30 (aka bit 1) is
    649      1.61      matt 				 * true.
    650      1.61      matt 				 */
    651      1.61      matt 				dsitrap_fix_dbat4[1] = 0x419e0000
    652      1.61      matt 				    + (uintptr_t)dsitrap_fix_dbat5
    653      1.61      matt 				    - (uintptr_t)&dsitrap_fix_dbat4[1];
    654      1.61      matt 
    655      1.61      matt 				/*
    656      1.61      matt 				 * Change it to load dbat4 instead of dbat2
    657      1.61      matt 				 */
    658      1.61      matt 				dsitrap_fix_dbat4[2] = 0x7fd88ba6;
    659      1.61      matt 				dsitrap_fix_dbat4[3] = 0x7ff98ba6;
    660      1.61      matt 
    661      1.61      matt 				/*
    662      1.61      matt 				 * Change it to load dbat7 instead of dbat3
    663      1.61      matt 				 */
    664      1.61      matt 				dsitrap_fix_dbat7[0] = 0x7fde8ba6;
    665      1.61      matt 				dsitrap_fix_dbat7[1] = 0x7fff8ba6;
    666      1.61      matt 			}
    667       1.7      matt 		}
    668       1.1      matt 	}
    669       1.1      matt 
    670       1.1      matt 	/*
    671       1.1      matt 	 * Set up BAT to map physical memory
    672       1.1      matt 	 */
    673      1.40   garbled #ifdef PPC_OEA601
    674       1.1      matt 	if (cpuvers == MPC601) {
    675      1.40   garbled 		int i;
    676      1.40   garbled 
    677       1.1      matt 		/*
    678       1.1      matt 		 * Set up battable to map the lowest 256 MB area.
    679       1.1      matt 		 * Map the lowest 32 MB area via BAT[0-3];
    680       1.1      matt 		 * BAT[01] are fixed, BAT[23] are floating.
    681       1.1      matt 		 */
    682       1.1      matt 		for (i = 0; i < 32; i++) {
    683       1.1      matt 			battable[i].batl = BATL601(i << 23,
    684       1.1      matt 			   BAT601_BSM_8M, BAT601_V);
    685       1.1      matt 			battable[i].batu = BATU601(i << 23,
    686       1.1      matt 			    BAT601_M, BAT601_Ku, BAT601_PP_NONE);
    687       1.1      matt 		}
    688      1.24     perry 		__asm volatile ("mtibatu 0,%1; mtibatl 0,%0"
    689       1.1      matt 		    :: "r"(battable[0x00000000 >> 23].batl),
    690       1.1      matt 		       "r"(battable[0x00000000 >> 23].batu));
    691      1.24     perry 		__asm volatile ("mtibatu 1,%1; mtibatl 1,%0"
    692       1.1      matt 		    :: "r"(battable[0x00800000 >> 23].batl),
    693       1.1      matt 		       "r"(battable[0x00800000 >> 23].batu));
    694      1.24     perry 		__asm volatile ("mtibatu 2,%1; mtibatl 2,%0"
    695       1.1      matt 		    :: "r"(battable[0x01000000 >> 23].batl),
    696       1.1      matt 		       "r"(battable[0x01000000 >> 23].batu));
    697      1.24     perry 		__asm volatile ("mtibatu 3,%1; mtibatl 3,%0"
    698       1.1      matt 		    :: "r"(battable[0x01800000 >> 23].batl),
    699       1.1      matt 		       "r"(battable[0x01800000 >> 23].batu));
    700      1.61      matt 	}
    701      1.40   garbled #endif /* PPC_OEA601 */
    702      1.63  macallan 
    703       1.1      matt 	/*
    704       1.1      matt 	 * Now setup other fixed bat registers
    705       1.1      matt 	 *
    706       1.1      matt 	 * Note that we still run in real mode, and the BAT
    707       1.1      matt 	 * registers were cleared above.
    708       1.1      matt 	 */
    709       1.1      matt 
    710       1.1      matt 	va_start(ap, pa);
    711       1.1      matt 
    712       1.1      matt 	/*
    713       1.1      matt 	 * Add any I/O BATs specificed;
    714       1.1      matt 	 * use I/O segments on the BAT-starved 601.
    715       1.1      matt 	 */
    716      1.40   garbled #ifdef PPC_OEA601
    717       1.1      matt 	if (cpuvers == MPC601) {
    718       1.1      matt 		while (pa != 0) {
    719       1.1      matt 			register_t len = va_arg(ap, register_t);
    720       1.1      matt 			mpc601_ioseg_add(pa, len);
    721       1.1      matt 			pa = va_arg(ap, paddr_t);
    722       1.1      matt 		}
    723      1.40   garbled 	} else
    724      1.40   garbled #endif
    725      1.40   garbled 	{
    726       1.1      matt 		while (pa != 0) {
    727       1.1      matt 			register_t len = va_arg(ap, register_t);
    728       1.1      matt 			oea_iobat_add(pa, len);
    729       1.1      matt 			pa = va_arg(ap, paddr_t);
    730       1.1      matt 		}
    731       1.1      matt 	}
    732       1.1      matt 
    733       1.1      matt 	va_end(ap);
    734       1.1      matt 
    735       1.1      matt 	/*
    736       1.1      matt 	 * Set up battable to map all RAM regions.
    737       1.1      matt 	 */
    738      1.40   garbled #ifdef PPC_OEA601
    739       1.1      matt 	if (cpuvers == MPC601) {
    740       1.1      matt 		for (mp = allmem; mp->size; mp++) {
    741      1.22        he 			paddr_t paddr = mp->start & 0xff800000;
    742       1.1      matt 			paddr_t end = mp->start + mp->size;
    743       1.1      matt 
    744       1.1      matt 			do {
    745      1.22        he 				u_int ix = paddr >> 23;
    746       1.1      matt 
    747      1.22        he 				battable[ix].batl =
    748      1.22        he 				    BATL601(paddr, BAT601_BSM_8M, BAT601_V);
    749      1.22        he 				battable[ix].batu =
    750      1.22        he 				    BATU601(paddr, BAT601_M, BAT601_Ku, BAT601_PP_NONE);
    751      1.22        he 				paddr += (1 << 23);
    752      1.22        he 			} while (paddr < end);
    753       1.1      matt 		}
    754      1.40   garbled 	} else
    755      1.40   garbled #endif
    756      1.40   garbled 	{
    757      1.61      matt 		const register_t bat_inc = BAT_IDX2VA(1);
    758       1.1      matt 		for (mp = allmem; mp->size; mp++) {
    759      1.61      matt 			paddr_t paddr = mp->start & -bat_inc;
    760      1.61      matt 			paddr_t end = roundup2(mp->start + mp->size, bat_inc);
    761       1.1      matt 
    762      1.61      matt 			/*
    763      1.61      matt 			 * If the next entries are adjacent, merge them
    764      1.61      matt 			 * into this one
    765      1.61      matt 			 */
    766      1.61      matt 			while (mp[1].size && end == (mp[1].start & -bat_inc)) {
    767      1.61      matt 				mp++;
    768      1.61      matt 				end = roundup2(mp->start + mp->size, bat_inc);
    769      1.61      matt 			}
    770       1.1      matt 
    771      1.61      matt 			while (paddr < end) {
    772      1.61      matt 				register_t bl = (oeacpufeat & OEACPU_XBSEN
    773      1.61      matt 				    ? BAT_BL_2G
    774      1.61      matt 				    : BAT_BL_256M);
    775      1.61      matt 				psize_t size = BAT_BL_TO_SIZE(bl);
    776      1.61      matt 				u_int n = BAT_VA2IDX(size);
    777      1.61      matt 				u_int i = BAT_VA2IDX(paddr);
    778      1.61      matt 
    779      1.61      matt 				while ((paddr & (size - 1))
    780      1.61      matt 				    || paddr + size > end) {
    781      1.61      matt 					size >>= 1;
    782      1.61      matt 					bl = (bl >> 1) & (BAT_XBL|BAT_BL);
    783      1.61      matt 					n >>= 1;
    784      1.61      matt 				}
    785      1.61      matt 
    786      1.61      matt 				KASSERT(size >= bat_inc);
    787      1.61      matt 				KASSERT(n >= 1);
    788      1.61      matt 				KASSERT(bl >= BAT_BL_8M);
    789      1.61      matt 
    790      1.61      matt 				register_t batl = BATL(paddr, BAT_M, BAT_PP_RW);
    791      1.61      matt 				register_t batu = BATU(paddr, bl, BAT_Vs);
    792      1.61      matt 
    793      1.61      matt 				for (; n-- > 0; i++) {
    794      1.61      matt 					battable[i].batl = batl;
    795      1.61      matt 					battable[i].batu = batu;
    796      1.61      matt 				}
    797      1.61      matt 				paddr += size;
    798      1.61      matt 			}
    799       1.1      matt 		}
    800      1.61      matt 		/*
    801      1.61      matt 		 * Set up BAT0 to only map the lowest area.
    802      1.61      matt 		 */
    803      1.61      matt 		__asm volatile ("mtibatl 0,%0; mtibatu 0,%1;"
    804      1.61      matt 				  "mtdbatl 0,%0; mtdbatu 0,%1;"
    805      1.61      matt 		    ::	"r"(battable[0].batl), "r"(battable[0].batu));
    806       1.1      matt 	}
    807       1.1      matt }
    808      1.39   garbled #endif /* PPC_OEA || PPC_OEA64_BRIDGE */
    809       1.1      matt 
    810       1.1      matt void
    811       1.1      matt oea_install_extint(void (*handler)(void))
    812       1.1      matt {
    813       1.6      matt 	extern int extint[], extsize[];
    814       1.6      matt 	extern int extint_call[];
    815       1.6      matt 	uintptr_t offset = (uintptr_t)handler - (uintptr_t)extint_call;
    816       1.1      matt 	int omsr, msr;
    817       1.1      matt 
    818       1.1      matt #ifdef	DIAGNOSTIC
    819       1.1      matt 	if (offset > 0x1ffffff)
    820       1.1      matt 		panic("install_extint: %p too far away (%#lx)", handler,
    821       1.1      matt 		    (unsigned long) offset);
    822       1.1      matt #endif
    823      1.24     perry 	__asm volatile ("mfmsr %0; andi. %1,%0,%2; mtmsr %1"
    824       1.1      matt 	    :	"=r" (omsr), "=r" (msr)
    825       1.1      matt 	    :	"K" ((u_short)~PSL_EE));
    826       1.6      matt 	extint_call[0] = (extint_call[0] & 0xfc000003) | offset;
    827      1.45       phx 	__syncicache((void *)extint_call, sizeof extint_call[0]);
    828      1.45       phx #ifdef PPC_HIGH_VEC
    829      1.45       phx 	memcpy((void *)(EXC_HIGHVEC + EXC_EXI), extint, (size_t)extsize);
    830      1.45       phx 	__syncicache((void *)(EXC_HIGHVEC + EXC_EXI), (int)extsize);
    831      1.45       phx #else
    832       1.6      matt 	memcpy((void *)EXC_EXI, extint, (size_t)extsize);
    833       1.6      matt 	__syncicache((void *)EXC_EXI, (int)extsize);
    834      1.45       phx #endif
    835      1.24     perry 	__asm volatile ("mtmsr %0" :: "r"(omsr));
    836       1.1      matt }
    837       1.1      matt 
    838       1.1      matt /*
    839       1.1      matt  * Machine dependent startup code.
    840       1.1      matt  */
    841       1.1      matt void
    842       1.1      matt oea_startup(const char *model)
    843       1.1      matt {
    844       1.1      matt 	uintptr_t sz;
    845      1.32  christos 	void *v;
    846       1.1      matt 	vaddr_t minaddr, maxaddr;
    847       1.1      matt 	char pbuf[9];
    848       1.1      matt 
    849       1.1      matt 	KASSERT(curcpu() != NULL);
    850       1.1      matt 	KASSERT(lwp0.l_cpu != NULL);
    851      1.55      matt 	KASSERT(curcpu()->ci_idepth == -1);
    852       1.1      matt 
    853      1.47       phx 	sz = round_page(MSGBUFSIZE);
    854      1.47       phx #ifdef MSGBUFADDR
    855      1.47       phx 	v = (void *) MSGBUFADDR;
    856      1.47       phx #else
    857       1.1      matt 	/*
    858       1.1      matt 	 * If the msgbuf is not in segment 0, allocate KVA for it and access
    859       1.1      matt 	 * it via mapped pages.  [This prevents unneeded BAT switches.]
    860       1.1      matt 	 */
    861      1.32  christos 	v = (void *) msgbuf_paddr;
    862       1.1      matt 	if (msgbuf_paddr + sz > SEGMENT_LENGTH) {
    863      1.47       phx 		u_int i;
    864      1.47       phx 
    865       1.1      matt 		minaddr = 0;
    866       1.1      matt 		if (uvm_map(kernel_map, &minaddr, sz,
    867       1.1      matt 				NULL, UVM_UNKNOWN_OFFSET, 0,
    868       1.1      matt 				UVM_MAPFLAG(UVM_PROT_NONE, UVM_PROT_NONE,
    869       1.1      matt 				    UVM_INH_NONE, UVM_ADV_NORMAL, 0)) != 0)
    870       1.1      matt 			panic("startup: cannot allocate VM for msgbuf");
    871      1.32  christos 		v = (void *)minaddr;
    872       1.8   thorpej 		for (i = 0; i < sz; i += PAGE_SIZE) {
    873       1.1      matt 			pmap_kenter_pa(minaddr + i, msgbuf_paddr + i,
    874      1.48    cegger 			    VM_PROT_READ|VM_PROT_WRITE, 0);
    875       1.1      matt 		}
    876       1.1      matt 		pmap_update(pmap_kernel());
    877       1.1      matt 	}
    878      1.47       phx #endif
    879       1.1      matt 	initmsgbuf(v, sz);
    880       1.1      matt 
    881      1.21     lukem 	printf("%s%s", copyright, version);
    882       1.1      matt 	if (model != NULL)
    883       1.1      matt 		printf("Model: %s\n", model);
    884       1.1      matt 	cpu_identify(NULL, 0);
    885       1.1      matt 
    886       1.1      matt 	format_bytes(pbuf, sizeof(pbuf), ctob((u_int)physmem));
    887       1.1      matt 	printf("total memory = %s\n", pbuf);
    888       1.1      matt 
    889       1.1      matt 	/*
    890       1.1      matt 	 * Allocate away the pages that map to 0xDEA[CDE]xxxx.  Do this after
    891       1.1      matt 	 * the bufpages are allocated in case they overlap since it's not
    892       1.1      matt 	 * fatal if we can't allocate these.
    893       1.1      matt 	 */
    894       1.4      matt 	if (KERNEL_SR == 13 || KERNEL2_SR == 14) {
    895       1.4      matt 		int error;
    896       1.4      matt 		minaddr = 0xDEAC0000;
    897       1.4      matt 		error = uvm_map(kernel_map, &minaddr, 0x30000,
    898       1.4      matt 		    NULL, UVM_UNKNOWN_OFFSET, 0,
    899       1.4      matt 		    UVM_MAPFLAG(UVM_PROT_NONE, UVM_PROT_NONE, UVM_INH_NONE,
    900       1.4      matt 				UVM_ADV_NORMAL, UVM_FLAG_FIXED));
    901       1.4      matt 		if (error != 0 || minaddr != 0xDEAC0000)
    902       1.4      matt 			printf("oea_startup: failed to allocate DEAD "
    903       1.4      matt 			    "ZONE: error=%d\n", error);
    904       1.1      matt 	}
    905      1.13        pk 
    906       1.4      matt 	minaddr = 0;
    907       1.1      matt 
    908       1.1      matt 	/*
    909       1.1      matt 	 * Allocate a submap for physio
    910       1.1      matt 	 */
    911       1.1      matt 	phys_map = uvm_km_suballoc(kernel_map, &minaddr, &maxaddr,
    912      1.31   thorpej 				 VM_PHYS_SIZE, 0, false, NULL);
    913       1.1      matt 
    914       1.1      matt 	format_bytes(pbuf, sizeof(pbuf), ptoa(uvmexp.free));
    915       1.1      matt 	printf("avail memory = %s\n", pbuf);
    916       1.1      matt }
    917       1.1      matt 
    918       1.1      matt /*
    919       1.1      matt  * Crash dump handling.
    920       1.1      matt  */
    921       1.1      matt 
    922       1.1      matt void
    923       1.1      matt oea_dumpsys(void)
    924       1.1      matt {
    925       1.1      matt 	printf("dumpsys: TBD\n");
    926       1.1      matt }
    927       1.1      matt 
    928       1.1      matt /*
    929       1.1      matt  * Convert kernel VA to physical address
    930       1.1      matt  */
    931       1.1      matt paddr_t
    932      1.32  christos kvtop(void *addr)
    933       1.1      matt {
    934       1.1      matt 	vaddr_t va;
    935       1.1      matt 	paddr_t pa;
    936       1.1      matt 	uintptr_t off;
    937       1.1      matt 	extern char end[];
    938       1.1      matt 
    939      1.33  macallan 	if (addr < (void *)end)
    940       1.1      matt 		return (paddr_t)addr;
    941       1.1      matt 
    942       1.1      matt 	va = trunc_page((vaddr_t)addr);
    943       1.1      matt 	off = (uintptr_t)addr - va;
    944       1.1      matt 
    945      1.31   thorpej 	if (pmap_extract(pmap_kernel(), va, &pa) == false) {
    946       1.1      matt 		/*printf("kvtop: zero page frame (va=0x%x)\n", addr);*/
    947       1.1      matt 		return (paddr_t)addr;
    948       1.1      matt 	}
    949       1.1      matt 
    950       1.1      matt 	return(pa + off);
    951       1.1      matt }
    952       1.1      matt 
    953       1.1      matt /*
    954       1.1      matt  * Allocate vm space and mapin the I/O address
    955       1.1      matt  */
    956       1.1      matt void *
    957      1.59      matt mapiodev(paddr_t pa, psize_t len, bool prefetchable)
    958       1.1      matt {
    959       1.1      matt 	paddr_t faddr;
    960       1.1      matt 	vaddr_t taddr, va;
    961       1.1      matt 	int off;
    962       1.1      matt 
    963       1.1      matt 	faddr = trunc_page(pa);
    964       1.1      matt 	off = pa - faddr;
    965       1.1      matt 	len = round_page(off + len);
    966      1.20      yamt 	va = taddr = uvm_km_alloc(kernel_map, len, 0, UVM_KMF_VAONLY);
    967       1.1      matt 
    968       1.1      matt 	if (va == 0)
    969       1.1      matt 		return NULL;
    970       1.1      matt 
    971       1.8   thorpej 	for (; len > 0; len -= PAGE_SIZE) {
    972      1.59      matt 		pmap_kenter_pa(taddr, faddr, VM_PROT_READ | VM_PROT_WRITE,
    973      1.59      matt 		    (prefetchable ? PMAP_MD_PREFETCHABLE : PMAP_NOCACHE));
    974       1.8   thorpej 		faddr += PAGE_SIZE;
    975       1.8   thorpej 		taddr += PAGE_SIZE;
    976       1.1      matt 	}
    977       1.1      matt 	pmap_update(pmap_kernel());
    978       1.1      matt 	return (void *)(va + off);
    979       1.1      matt }
    980      1.27      matt 
    981      1.27      matt void
    982      1.27      matt unmapiodev(vaddr_t va, vsize_t len)
    983      1.27      matt {
    984      1.27      matt 	paddr_t faddr;
    985      1.27      matt 
    986      1.28     freza 	if (! va)
    987      1.28     freza 		return;
    988      1.28     freza 
    989      1.27      matt 	faddr = trunc_page(va);
    990      1.27      matt 	len = round_page(va - faddr + len);
    991      1.27      matt 
    992      1.27      matt 	pmap_kremove(faddr, len);
    993      1.27      matt 	pmap_update(pmap_kernel());
    994      1.27      matt 	uvm_km_free(kernel_map, faddr, len, UVM_KMF_VAONLY);
    995      1.27      matt }
    996      1.34      yamt 
    997      1.34      yamt void
    998      1.34      yamt trap0(void *lr)
    999      1.34      yamt {
   1000      1.34      yamt 	panic("call to null-ptr from %p", lr);
   1001      1.34      yamt }
   1002