oea_machdep.c revision 1.80 1 1.80 rin /* $NetBSD: oea_machdep.c,v 1.80 2020/07/06 09:34:17 rin Exp $ */
2 1.1 matt
3 1.1 matt /*
4 1.1 matt * Copyright (C) 2002 Matt Thomas
5 1.1 matt * Copyright (C) 1995, 1996 Wolfgang Solfrank.
6 1.1 matt * Copyright (C) 1995, 1996 TooLs GmbH.
7 1.1 matt * All rights reserved.
8 1.1 matt *
9 1.1 matt * Redistribution and use in source and binary forms, with or without
10 1.1 matt * modification, are permitted provided that the following conditions
11 1.1 matt * are met:
12 1.1 matt * 1. Redistributions of source code must retain the above copyright
13 1.1 matt * notice, this list of conditions and the following disclaimer.
14 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 matt * notice, this list of conditions and the following disclaimer in the
16 1.1 matt * documentation and/or other materials provided with the distribution.
17 1.1 matt * 3. All advertising materials mentioning features or use of this software
18 1.1 matt * must display the following acknowledgement:
19 1.1 matt * This product includes software developed by TooLs GmbH.
20 1.1 matt * 4. The name of TooLs GmbH may not be used to endorse or promote products
21 1.1 matt * derived from this software without specific prior written permission.
22 1.1 matt *
23 1.1 matt * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
24 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 matt * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
27 1.1 matt * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
28 1.1 matt * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
29 1.1 matt * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30 1.1 matt * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
31 1.1 matt * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
32 1.1 matt * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 matt */
34 1.9 lukem
35 1.9 lukem #include <sys/cdefs.h>
36 1.80 rin __KERNEL_RCSID(0, "$NetBSD: oea_machdep.c,v 1.80 2020/07/06 09:34:17 rin Exp $");
37 1.1 matt
38 1.80 rin #ifdef _KERNEL_OPT
39 1.80 rin #include "opt_altivec.h"
40 1.1 matt #include "opt_compat_netbsd.h"
41 1.1 matt #include "opt_ddb.h"
42 1.1 matt #include "opt_kgdb.h"
43 1.1 matt #include "opt_multiprocessor.h"
44 1.80 rin #include "opt_ppcarch.h"
45 1.80 rin #endif
46 1.1 matt
47 1.1 matt #include <sys/param.h>
48 1.1 matt #include <sys/buf.h>
49 1.58 matt #include <sys/boot_flag.h>
50 1.1 matt #include <sys/exec.h>
51 1.58 matt #include <sys/kernel.h>
52 1.1 matt #include <sys/mbuf.h>
53 1.1 matt #include <sys/mount.h>
54 1.1 matt #include <sys/msgbuf.h>
55 1.1 matt #include <sys/proc.h>
56 1.1 matt #include <sys/reboot.h>
57 1.1 matt #include <sys/syscallargs.h>
58 1.1 matt #include <sys/syslog.h>
59 1.1 matt #include <sys/systm.h>
60 1.71 christos #include <sys/cpu.h>
61 1.1 matt
62 1.1 matt #include <uvm/uvm_extern.h>
63 1.1 matt
64 1.1 matt #ifdef DDB
65 1.58 matt #include <powerpc/db_machdep.h>
66 1.1 matt #include <ddb/db_extern.h>
67 1.1 matt #endif
68 1.1 matt
69 1.1 matt #ifdef KGDB
70 1.1 matt #include <sys/kgdb.h>
71 1.1 matt #endif
72 1.1 matt
73 1.58 matt #include <machine/powerpc.h>
74 1.58 matt
75 1.1 matt #include <powerpc/trap.h>
76 1.1 matt #include <powerpc/spr.h>
77 1.1 matt #include <powerpc/pte.h>
78 1.1 matt #include <powerpc/altivec.h>
79 1.54 rmind #include <powerpc/pcb.h>
80 1.1 matt
81 1.61 matt #include <powerpc/oea/bat.h>
82 1.61 matt #include <powerpc/oea/cpufeat.h>
83 1.53 matt #include <powerpc/oea/spr.h>
84 1.53 matt #include <powerpc/oea/sr_601.h>
85 1.53 matt
86 1.1 matt char machine[] = MACHINE; /* from <machine/param.h> */
87 1.1 matt char machine_arch[] = MACHINE_ARCH; /* from <machine/param.h> */
88 1.1 matt
89 1.1 matt struct vm_map *phys_map = NULL;
90 1.1 matt
91 1.1 matt /*
92 1.1 matt * Global variables used here and there
93 1.1 matt */
94 1.34 yamt static void trap0(void *);
95 1.26 sanjayl
96 1.26 sanjayl /* XXXSL: The battable is not initialized to non-zero for PPC_OEA64 and PPC_OEA64_BRIDGE */
97 1.61 matt struct bat battable[BAT_VA2IDX(0xffffffff)+1];
98 1.26 sanjayl
99 1.2 matt register_t iosrtable[16]; /* I/O segments, for kernel_pmap setup */
100 1.47 phx #ifndef MSGBUFADDR
101 1.1 matt paddr_t msgbuf_paddr;
102 1.47 phx #endif
103 1.1 matt
104 1.61 matt extern int dsitrap_fix_dbat4[];
105 1.61 matt extern int dsitrap_fix_dbat5[];
106 1.61 matt extern int dsitrap_fix_dbat6[];
107 1.61 matt extern int dsitrap_fix_dbat7[];
108 1.61 matt
109 1.74 mrg /*
110 1.74 mrg * Load pointer with 0 behind GCC's back, otherwise it will
111 1.74 mrg * emit a "trap" instead.
112 1.74 mrg */
113 1.74 mrg static __inline__ uintptr_t
114 1.74 mrg zero_value(void)
115 1.74 mrg {
116 1.74 mrg uintptr_t dont_tell_gcc;
117 1.74 mrg
118 1.74 mrg __asm volatile ("li %0, 0" : "=r"(dont_tell_gcc) :);
119 1.74 mrg return dont_tell_gcc;
120 1.74 mrg }
121 1.74 mrg
122 1.1 matt void
123 1.1 matt oea_init(void (*handler)(void))
124 1.1 matt {
125 1.6 matt extern int trapcode[], trapsize[];
126 1.6 matt extern int sctrap[], scsize[];
127 1.6 matt extern int alitrap[], alisize[];
128 1.6 matt extern int dsitrap[], dsisize[];
129 1.41 garbled extern int trapstart[], trapend[];
130 1.40 garbled #ifdef PPC_OEA601
131 1.6 matt extern int dsi601trap[], dsi601size[];
132 1.40 garbled #endif
133 1.6 matt extern int decrint[], decrsize[];
134 1.6 matt extern int tlbimiss[], tlbimsize[];
135 1.6 matt extern int tlbdlmiss[], tlbdlmsize[];
136 1.6 matt extern int tlbdsmiss[], tlbdsmsize[];
137 1.1 matt #if defined(DDB) || defined(KGDB)
138 1.6 matt extern int ddblow[], ddbsize[];
139 1.1 matt #endif
140 1.1 matt #ifdef ALTIVEC
141 1.1 matt register_t msr;
142 1.1 matt #endif
143 1.45 phx uintptr_t exc, exc_base;
144 1.38 garbled #if defined(ALTIVEC) || defined(PPC_OEA)
145 1.1 matt register_t scratch;
146 1.38 garbled #endif
147 1.1 matt unsigned int cpuvers;
148 1.1 matt size_t size;
149 1.1 matt struct cpu_info * const ci = &cpu_info[0];
150 1.1 matt
151 1.45 phx #ifdef PPC_HIGH_VEC
152 1.45 phx exc_base = EXC_HIGHVEC;
153 1.45 phx #else
154 1.74 mrg exc_base = zero_value();
155 1.45 phx #endif
156 1.55 matt KASSERT(mfspr(SPR_SPRG0) == (uintptr_t)ci);
157 1.55 matt
158 1.66 matt #if defined (PPC_OEA64_BRIDGE) && defined (PPC_OEA)
159 1.66 matt if (oeacpufeat & OEACPU_64_BRIDGE)
160 1.66 matt pmap_setup64bridge();
161 1.66 matt else
162 1.66 matt pmap_setup32();
163 1.66 matt #endif
164 1.66 matt
165 1.66 matt
166 1.1 matt cpuvers = mfpvr() >> 16;
167 1.1 matt
168 1.1 matt /*
169 1.1 matt * Initialize proc0 and current pcb and pmap pointers.
170 1.1 matt */
171 1.56 matt (void) ci;
172 1.1 matt KASSERT(ci != NULL);
173 1.1 matt KASSERT(curcpu() == ci);
174 1.55 matt KASSERT(lwp0.l_cpu == ci);
175 1.51 rmind
176 1.50 matt curpcb = lwp_getpcb(&lwp0);
177 1.51 rmind memset(curpcb, 0, sizeof(struct pcb));
178 1.1 matt
179 1.5 matt #ifdef ALTIVEC
180 1.5 matt /*
181 1.5 matt * Initialize the vectors with NaNs
182 1.5 matt */
183 1.5 matt for (scratch = 0; scratch < 32; scratch++) {
184 1.5 matt curpcb->pcb_vr.vreg[scratch][0] = 0x7FFFDEAD;
185 1.5 matt curpcb->pcb_vr.vreg[scratch][1] = 0x7FFFDEAD;
186 1.5 matt curpcb->pcb_vr.vreg[scratch][2] = 0x7FFFDEAD;
187 1.5 matt curpcb->pcb_vr.vreg[scratch][3] = 0x7FFFDEAD;
188 1.5 matt }
189 1.5 matt #endif
190 1.12 matt curpm = curpcb->pcb_pm = pmap_kernel();
191 1.1 matt
192 1.1 matt /*
193 1.1 matt * Cause a PGM trap if we branch to 0.
194 1.25 mrg *
195 1.25 mrg * XXX GCC4.1 complains about memset on address zero, so
196 1.25 mrg * don't use the builtin.
197 1.1 matt */
198 1.25 mrg #undef memset
199 1.1 matt memset(0, 0, 0x100);
200 1.1 matt
201 1.1 matt /*
202 1.1 matt * Set up trap vectors. Don't assume vectors are on 0x100.
203 1.1 matt */
204 1.45 phx for (exc = exc_base; exc <= exc_base + EXC_LAST; exc += 0x100) {
205 1.45 phx switch (exc - exc_base) {
206 1.1 matt default:
207 1.6 matt size = (size_t)trapsize;
208 1.6 matt memcpy((void *)exc, trapcode, size);
209 1.1 matt break;
210 1.1 matt #if 0
211 1.1 matt case EXC_EXI:
212 1.1 matt /*
213 1.1 matt * This one is (potentially) installed during autoconf
214 1.1 matt */
215 1.1 matt break;
216 1.1 matt #endif
217 1.1 matt case EXC_SC:
218 1.6 matt size = (size_t)scsize;
219 1.45 phx memcpy((void *)exc, sctrap, size);
220 1.1 matt break;
221 1.1 matt case EXC_ALI:
222 1.6 matt size = (size_t)alisize;
223 1.45 phx memcpy((void *)exc, alitrap, size);
224 1.1 matt break;
225 1.1 matt case EXC_DSI:
226 1.40 garbled #ifdef PPC_OEA601
227 1.1 matt if (cpuvers == MPC601) {
228 1.6 matt size = (size_t)dsi601size;
229 1.45 phx memcpy((void *)exc, dsi601trap, size);
230 1.42 matt break;
231 1.43 garbled } else
232 1.43 garbled #endif /* PPC_OEA601 */
233 1.43 garbled if (oeacpufeat & OEACPU_NOBAT) {
234 1.43 garbled size = (size_t)alisize;
235 1.45 phx memcpy((void *)exc, alitrap, size);
236 1.43 garbled } else {
237 1.43 garbled size = (size_t)dsisize;
238 1.45 phx memcpy((void *)exc, dsitrap, size);
239 1.1 matt }
240 1.1 matt break;
241 1.1 matt case EXC_DECR:
242 1.6 matt size = (size_t)decrsize;
243 1.45 phx memcpy((void *)exc, decrint, size);
244 1.1 matt break;
245 1.1 matt case EXC_IMISS:
246 1.6 matt size = (size_t)tlbimsize;
247 1.45 phx memcpy((void *)exc, tlbimiss, size);
248 1.1 matt break;
249 1.1 matt case EXC_DLMISS:
250 1.6 matt size = (size_t)tlbdlmsize;
251 1.45 phx memcpy((void *)exc, tlbdlmiss, size);
252 1.1 matt break;
253 1.1 matt case EXC_DSMISS:
254 1.6 matt size = (size_t)tlbdsmsize;
255 1.45 phx memcpy((void *)exc, tlbdsmiss, size);
256 1.1 matt break;
257 1.1 matt case EXC_PERF:
258 1.6 matt size = (size_t)trapsize;
259 1.45 phx memcpy((void *)exc, trapcode, size);
260 1.45 phx memcpy((void *)(exc_base + EXC_VEC), trapcode, size);
261 1.1 matt break;
262 1.75 maxv #if defined(DDB) || defined(KGDB)
263 1.1 matt case EXC_RUNMODETRC:
264 1.42 matt #ifdef PPC_OEA601
265 1.76 mrg if (cpuvers != MPC601)
266 1.42 matt #endif
267 1.76 mrg {
268 1.6 matt size = (size_t)trapsize;
269 1.45 phx memcpy((void *)exc, trapcode, size);
270 1.1 matt break;
271 1.1 matt }
272 1.1 matt /* FALLTHROUGH */
273 1.1 matt case EXC_PGM:
274 1.1 matt case EXC_TRC:
275 1.1 matt case EXC_BPT:
276 1.6 matt size = (size_t)ddbsize;
277 1.6 matt memcpy((void *)exc, ddblow, size);
278 1.1 matt break;
279 1.75 maxv #endif /* DDB || KGDB */
280 1.1 matt }
281 1.1 matt #if 0
282 1.1 matt exc += roundup(size, 32);
283 1.1 matt #endif
284 1.1 matt }
285 1.1 matt
286 1.1 matt /*
287 1.34 yamt * Install a branch absolute to trap0 to force a panic.
288 1.34 yamt */
289 1.45 phx if ((uintptr_t)trap0 < 0x2000000) {
290 1.74 mrg uint32_t *p = (uint32_t *)zero_value();
291 1.74 mrg
292 1.74 mrg p[0] = 0x7c6802a6;
293 1.74 mrg p[1] = 0x48000002 | (uintptr_t) trap0;
294 1.45 phx }
295 1.34 yamt
296 1.34 yamt /*
297 1.1 matt * Get the cache sizes because install_extint calls __syncicache.
298 1.1 matt */
299 1.1 matt cpu_probe_cache();
300 1.1 matt
301 1.1 matt #define MxSPR_MASK 0x7c1fffff
302 1.1 matt #define MFSPR_MQ 0x7c0002a6
303 1.1 matt #define MTSPR_MQ 0x7c0003a6
304 1.17 kleink #define MTSPR_IBAT0L 0x7c1183a6
305 1.17 kleink #define MTSPR_IBAT1L 0x7c1383a6
306 1.1 matt #define NOP 0x60000000
307 1.17 kleink #define B 0x48000000
308 1.18 kleink #define TLBSYNC 0x7c00046c
309 1.18 kleink #define SYNC 0x7c0004ac
310 1.66 matt #ifdef PPC_OEA64_BRIDGE
311 1.66 matt #define MFMSR_MASK 0xfc1fffff
312 1.66 matt #define MFMSR 0x7c0000a6
313 1.66 matt #define MTMSRD_MASK 0xfc1effff
314 1.66 matt #define MTMSRD 0x7c000164
315 1.66 matt #define RLDICL_MASK 0xfc00001c
316 1.66 matt #define RLDICL 0x78000000
317 1.66 matt #define RFID 0x4c000024
318 1.66 matt #define RFI 0x4c000064
319 1.66 matt #endif
320 1.1 matt
321 1.1 matt #ifdef ALTIVEC
322 1.1 matt #define MFSPR_VRSAVE 0x7c0042a6
323 1.1 matt #define MTSPR_VRSAVE 0x7c0043a6
324 1.1 matt
325 1.1 matt /*
326 1.1 matt * Try to set the VEC bit in the MSR. If it doesn't get set, we are
327 1.1 matt * not on a AltiVec capable processor.
328 1.1 matt */
329 1.24 perry __asm volatile (
330 1.1 matt "mfmsr %0; oris %1,%0,%2@h; mtmsr %1; isync; "
331 1.1 matt "mfmsr %1; mtmsr %0; isync"
332 1.1 matt : "=r"(msr), "=r"(scratch)
333 1.1 matt : "J"(PSL_VEC));
334 1.1 matt
335 1.1 matt /*
336 1.17 kleink * If we aren't on an AltiVec capable processor, we need to zap any of
337 1.17 kleink * the sequences we save/restore the VRSAVE SPR into NOPs.
338 1.1 matt */
339 1.1 matt if (scratch & PSL_VEC) {
340 1.1 matt cpu_altivec = 1;
341 1.1 matt } else {
342 1.66 matt for (int *ip = trapstart; ip < trapend; ip++) {
343 1.1 matt if ((ip[0] & MxSPR_MASK) == MFSPR_VRSAVE) {
344 1.1 matt ip[0] = NOP; /* mfspr */
345 1.1 matt ip[1] = NOP; /* stw */
346 1.1 matt } else if ((ip[0] & MxSPR_MASK) == MTSPR_VRSAVE) {
347 1.1 matt ip[-1] = NOP; /* lwz */
348 1.1 matt ip[0] = NOP; /* mtspr */
349 1.1 matt }
350 1.1 matt }
351 1.1 matt }
352 1.1 matt #endif
353 1.1 matt
354 1.41 garbled /* XXX It would seem like this code could be elided ifndef 601, but
355 1.41 garbled * doing so breaks my power3 machine.
356 1.41 garbled */
357 1.1 matt /*
358 1.17 kleink * If we aren't on a MPC601 processor, we need to zap any of the
359 1.17 kleink * sequences we save/restore the MQ SPR into NOPs, and skip over the
360 1.17 kleink * sequences where we zap/restore BAT registers on kernel exit/entry.
361 1.1 matt */
362 1.1 matt if (cpuvers != MPC601) {
363 1.66 matt for (int *ip = trapstart; ip < trapend; ip++) {
364 1.1 matt if ((ip[0] & MxSPR_MASK) == MFSPR_MQ) {
365 1.1 matt ip[0] = NOP; /* mfspr */
366 1.1 matt ip[1] = NOP; /* stw */
367 1.1 matt } else if ((ip[0] & MxSPR_MASK) == MTSPR_MQ) {
368 1.1 matt ip[-1] = NOP; /* lwz */
369 1.1 matt ip[0] = NOP; /* mtspr */
370 1.17 kleink } else if ((ip[0] & MxSPR_MASK) == MTSPR_IBAT0L) {
371 1.17 kleink if ((ip[1] & MxSPR_MASK) == MTSPR_IBAT1L)
372 1.17 kleink ip[-1] = B | 0x14; /* li */
373 1.17 kleink else
374 1.17 kleink ip[-4] = B | 0x24; /* lis */
375 1.1 matt }
376 1.1 matt }
377 1.1 matt }
378 1.1 matt
379 1.66 matt #ifdef PPC_OEA64_BRIDGE
380 1.66 matt if ((oeacpufeat & OEACPU_64_BRIDGE) == 0) {
381 1.66 matt for (int *ip = (int *)exc_base;
382 1.66 matt (uintptr_t)ip <= exc_base + EXC_LAST;
383 1.66 matt ip++) {
384 1.66 matt if ((ip[0] & MFMSR_MASK) == MFMSR
385 1.66 matt && (ip[1] & RLDICL_MASK) == RLDICL
386 1.66 matt && (ip[2] & MTMSRD_MASK) == MTMSRD) {
387 1.66 matt *ip++ = NOP;
388 1.66 matt *ip++ = NOP;
389 1.66 matt ip[0] = NOP;
390 1.67 matt } else if (*ip == RFID) {
391 1.67 matt *ip = RFI;
392 1.66 matt }
393 1.66 matt }
394 1.66 matt
395 1.66 matt /*
396 1.66 matt * Now replace each rfid instruction with a rfi instruction.
397 1.66 matt */
398 1.66 matt for (int *ip = trapstart; ip < trapend; ip++) {
399 1.66 matt if ((ip[0] & MFMSR_MASK) == MFMSR
400 1.66 matt && (ip[1] & RLDICL_MASK) == RLDICL
401 1.66 matt && (ip[2] & MTMSRD_MASK) == MTMSRD) {
402 1.66 matt *ip++ = NOP;
403 1.66 matt *ip++ = NOP;
404 1.66 matt ip[0] = NOP;
405 1.66 matt } else if (*ip == RFID) {
406 1.66 matt *ip = RFI;
407 1.66 matt }
408 1.66 matt }
409 1.66 matt }
410 1.66 matt #endif /* PPC_OEA64_BRIDGE */
411 1.66 matt
412 1.17 kleink /*
413 1.17 kleink * Sync the changed instructions.
414 1.17 kleink */
415 1.17 kleink __syncicache((void *) trapstart,
416 1.17 kleink (uintptr_t) trapend - (uintptr_t) trapstart);
417 1.61 matt __syncicache(dsitrap_fix_dbat4, 16);
418 1.61 matt __syncicache(dsitrap_fix_dbat7, 8);
419 1.41 garbled #ifdef PPC_OEA601
420 1.1 matt
421 1.1 matt /*
422 1.18 kleink * If we are on a MPC601 processor, we need to zap any tlbsync
423 1.18 kleink * instructions into sync. This differs from the above in
424 1.18 kleink * examing all kernel text, as opposed to just the exception handling.
425 1.18 kleink * We sync the icache on every instruction found since there are
426 1.18 kleink * only very few of them.
427 1.18 kleink */
428 1.18 kleink if (cpuvers == MPC601) {
429 1.18 kleink extern int kernel_text[], etext[];
430 1.18 kleink int *ip;
431 1.18 kleink
432 1.66 matt for (ip = kernel_text; ip < etext; ip++) {
433 1.18 kleink if (*ip == TLBSYNC) {
434 1.18 kleink *ip = SYNC;
435 1.18 kleink __syncicache(ip, sizeof(*ip));
436 1.66 matt }
437 1.18 kleink }
438 1.18 kleink }
439 1.40 garbled #endif /* PPC_OEA601 */
440 1.18 kleink
441 1.19 kleink /*
442 1.19 kleink * Configure a PSL user mask matching this processor.
443 1.72 matt * Don't allow to set PSL_FP/PSL_VEC, since that will affect PCU.
444 1.19 kleink */
445 1.19 kleink cpu_psluserset = PSL_EE | PSL_PR | PSL_ME | PSL_IR | PSL_DR | PSL_RI;
446 1.72 matt cpu_pslusermod = PSL_FE0 | PSL_FE1 | PSL_LE | PSL_SE | PSL_BE;
447 1.40 garbled #ifdef PPC_OEA601
448 1.19 kleink if (cpuvers == MPC601) {
449 1.19 kleink cpu_psluserset &= PSL_601_MASK;
450 1.19 kleink cpu_pslusermod &= PSL_601_MASK;
451 1.19 kleink }
452 1.40 garbled #endif
453 1.45 phx #ifdef PPC_HIGH_VEC
454 1.45 phx cpu_psluserset |= PSL_IP; /* XXX ok? */
455 1.45 phx #endif
456 1.19 kleink
457 1.18 kleink /*
458 1.1 matt * external interrupt handler install
459 1.1 matt */
460 1.1 matt if (handler)
461 1.1 matt oea_install_extint(handler);
462 1.1 matt
463 1.45 phx __syncicache((void *)exc_base, EXC_LAST + 0x100);
464 1.1 matt
465 1.1 matt /*
466 1.1 matt * Now enable translation (and machine checks/recoverable interrupts).
467 1.1 matt */
468 1.26 sanjayl #ifdef PPC_OEA
469 1.24 perry __asm volatile ("sync; mfmsr %0; ori %0,%0,%1; mtmsr %0; isync"
470 1.1 matt : "=r"(scratch)
471 1.1 matt : "K"(PSL_IR|PSL_DR|PSL_ME|PSL_RI));
472 1.26 sanjayl #endif
473 1.1 matt
474 1.57 matt /*
475 1.57 matt * Let's take all the indirect calls via our stubs and patch
476 1.57 matt * them to be direct calls.
477 1.57 matt */
478 1.57 matt cpu_fixup_stubs();
479 1.57 matt
480 1.1 matt KASSERT(curcpu() == ci);
481 1.1 matt }
482 1.1 matt
483 1.40 garbled #ifdef PPC_OEA601
484 1.1 matt void
485 1.1 matt mpc601_ioseg_add(paddr_t pa, register_t len)
486 1.1 matt {
487 1.1 matt const u_int i = pa >> ADDR_SR_SHFT;
488 1.1 matt
489 1.1 matt if (len != BAT_BL_256M)
490 1.1 matt panic("mpc601_ioseg_add: len != 256M");
491 1.1 matt
492 1.1 matt /*
493 1.1 matt * Translate into an I/O segment, load it, and stash away for use
494 1.1 matt * in pmap_bootstrap().
495 1.1 matt */
496 1.1 matt iosrtable[i] = SR601(SR601_Ks, SR601_BUID_MEMFORCED, 0, i);
497 1.70 macallan
498 1.70 macallan /*
499 1.70 macallan * XXX Setting segment register 0xf on my powermac 7200
500 1.70 macallan * wedges machine so set later in pmap.c
501 1.70 macallan */
502 1.70 macallan /*
503 1.24 perry __asm volatile ("mtsrin %0,%1"
504 1.1 matt :: "r"(iosrtable[i]),
505 1.1 matt "r"(pa));
506 1.70 macallan */
507 1.1 matt }
508 1.40 garbled #endif /* PPC_OEA601 */
509 1.26 sanjayl
510 1.39 garbled #if defined (PPC_OEA) || defined (PPC_OEA64_BRIDGE)
511 1.61 matt #define DBAT_SET(n, batl, batu) \
512 1.61 matt do { \
513 1.61 matt mtspr(SPR_DBAT##n##L, (batl)); \
514 1.61 matt mtspr(SPR_DBAT##n##U, (batu)); \
515 1.61 matt } while (/*CONSTCOND*/ 0)
516 1.61 matt #define DBAT_RESET(n) DBAT_SET(n, 0, 0)
517 1.61 matt #define DBATU_GET(n) mfspr(SPR_DBAT##n##U)
518 1.61 matt #define IBAT_SET(n, batl, batu) \
519 1.61 matt do { \
520 1.61 matt mtspr(SPR_IBAT##n##L, (batl)); \
521 1.61 matt mtspr(SPR_IBAT##n##U, (batu)); \
522 1.61 matt } while (/*CONSTCOND*/ 0)
523 1.61 matt #define IBAT_RESET(n) IBAT_SET(n, 0, 0)
524 1.61 matt
525 1.1 matt void
526 1.1 matt oea_iobat_add(paddr_t pa, register_t len)
527 1.1 matt {
528 1.61 matt static int z = 1;
529 1.64 matt const u_int n = BAT_BL_TO_SIZE(len) / BAT_BL_TO_SIZE(BAT_BL_8M);
530 1.61 matt const u_int i = BAT_VA2IDX(pa) & -n; /* in case pa was in the middle */
531 1.61 matt const int after_bat3 = (oeacpufeat & OEACPU_HIGHBAT) ? 4 : 8;
532 1.61 matt
533 1.61 matt KASSERT(len >= BAT_BL_8M);
534 1.61 matt
535 1.64 matt /*
536 1.64 matt * If the caller wanted a bigger BAT than the hardware supports,
537 1.64 matt * split it into smaller BATs.
538 1.64 matt */
539 1.64 matt if (len > BAT_BL_256M && (oeacpufeat & OEACPU_XBSEN) == 0) {
540 1.64 matt u_int xn = BAT_BL_TO_SIZE(len) >> 28;
541 1.64 matt while (xn-- > 0) {
542 1.64 matt oea_iobat_add(pa, BAT_BL_256M);
543 1.64 matt pa += 0x10000000;
544 1.64 matt }
545 1.64 matt return;
546 1.64 matt }
547 1.64 matt
548 1.61 matt const register_t batl = BATL(pa, BAT_I|BAT_G, BAT_PP_RW);
549 1.61 matt const register_t batu = BATU(pa, len, BAT_Vs);
550 1.61 matt
551 1.61 matt for (u_int j = 0; j < n; j++) {
552 1.61 matt battable[i + j].batl = batl;
553 1.61 matt battable[i + j].batu = batu;
554 1.61 matt }
555 1.1 matt
556 1.1 matt /*
557 1.1 matt * Let's start loading the BAT registers.
558 1.1 matt */
559 1.61 matt switch (z) {
560 1.1 matt case 1:
561 1.61 matt DBAT_SET(1, batl, batu);
562 1.61 matt z = 2;
563 1.1 matt break;
564 1.1 matt case 2:
565 1.61 matt DBAT_SET(2, batl, batu);
566 1.61 matt z = 3;
567 1.1 matt break;
568 1.1 matt case 3:
569 1.61 matt DBAT_SET(3, batl, batu);
570 1.61 matt z = after_bat3; /* no highbat, skip to end */
571 1.61 matt break;
572 1.61 matt case 4:
573 1.61 matt DBAT_SET(4, batl, batu);
574 1.61 matt z = 5;
575 1.61 matt break;
576 1.61 matt case 5:
577 1.61 matt DBAT_SET(5, batl, batu);
578 1.61 matt z = 6;
579 1.61 matt break;
580 1.61 matt case 6:
581 1.61 matt DBAT_SET(6, batl, batu);
582 1.61 matt z = 7;
583 1.61 matt break;
584 1.61 matt case 7:
585 1.61 matt DBAT_SET(7, batl, batu);
586 1.61 matt z = 8;
587 1.1 matt break;
588 1.1 matt default:
589 1.1 matt break;
590 1.3 matt }
591 1.3 matt }
592 1.3 matt
593 1.3 matt void
594 1.3 matt oea_iobat_remove(paddr_t pa)
595 1.3 matt {
596 1.61 matt const u_int i = BAT_VA2IDX(pa);
597 1.3 matt
598 1.61 matt if (!BAT_VA_MATCH_P(battable[i].batu, pa) ||
599 1.61 matt !BAT_VALID_P(battable[i].batu, PSL_PR))
600 1.3 matt return;
601 1.61 matt const int n =
602 1.61 matt __SHIFTOUT(battable[i].batu, (BAT_XBL|BAT_BL) & ~BAT_BL_8M) + 1;
603 1.61 matt KASSERT((n & (n-1)) == 0); /* power of 2 */
604 1.61 matt KASSERT((i & (n-1)) == 0); /* multiple of n */
605 1.61 matt
606 1.61 matt memset(&battable[i], 0, n*sizeof(battable[0]));
607 1.61 matt
608 1.61 matt const int maxbat = oeacpufeat & OEACPU_HIGHBAT ? 8 : 4;
609 1.61 matt for (u_int k = 1 ; k < maxbat; k++) {
610 1.61 matt register_t batu;
611 1.61 matt switch (k) {
612 1.3 matt case 1:
613 1.61 matt batu = DBATU_GET(1);
614 1.3 matt if (BAT_VA_MATCH_P(batu, pa) &&
615 1.3 matt BAT_VALID_P(batu, PSL_PR))
616 1.61 matt DBAT_RESET(1);
617 1.3 matt break;
618 1.3 matt case 2:
619 1.61 matt batu = DBATU_GET(2);
620 1.3 matt if (BAT_VA_MATCH_P(batu, pa) &&
621 1.3 matt BAT_VALID_P(batu, PSL_PR))
622 1.61 matt DBAT_RESET(2);
623 1.3 matt break;
624 1.3 matt case 3:
625 1.61 matt batu = DBATU_GET(3);
626 1.3 matt if (BAT_VA_MATCH_P(batu, pa) &&
627 1.3 matt BAT_VALID_P(batu, PSL_PR))
628 1.61 matt DBAT_RESET(3);
629 1.61 matt break;
630 1.61 matt case 4:
631 1.61 matt batu = DBATU_GET(4);
632 1.61 matt if (BAT_VA_MATCH_P(batu, pa) &&
633 1.61 matt BAT_VALID_P(batu, PSL_PR))
634 1.61 matt DBAT_RESET(4);
635 1.61 matt break;
636 1.61 matt case 5:
637 1.61 matt batu = DBATU_GET(5);
638 1.61 matt if (BAT_VA_MATCH_P(batu, pa) &&
639 1.61 matt BAT_VALID_P(batu, PSL_PR))
640 1.61 matt DBAT_RESET(5);
641 1.61 matt break;
642 1.61 matt case 6:
643 1.61 matt batu = DBATU_GET(6);
644 1.61 matt if (BAT_VA_MATCH_P(batu, pa) &&
645 1.61 matt BAT_VALID_P(batu, PSL_PR))
646 1.61 matt DBAT_RESET(6);
647 1.61 matt break;
648 1.61 matt case 7:
649 1.61 matt batu = DBATU_GET(7);
650 1.61 matt if (BAT_VA_MATCH_P(batu, pa) &&
651 1.61 matt BAT_VALID_P(batu, PSL_PR))
652 1.61 matt DBAT_RESET(7);
653 1.3 matt break;
654 1.3 matt default:
655 1.3 matt break;
656 1.3 matt }
657 1.1 matt }
658 1.1 matt }
659 1.1 matt
660 1.1 matt void
661 1.1 matt oea_batinit(paddr_t pa, ...)
662 1.1 matt {
663 1.1 matt struct mem_region *allmem, *availmem, *mp;
664 1.7 matt register_t msr = mfmsr();
665 1.1 matt va_list ap;
666 1.68 mrg #ifdef PPC_OEA601
667 1.68 mrg unsigned int cpuvers;
668 1.1 matt
669 1.1 matt cpuvers = mfpvr() >> 16;
670 1.68 mrg #endif /* PPC_OEA601 */
671 1.64 matt
672 1.63 macallan /*
673 1.63 macallan * we need to call this before zapping BATs so OF calls work
674 1.63 macallan */
675 1.63 macallan mem_regions(&allmem, &availmem);
676 1.1 matt
677 1.1 matt /*
678 1.1 matt * Initialize BAT registers to unmapped to not generate
679 1.1 matt * overlapping mappings below.
680 1.1 matt *
681 1.1 matt * The 601's implementation differs in the Valid bit being situated
682 1.1 matt * in the lower BAT register, and in being a unified BAT only whose
683 1.1 matt * four entries are accessed through the IBAT[0-3] SPRs.
684 1.1 matt *
685 1.1 matt * Also, while the 601 does distinguish between supervisor/user
686 1.14 uebayasi * protection keys, it does _not_ distinguish between validity in
687 1.14 uebayasi * supervisor/user mode.
688 1.1 matt */
689 1.7 matt if ((msr & (PSL_IR|PSL_DR)) == 0) {
690 1.40 garbled #ifdef PPC_OEA601
691 1.7 matt if (cpuvers == MPC601) {
692 1.24 perry __asm volatile ("mtibatl 0,%0" :: "r"(0));
693 1.24 perry __asm volatile ("mtibatl 1,%0" :: "r"(0));
694 1.24 perry __asm volatile ("mtibatl 2,%0" :: "r"(0));
695 1.24 perry __asm volatile ("mtibatl 3,%0" :: "r"(0));
696 1.40 garbled } else
697 1.40 garbled #endif /* PPC_OEA601 */
698 1.40 garbled {
699 1.61 matt DBAT_RESET(0); IBAT_RESET(0);
700 1.61 matt DBAT_RESET(1); IBAT_RESET(1);
701 1.61 matt DBAT_RESET(2); IBAT_RESET(2);
702 1.61 matt DBAT_RESET(3); IBAT_RESET(3);
703 1.61 matt if (oeacpufeat & OEACPU_HIGHBAT) {
704 1.61 matt DBAT_RESET(4); IBAT_RESET(4);
705 1.61 matt DBAT_RESET(5); IBAT_RESET(5);
706 1.61 matt DBAT_RESET(6); IBAT_RESET(6);
707 1.61 matt DBAT_RESET(7); IBAT_RESET(7);
708 1.61 matt
709 1.61 matt /*
710 1.61 matt * Change the first instruction to branch to
711 1.61 matt * dsitrap_fix_dbat6
712 1.61 matt */
713 1.61 matt dsitrap_fix_dbat4[0] &= ~0xfffc;
714 1.61 matt dsitrap_fix_dbat4[0]
715 1.61 matt += (uintptr_t)dsitrap_fix_dbat6
716 1.61 matt - (uintptr_t)&dsitrap_fix_dbat4[0];
717 1.61 matt
718 1.61 matt /*
719 1.61 matt * Change the second instruction to branch to
720 1.61 matt * dsitrap_fix_dbat5 if bit 30 (aka bit 1) is
721 1.61 matt * true.
722 1.61 matt */
723 1.61 matt dsitrap_fix_dbat4[1] = 0x419e0000
724 1.61 matt + (uintptr_t)dsitrap_fix_dbat5
725 1.61 matt - (uintptr_t)&dsitrap_fix_dbat4[1];
726 1.61 matt
727 1.61 matt /*
728 1.61 matt * Change it to load dbat4 instead of dbat2
729 1.61 matt */
730 1.61 matt dsitrap_fix_dbat4[2] = 0x7fd88ba6;
731 1.61 matt dsitrap_fix_dbat4[3] = 0x7ff98ba6;
732 1.61 matt
733 1.61 matt /*
734 1.61 matt * Change it to load dbat7 instead of dbat3
735 1.61 matt */
736 1.61 matt dsitrap_fix_dbat7[0] = 0x7fde8ba6;
737 1.61 matt dsitrap_fix_dbat7[1] = 0x7fff8ba6;
738 1.61 matt }
739 1.7 matt }
740 1.1 matt }
741 1.1 matt
742 1.1 matt /*
743 1.1 matt * Set up BAT to map physical memory
744 1.1 matt */
745 1.40 garbled #ifdef PPC_OEA601
746 1.1 matt if (cpuvers == MPC601) {
747 1.40 garbled int i;
748 1.40 garbled
749 1.1 matt /*
750 1.1 matt * Set up battable to map the lowest 256 MB area.
751 1.1 matt * Map the lowest 32 MB area via BAT[0-3];
752 1.1 matt * BAT[01] are fixed, BAT[23] are floating.
753 1.1 matt */
754 1.1 matt for (i = 0; i < 32; i++) {
755 1.1 matt battable[i].batl = BATL601(i << 23,
756 1.1 matt BAT601_BSM_8M, BAT601_V);
757 1.1 matt battable[i].batu = BATU601(i << 23,
758 1.1 matt BAT601_M, BAT601_Ku, BAT601_PP_NONE);
759 1.1 matt }
760 1.24 perry __asm volatile ("mtibatu 0,%1; mtibatl 0,%0"
761 1.1 matt :: "r"(battable[0x00000000 >> 23].batl),
762 1.1 matt "r"(battable[0x00000000 >> 23].batu));
763 1.24 perry __asm volatile ("mtibatu 1,%1; mtibatl 1,%0"
764 1.1 matt :: "r"(battable[0x00800000 >> 23].batl),
765 1.1 matt "r"(battable[0x00800000 >> 23].batu));
766 1.24 perry __asm volatile ("mtibatu 2,%1; mtibatl 2,%0"
767 1.1 matt :: "r"(battable[0x01000000 >> 23].batl),
768 1.1 matt "r"(battable[0x01000000 >> 23].batu));
769 1.24 perry __asm volatile ("mtibatu 3,%1; mtibatl 3,%0"
770 1.1 matt :: "r"(battable[0x01800000 >> 23].batl),
771 1.1 matt "r"(battable[0x01800000 >> 23].batu));
772 1.61 matt }
773 1.40 garbled #endif /* PPC_OEA601 */
774 1.63 macallan
775 1.1 matt /*
776 1.1 matt * Now setup other fixed bat registers
777 1.1 matt *
778 1.1 matt * Note that we still run in real mode, and the BAT
779 1.1 matt * registers were cleared above.
780 1.1 matt */
781 1.1 matt
782 1.1 matt va_start(ap, pa);
783 1.1 matt
784 1.1 matt /*
785 1.1 matt * Add any I/O BATs specificed;
786 1.1 matt * use I/O segments on the BAT-starved 601.
787 1.1 matt */
788 1.40 garbled #ifdef PPC_OEA601
789 1.1 matt if (cpuvers == MPC601) {
790 1.1 matt while (pa != 0) {
791 1.1 matt register_t len = va_arg(ap, register_t);
792 1.1 matt mpc601_ioseg_add(pa, len);
793 1.1 matt pa = va_arg(ap, paddr_t);
794 1.1 matt }
795 1.40 garbled } else
796 1.40 garbled #endif
797 1.40 garbled {
798 1.1 matt while (pa != 0) {
799 1.1 matt register_t len = va_arg(ap, register_t);
800 1.1 matt oea_iobat_add(pa, len);
801 1.1 matt pa = va_arg(ap, paddr_t);
802 1.1 matt }
803 1.1 matt }
804 1.1 matt
805 1.1 matt va_end(ap);
806 1.1 matt
807 1.1 matt /*
808 1.1 matt * Set up battable to map all RAM regions.
809 1.1 matt */
810 1.40 garbled #ifdef PPC_OEA601
811 1.1 matt if (cpuvers == MPC601) {
812 1.1 matt for (mp = allmem; mp->size; mp++) {
813 1.22 he paddr_t paddr = mp->start & 0xff800000;
814 1.1 matt paddr_t end = mp->start + mp->size;
815 1.1 matt
816 1.1 matt do {
817 1.22 he u_int ix = paddr >> 23;
818 1.1 matt
819 1.22 he battable[ix].batl =
820 1.22 he BATL601(paddr, BAT601_BSM_8M, BAT601_V);
821 1.22 he battable[ix].batu =
822 1.22 he BATU601(paddr, BAT601_M, BAT601_Ku, BAT601_PP_NONE);
823 1.22 he paddr += (1 << 23);
824 1.22 he } while (paddr < end);
825 1.1 matt }
826 1.40 garbled } else
827 1.40 garbled #endif
828 1.40 garbled {
829 1.61 matt const register_t bat_inc = BAT_IDX2VA(1);
830 1.1 matt for (mp = allmem; mp->size; mp++) {
831 1.61 matt paddr_t paddr = mp->start & -bat_inc;
832 1.61 matt paddr_t end = roundup2(mp->start + mp->size, bat_inc);
833 1.1 matt
834 1.61 matt /*
835 1.61 matt * If the next entries are adjacent, merge them
836 1.61 matt * into this one
837 1.61 matt */
838 1.61 matt while (mp[1].size && end == (mp[1].start & -bat_inc)) {
839 1.61 matt mp++;
840 1.61 matt end = roundup2(mp->start + mp->size, bat_inc);
841 1.61 matt }
842 1.1 matt
843 1.61 matt while (paddr < end) {
844 1.61 matt register_t bl = (oeacpufeat & OEACPU_XBSEN
845 1.61 matt ? BAT_BL_2G
846 1.61 matt : BAT_BL_256M);
847 1.61 matt psize_t size = BAT_BL_TO_SIZE(bl);
848 1.61 matt u_int n = BAT_VA2IDX(size);
849 1.61 matt u_int i = BAT_VA2IDX(paddr);
850 1.61 matt
851 1.61 matt while ((paddr & (size - 1))
852 1.61 matt || paddr + size > end) {
853 1.61 matt size >>= 1;
854 1.61 matt bl = (bl >> 1) & (BAT_XBL|BAT_BL);
855 1.61 matt n >>= 1;
856 1.61 matt }
857 1.61 matt
858 1.61 matt KASSERT(size >= bat_inc);
859 1.61 matt KASSERT(n >= 1);
860 1.61 matt KASSERT(bl >= BAT_BL_8M);
861 1.61 matt
862 1.61 matt register_t batl = BATL(paddr, BAT_M, BAT_PP_RW);
863 1.61 matt register_t batu = BATU(paddr, bl, BAT_Vs);
864 1.61 matt
865 1.61 matt for (; n-- > 0; i++) {
866 1.61 matt battable[i].batl = batl;
867 1.61 matt battable[i].batu = batu;
868 1.61 matt }
869 1.61 matt paddr += size;
870 1.61 matt }
871 1.1 matt }
872 1.61 matt /*
873 1.61 matt * Set up BAT0 to only map the lowest area.
874 1.61 matt */
875 1.61 matt __asm volatile ("mtibatl 0,%0; mtibatu 0,%1;"
876 1.61 matt "mtdbatl 0,%0; mtdbatu 0,%1;"
877 1.61 matt :: "r"(battable[0].batl), "r"(battable[0].batu));
878 1.1 matt }
879 1.1 matt }
880 1.39 garbled #endif /* PPC_OEA || PPC_OEA64_BRIDGE */
881 1.1 matt
882 1.1 matt void
883 1.1 matt oea_install_extint(void (*handler)(void))
884 1.1 matt {
885 1.6 matt extern int extint[], extsize[];
886 1.6 matt extern int extint_call[];
887 1.6 matt uintptr_t offset = (uintptr_t)handler - (uintptr_t)extint_call;
888 1.66 matt #ifdef PPC_HIGH_VEC
889 1.66 matt const uintptr_t exc_exi_base = EXC_HIGHVEC + EXC_EXI;
890 1.66 matt #else
891 1.66 matt const uintptr_t exc_exi_base = EXC_EXI;
892 1.66 matt #endif
893 1.1 matt int omsr, msr;
894 1.1 matt
895 1.1 matt #ifdef DIAGNOSTIC
896 1.1 matt if (offset > 0x1ffffff)
897 1.1 matt panic("install_extint: %p too far away (%#lx)", handler,
898 1.1 matt (unsigned long) offset);
899 1.1 matt #endif
900 1.24 perry __asm volatile ("mfmsr %0; andi. %1,%0,%2; mtmsr %1"
901 1.1 matt : "=r" (omsr), "=r" (msr)
902 1.1 matt : "K" ((u_short)~PSL_EE));
903 1.6 matt extint_call[0] = (extint_call[0] & 0xfc000003) | offset;
904 1.45 phx __syncicache((void *)extint_call, sizeof extint_call[0]);
905 1.66 matt memcpy((void *)exc_exi_base, extint, (size_t)extsize);
906 1.66 matt #ifdef PPC_OEA64_BRIDGE
907 1.66 matt if ((oeacpufeat & OEACPU_64_BRIDGE) == 0) {
908 1.66 matt for (int *ip = (int *)exc_exi_base;
909 1.66 matt (uintptr_t)ip <= exc_exi_base + (size_t)extsize;
910 1.66 matt ip++) {
911 1.66 matt if ((ip[0] & MFMSR_MASK) == MFMSR
912 1.66 matt && (ip[1] & RLDICL_MASK) == RLDICL
913 1.66 matt && (ip[2] & MTMSRD_MASK) == MTMSRD) {
914 1.66 matt *ip++ = NOP;
915 1.66 matt *ip++ = NOP;
916 1.66 matt ip[0] = NOP;
917 1.67 matt } else if (*ip == RFID) {
918 1.67 matt *ip = RFI;
919 1.66 matt }
920 1.66 matt }
921 1.66 matt }
922 1.45 phx #endif
923 1.69 matt __syncicache((void *)exc_exi_base, (size_t)extsize);
924 1.66 matt
925 1.24 perry __asm volatile ("mtmsr %0" :: "r"(omsr));
926 1.1 matt }
927 1.1 matt
928 1.1 matt /*
929 1.1 matt * Machine dependent startup code.
930 1.1 matt */
931 1.1 matt void
932 1.1 matt oea_startup(const char *model)
933 1.1 matt {
934 1.1 matt uintptr_t sz;
935 1.32 christos void *v;
936 1.1 matt vaddr_t minaddr, maxaddr;
937 1.71 christos char pbuf[9], mstr[128];
938 1.1 matt
939 1.1 matt KASSERT(curcpu() != NULL);
940 1.1 matt KASSERT(lwp0.l_cpu != NULL);
941 1.55 matt KASSERT(curcpu()->ci_idepth == -1);
942 1.1 matt
943 1.47 phx sz = round_page(MSGBUFSIZE);
944 1.47 phx #ifdef MSGBUFADDR
945 1.47 phx v = (void *) MSGBUFADDR;
946 1.47 phx #else
947 1.1 matt /*
948 1.1 matt * If the msgbuf is not in segment 0, allocate KVA for it and access
949 1.1 matt * it via mapped pages. [This prevents unneeded BAT switches.]
950 1.1 matt */
951 1.32 christos v = (void *) msgbuf_paddr;
952 1.1 matt if (msgbuf_paddr + sz > SEGMENT_LENGTH) {
953 1.47 phx u_int i;
954 1.47 phx
955 1.1 matt minaddr = 0;
956 1.1 matt if (uvm_map(kernel_map, &minaddr, sz,
957 1.1 matt NULL, UVM_UNKNOWN_OFFSET, 0,
958 1.1 matt UVM_MAPFLAG(UVM_PROT_NONE, UVM_PROT_NONE,
959 1.1 matt UVM_INH_NONE, UVM_ADV_NORMAL, 0)) != 0)
960 1.1 matt panic("startup: cannot allocate VM for msgbuf");
961 1.32 christos v = (void *)minaddr;
962 1.8 thorpej for (i = 0; i < sz; i += PAGE_SIZE) {
963 1.1 matt pmap_kenter_pa(minaddr + i, msgbuf_paddr + i,
964 1.48 cegger VM_PROT_READ|VM_PROT_WRITE, 0);
965 1.1 matt }
966 1.1 matt pmap_update(pmap_kernel());
967 1.1 matt }
968 1.47 phx #endif
969 1.1 matt initmsgbuf(v, sz);
970 1.1 matt
971 1.21 lukem printf("%s%s", copyright, version);
972 1.1 matt if (model != NULL)
973 1.1 matt printf("Model: %s\n", model);
974 1.71 christos cpu_identify(mstr, sizeof(mstr));
975 1.71 christos cpu_setmodel("%s", mstr);
976 1.1 matt
977 1.1 matt format_bytes(pbuf, sizeof(pbuf), ctob((u_int)physmem));
978 1.1 matt printf("total memory = %s\n", pbuf);
979 1.1 matt
980 1.1 matt /*
981 1.1 matt * Allocate away the pages that map to 0xDEA[CDE]xxxx. Do this after
982 1.1 matt * the bufpages are allocated in case they overlap since it's not
983 1.1 matt * fatal if we can't allocate these.
984 1.1 matt */
985 1.4 matt if (KERNEL_SR == 13 || KERNEL2_SR == 14) {
986 1.4 matt int error;
987 1.4 matt minaddr = 0xDEAC0000;
988 1.4 matt error = uvm_map(kernel_map, &minaddr, 0x30000,
989 1.4 matt NULL, UVM_UNKNOWN_OFFSET, 0,
990 1.4 matt UVM_MAPFLAG(UVM_PROT_NONE, UVM_PROT_NONE, UVM_INH_NONE,
991 1.4 matt UVM_ADV_NORMAL, UVM_FLAG_FIXED));
992 1.4 matt if (error != 0 || minaddr != 0xDEAC0000)
993 1.4 matt printf("oea_startup: failed to allocate DEAD "
994 1.4 matt "ZONE: error=%d\n", error);
995 1.1 matt }
996 1.13 pk
997 1.4 matt minaddr = 0;
998 1.1 matt
999 1.1 matt /*
1000 1.1 matt * Allocate a submap for physio
1001 1.1 matt */
1002 1.1 matt phys_map = uvm_km_suballoc(kernel_map, &minaddr, &maxaddr,
1003 1.31 thorpej VM_PHYS_SIZE, 0, false, NULL);
1004 1.1 matt
1005 1.79 ad format_bytes(pbuf, sizeof(pbuf), ptoa(uvm_availmem(false)));
1006 1.1 matt printf("avail memory = %s\n", pbuf);
1007 1.73 chs
1008 1.73 chs #ifdef MULTIPROCESSOR
1009 1.73 chs kcpuset_create(&cpuset_info.cpus_running, true);
1010 1.73 chs kcpuset_create(&cpuset_info.cpus_hatched, true);
1011 1.73 chs kcpuset_create(&cpuset_info.cpus_paused, true);
1012 1.73 chs kcpuset_create(&cpuset_info.cpus_resumed, true);
1013 1.73 chs kcpuset_create(&cpuset_info.cpus_halted, true);
1014 1.73 chs
1015 1.73 chs kcpuset_set(cpuset_info.cpus_running, cpu_number());
1016 1.73 chs #endif
1017 1.1 matt }
1018 1.1 matt
1019 1.1 matt /*
1020 1.1 matt * Crash dump handling.
1021 1.1 matt */
1022 1.1 matt
1023 1.1 matt void
1024 1.1 matt oea_dumpsys(void)
1025 1.1 matt {
1026 1.1 matt printf("dumpsys: TBD\n");
1027 1.1 matt }
1028 1.1 matt
1029 1.1 matt /*
1030 1.1 matt * Convert kernel VA to physical address
1031 1.1 matt */
1032 1.1 matt paddr_t
1033 1.32 christos kvtop(void *addr)
1034 1.1 matt {
1035 1.1 matt vaddr_t va;
1036 1.1 matt paddr_t pa;
1037 1.1 matt uintptr_t off;
1038 1.1 matt extern char end[];
1039 1.1 matt
1040 1.33 macallan if (addr < (void *)end)
1041 1.1 matt return (paddr_t)addr;
1042 1.1 matt
1043 1.1 matt va = trunc_page((vaddr_t)addr);
1044 1.1 matt off = (uintptr_t)addr - va;
1045 1.1 matt
1046 1.31 thorpej if (pmap_extract(pmap_kernel(), va, &pa) == false) {
1047 1.1 matt /*printf("kvtop: zero page frame (va=0x%x)\n", addr);*/
1048 1.1 matt return (paddr_t)addr;
1049 1.1 matt }
1050 1.1 matt
1051 1.1 matt return(pa + off);
1052 1.1 matt }
1053 1.1 matt
1054 1.1 matt /*
1055 1.1 matt * Allocate vm space and mapin the I/O address
1056 1.1 matt */
1057 1.1 matt void *
1058 1.59 matt mapiodev(paddr_t pa, psize_t len, bool prefetchable)
1059 1.1 matt {
1060 1.1 matt paddr_t faddr;
1061 1.1 matt vaddr_t taddr, va;
1062 1.1 matt int off;
1063 1.1 matt
1064 1.1 matt faddr = trunc_page(pa);
1065 1.1 matt off = pa - faddr;
1066 1.1 matt len = round_page(off + len);
1067 1.20 yamt va = taddr = uvm_km_alloc(kernel_map, len, 0, UVM_KMF_VAONLY);
1068 1.1 matt
1069 1.1 matt if (va == 0)
1070 1.1 matt return NULL;
1071 1.1 matt
1072 1.8 thorpej for (; len > 0; len -= PAGE_SIZE) {
1073 1.59 matt pmap_kenter_pa(taddr, faddr, VM_PROT_READ | VM_PROT_WRITE,
1074 1.59 matt (prefetchable ? PMAP_MD_PREFETCHABLE : PMAP_NOCACHE));
1075 1.8 thorpej faddr += PAGE_SIZE;
1076 1.8 thorpej taddr += PAGE_SIZE;
1077 1.1 matt }
1078 1.1 matt pmap_update(pmap_kernel());
1079 1.1 matt return (void *)(va + off);
1080 1.1 matt }
1081 1.27 matt
1082 1.27 matt void
1083 1.27 matt unmapiodev(vaddr_t va, vsize_t len)
1084 1.27 matt {
1085 1.27 matt paddr_t faddr;
1086 1.27 matt
1087 1.28 freza if (! va)
1088 1.28 freza return;
1089 1.28 freza
1090 1.27 matt faddr = trunc_page(va);
1091 1.27 matt len = round_page(va - faddr + len);
1092 1.27 matt
1093 1.27 matt pmap_kremove(faddr, len);
1094 1.27 matt pmap_update(pmap_kernel());
1095 1.27 matt uvm_km_free(kernel_map, faddr, len, UVM_KMF_VAONLY);
1096 1.27 matt }
1097 1.34 yamt
1098 1.34 yamt void
1099 1.34 yamt trap0(void *lr)
1100 1.34 yamt {
1101 1.34 yamt panic("call to null-ptr from %p", lr);
1102 1.34 yamt }
1103