pci.c revision 1.1.4.2 1 1.1.4.2 mrg /* $NetBSD: pci.c,v 1.1.4.2 2012/06/02 11:09:07 mrg Exp $ */
2 1.1.4.2 mrg
3 1.1.4.2 mrg /*
4 1.1.4.2 mrg * Copyright (C) 1995-1997 Gary Thomas (gdt (at) linuxppc.org)
5 1.1.4.2 mrg * All rights reserved.
6 1.1.4.2 mrg *
7 1.1.4.2 mrg * Adapted from a program by:
8 1.1.4.2 mrg * Steve Sellgren
9 1.1.4.2 mrg * San Francisco Indigo Company
10 1.1.4.2 mrg * sfindigo!sellgren (at) uunet.uu.net
11 1.1.4.2 mrg * Adapted for Moto boxes by:
12 1.1.4.2 mrg * Pat Kane & Mark Scott, 1996
13 1.1.4.2 mrg * Fixed for IBM/PowerStack II Pat Kane 1997
14 1.1.4.2 mrg *
15 1.1.4.2 mrg * Redistribution and use in source and binary forms, with or without
16 1.1.4.2 mrg * modification, are permitted provided that the following conditions
17 1.1.4.2 mrg * are met:
18 1.1.4.2 mrg * 1. Redistributions of source code must retain the above copyright
19 1.1.4.2 mrg * notice, this list of conditions and the following disclaimer.
20 1.1.4.2 mrg * 2. Redistributions in binary form must reproduce the above copyright
21 1.1.4.2 mrg * notice, this list of conditions and the following disclaimer in the
22 1.1.4.2 mrg * documentation and/or other materials provided with the distribution.
23 1.1.4.2 mrg * 3. All advertising materials mentioning features or use of this software
24 1.1.4.2 mrg * must display the following acknowledgement:
25 1.1.4.2 mrg * This product includes software developed by Gary Thomas.
26 1.1.4.2 mrg * 4. The name of the author may not be used to endorse or promote products
27 1.1.4.2 mrg * derived from this software without specific prior written permission.
28 1.1.4.2 mrg *
29 1.1.4.2 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
30 1.1.4.2 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
31 1.1.4.2 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
32 1.1.4.2 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
33 1.1.4.2 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
34 1.1.4.2 mrg * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
35 1.1.4.2 mrg * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
36 1.1.4.2 mrg * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
37 1.1.4.2 mrg * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
38 1.1.4.2 mrg * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 1.1.4.2 mrg */
40 1.1.4.2 mrg
41 1.1.4.2 mrg #include <lib/libsa/stand.h>
42 1.1.4.2 mrg #include <sys/bswap.h>
43 1.1.4.2 mrg #include <dev/pci/pcireg.h>
44 1.1.4.2 mrg
45 1.1.4.2 mrg #include "boot.h"
46 1.1.4.2 mrg
47 1.1.4.2 mrg #define PCI_NSLOTS 8
48 1.1.4.2 mrg #define PCI_NREGS 10
49 1.1.4.2 mrg
50 1.1.4.2 mrg /*
51 1.1.4.2 mrg * should use devfunc number/indirect method to be totally safe on
52 1.1.4.2 mrg * all machines, this works for now on 3 slot Moto boxes
53 1.1.4.2 mrg */
54 1.1.4.2 mrg
55 1.1.4.2 mrg #define PCI_CONFIG_SPACE_BASE 0x80800000
56 1.1.4.2 mrg #define PCI_CONFIG_SPACE(d, f) \
57 1.1.4.2 mrg (u_long *)(PCI_CONFIG_SPACE_BASE | (1 << (d)) | ((f) << 8))
58 1.1.4.2 mrg
59 1.1.4.2 mrg #define DEVID (PCI_ID_REG >> 2)
60 1.1.4.2 mrg #define CMD (PCI_COMMAND_STATUS_REG >> 2)
61 1.1.4.2 mrg #define CLASS (PCI_CLASS_REG >> 2)
62 1.1.4.2 mrg #define BAR_BASE (PCI_MAPREG_START >> 2)
63 1.1.4.2 mrg
64 1.1.4.2 mrg struct PCI_cinfo {
65 1.1.4.2 mrg u_long *config_addr;
66 1.1.4.2 mrg u_long regs[PCI_NREGS];
67 1.1.4.2 mrg } PCI_slots[PCI_NSLOTS] = {
68 1.1.4.2 mrg { (u_long *)0x80808000, {0xDEADBEEF,} },
69 1.1.4.2 mrg { (u_long *)0x80800800, {0xDEADBEEF,} },
70 1.1.4.2 mrg { (u_long *)0x80801000, {0xDEADBEEF,} },
71 1.1.4.2 mrg { (u_long *)0x80802000, {0xDEADBEEF,} },
72 1.1.4.2 mrg { (u_long *)0x80804000, {0xDEADBEEF,} },
73 1.1.4.2 mrg { (u_long *)0x80810000, {0xDEADBEEF,} },
74 1.1.4.2 mrg { (u_long *)0x80820000, {0xDEADBEEF,} },
75 1.1.4.2 mrg { (u_long *)0x80840000, {0xDEADBEEF,} },
76 1.1.4.2 mrg };
77 1.1.4.2 mrg
78 1.1.4.2 mrg /*
79 1.1.4.2 mrg * The following code modifies the PCI Command register
80 1.1.4.2 mrg * to enable memory and I/O accesses.
81 1.1.4.2 mrg */
82 1.1.4.2 mrg void
83 1.1.4.2 mrg enablePCI(int slot, int io, int mem, int master)
84 1.1.4.2 mrg {
85 1.1.4.2 mrg volatile u_char *ppci;
86 1.1.4.2 mrg u_char enable = 0;
87 1.1.4.2 mrg
88 1.1.4.2 mrg if (io)
89 1.1.4.2 mrg enable |= PCI_COMMAND_IO_ENABLE;
90 1.1.4.2 mrg if (mem)
91 1.1.4.2 mrg enable |= PCI_COMMAND_MEM_ENABLE;
92 1.1.4.2 mrg if (master)
93 1.1.4.2 mrg enable |= PCI_COMMAND_MASTER_ENABLE;
94 1.1.4.2 mrg
95 1.1.4.2 mrg ppci = (u_char *)&PCI_slots[slot].config_addr[CMD];
96 1.1.4.2 mrg *ppci = enable;
97 1.1.4.2 mrg __asm volatile("eieio");
98 1.1.4.2 mrg }
99 1.1.4.2 mrg
100 1.1.4.2 mrg int
101 1.1.4.2 mrg PCISlotnum(u_int bus, u_int dev, u_int func)
102 1.1.4.2 mrg {
103 1.1.4.2 mrg u_long *tag;
104 1.1.4.2 mrg int i;
105 1.1.4.2 mrg
106 1.1.4.2 mrg if (bus != 0 ||
107 1.1.4.2 mrg dev < 8 || dev > 18 ||
108 1.1.4.2 mrg func > 7)
109 1.1.4.2 mrg return -1;
110 1.1.4.2 mrg
111 1.1.4.2 mrg tag = PCI_CONFIG_SPACE(dev, func);
112 1.1.4.2 mrg for (i = 0; i < sizeof(PCI_slots) / sizeof(struct PCI_cinfo); i++)
113 1.1.4.2 mrg if (tag == PCI_slots[i].config_addr)
114 1.1.4.2 mrg return i;
115 1.1.4.2 mrg return -1;
116 1.1.4.2 mrg }
117 1.1.4.2 mrg
118 1.1.4.2 mrg /* return mapped address for I/O or Memory */
119 1.1.4.2 mrg u_long
120 1.1.4.2 mrg PCIAddress(int slotnum, u_int bar, int type)
121 1.1.4.2 mrg {
122 1.1.4.2 mrg struct PCI_cinfo *pslot;
123 1.1.4.2 mrg
124 1.1.4.2 mrg if (bar >= 6)
125 1.1.4.2 mrg return 0xffffffff;
126 1.1.4.2 mrg
127 1.1.4.2 mrg pslot = &PCI_slots[slotnum];
128 1.1.4.2 mrg
129 1.1.4.2 mrg if (pslot->regs[DEVID] == 0xffffffff ||
130 1.1.4.2 mrg PCI_MAPREG_TYPE(pslot->regs[BAR_BASE + bar]) != type)
131 1.1.4.2 mrg return 0xffffffff;
132 1.1.4.2 mrg
133 1.1.4.2 mrg return PCI_MAPREG_MEM_ADDR(pslot->regs[BAR_BASE + bar]);
134 1.1.4.2 mrg }
135 1.1.4.2 mrg
136 1.1.4.2 mrg void
137 1.1.4.2 mrg unlockVideo(int slot)
138 1.1.4.2 mrg {
139 1.1.4.2 mrg volatile u_int8_t *ppci;
140 1.1.4.2 mrg
141 1.1.4.2 mrg ppci = (u_int8_t *)PCI_slots[slot].config_addr;
142 1.1.4.2 mrg ppci[4] = 0x0003; /* enable memory and IO Access */
143 1.1.4.2 mrg #if 0
144 1.1.4.2 mrg ppci[0x10] = 0x00000; /* Turn off memory mapping */
145 1.1.4.2 mrg ppci[0x11] = 0x00000; /* mem base = 0 */
146 1.1.4.2 mrg ppci[0x12] = 0x00000;
147 1.1.4.2 mrg ppci[0x13] = 0x00000;
148 1.1.4.2 mrg #endif
149 1.1.4.2 mrg __asm__ volatile("eieio");
150 1.1.4.2 mrg
151 1.1.4.2 mrg outb(0x3d4, 0x11);
152 1.1.4.2 mrg outb(0x3d5, 0x0e); /* unlock CR0-CR7 */
153 1.1.4.2 mrg }
154 1.1.4.2 mrg
155 1.1.4.2 mrg int
156 1.1.4.2 mrg scan_PCI(int start)
157 1.1.4.2 mrg {
158 1.1.4.2 mrg int slot, r;
159 1.1.4.2 mrg struct PCI_cinfo *pslot;
160 1.1.4.2 mrg int VGAslot = -1;
161 1.1.4.2 mrg int highVGAslot = 0;
162 1.1.4.2 mrg
163 1.1.4.2 mrg for (slot = start + 1; slot < PCI_NSLOTS; slot++) {
164 1.1.4.2 mrg pslot = &PCI_slots[slot];
165 1.1.4.2 mrg for (r = 0; r < PCI_NREGS; r++)
166 1.1.4.2 mrg pslot->regs[r] = bswap32(pslot->config_addr[r]);
167 1.1.4.2 mrg if (pslot->regs[DEVID] != 0xffffffff) {
168 1.1.4.2 mrg /* we have a card */
169 1.1.4.2 mrg if (((pslot->regs[CLASS] & 0xffffff00) ==
170 1.1.4.2 mrg 0x03000000) ||
171 1.1.4.2 mrg ((pslot->regs[CLASS] & 0xffffff00) ==
172 1.1.4.2 mrg 0x00010000)) {
173 1.1.4.2 mrg /* it's a VGA card */
174 1.1.4.2 mrg highVGAslot = slot;
175 1.1.4.2 mrg if ((pslot->regs[CMD] & 0x03)) {
176 1.1.4.2 mrg /* fW enabled it */
177 1.1.4.2 mrg VGAslot = slot;
178 1.1.4.2 mrg break;
179 1.1.4.2 mrg }
180 1.1.4.2 mrg }
181 1.1.4.2 mrg }
182 1.1.4.2 mrg }
183 1.1.4.2 mrg return VGAslot;
184 1.1.4.2 mrg }
185 1.1.4.2 mrg
186 1.1.4.2 mrg int
187 1.1.4.2 mrg PCI_vendor(int slotnum)
188 1.1.4.2 mrg {
189 1.1.4.2 mrg struct PCI_cinfo *pslot = &PCI_slots[slotnum];
190 1.1.4.2 mrg
191 1.1.4.2 mrg return (pslot->regs[DEVID] & 0xffff);
192 1.1.4.2 mrg }
193