Home | History | Annotate | Line # | Download | only in starfive
jh7100_clkc.c revision 1.5
      1 /* $NetBSD: jh7100_clkc.c,v 1.5 2025/01/18 17:20:05 skrll Exp $ */
      2 
      3 /*-
      4  * Copyright (c) 2023 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Nick Hudson
      9  *
     10  * Redistribution and use in source and binary forms, with or without
     11  * modification, are permitted provided that the following conditions
     12  * are met:
     13  * 1. Redistributions of source code must retain the above copyright
     14  *    notice, this list of conditions and the following disclaimer.
     15  * 2. Redistributions in binary form must reproduce the above copyright
     16  *    notice, this list of conditions and the following disclaimer in the
     17  *    documentation and/or other materials provided with the distribution.
     18  *
     19  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  * POSSIBILITY OF SUCH DAMAGE.
     30  */
     31 
     32 #include <sys/cdefs.h>
     33 __KERNEL_RCSID(0, "$NetBSD: jh7100_clkc.c,v 1.5 2025/01/18 17:20:05 skrll Exp $");
     34 
     35 #include <sys/param.h>
     36 
     37 #include <sys/bus.h>
     38 #include <sys/device.h>
     39 
     40 #include <dev/clk/clk_backend.h>
     41 
     42 #include <dev/fdt/fdtvar.h>
     43 
     44 #include <riscv/starfive/jh71x0_clkc.h>
     45 
     46 
     47 #define JH7100_CLK_CPUNDBUS_ROOT	0
     48 #define JH7100_CLK_DSP_ROOT		2
     49 #define JH7100_CLK_GMACUSB_ROOT		3
     50 #define JH7100_CLK_PERH0_ROOT		4
     51 #define JH7100_CLK_PERH1_ROOT		5
     52 #define JH7100_CLK_VOUT_ROOT		7
     53 #define JH7100_CLK_AUDIO_ROOT		8
     54 #define JH7100_CLK_VOUTBUS_ROOT		11
     55 #define JH7100_CLK_CPUNBUS_ROOT_DIV	12
     56 #define JH7100_CLK_DSP_ROOT_DIV		13
     57 #define JH7100_CLK_PERH0_SRC		14
     58 #define JH7100_CLK_PERH1_SRC		15
     59 #define JH7100_CLK_PLL2_REF		19
     60 #define JH7100_CLK_CPU_CORE		20
     61 #define JH7100_CLK_CPU_AXI		21
     62 #define JH7100_CLK_AHB_BUS		22
     63 #define JH7100_CLK_APB1_BUS		23
     64 #define JH7100_CLK_APB2_BUS		24
     65 #define JH7100_CLK_DOM7AHB_BUS		26
     66 #define JH7100_CLK_SGDMA2P_AXI		31
     67 #define JH7100_CLK_SGDMA2P_AHB		33
     68 #define JH7100_CLK_VP6_CORE		38
     69 #define JH7100_CLK_JPEG_APB		50
     70 #define JH7100_CLK_SGDMA1P_BUS		84
     71 #define JH7100_CLK_SGDMA1P_AXI		85
     72 #define JH7100_CLK_AUDIO_DIV		95
     73 #define JH7100_CLK_AUDIO_SRC		96
     74 #define JH7100_CLK_AUDIO_12288		97
     75 #define JH7100_CLK_VOUT_SRC		109
     76 #define JH7100_CLK_DISPBUS_SRC		110
     77 #define JH7100_CLK_DISP_BUS		111
     78 #define JH7100_CLK_DISP_AXI		112
     79 #define JH7100_CLK_SDIO0_AHB		114
     80 #define JH7100_CLK_SDIO0_CCLKINT	115
     81 #define JH7100_CLK_SDIO0_CCLKINT_INV	116
     82 #define JH7100_CLK_SDIO1_AHB		117
     83 #define JH7100_CLK_SDIO1_CCLKINT	118
     84 #define JH7100_CLK_SDIO1_CCLKINT_INV	119
     85 #define JH7100_CLK_GMAC_AHB		120
     86 #define JH7100_CLK_GMAC_ROOT_DIV	121
     87 #define JH7100_CLK_GMAC_PTP_REF		122
     88 #define JH7100_CLK_GMAC_GTX		123
     89 #define JH7100_CLK_GMAC_RMII_TX		124
     90 #define JH7100_CLK_GMAC_RMII_RX		125
     91 #define JH7100_CLK_GMAC_TX		126
     92 #define JH7100_CLK_GMAC_TX_INV		127
     93 #define JH7100_CLK_GMAC_RX_PRE		128
     94 #define JH7100_CLK_GMAC_RX_INV		129
     95 #define JH7100_CLK_GMAC_RMII		130
     96 #define JH7100_CLK_GMAC_TOPHYREF	131
     97 #define JH7100_CLK_QSPI_AHB		137
     98 #define JH7100_CLK_SEC_AHB		140
     99 #define JH7100_CLK_TRNG_APB		144
    100 #define JH7100_CLK_OTP_APB		145
    101 #define JH7100_CLK_UART0_APB		146
    102 #define JH7100_CLK_UART0_CORE		147
    103 #define JH7100_CLK_UART1_APB		148
    104 #define JH7100_CLK_UART1_CORE		149
    105 #define JH7100_CLK_SPI0_APB		150
    106 #define JH7100_CLK_SPI0_CORE		151
    107 #define JH7100_CLK_SPI1_APB		152
    108 #define JH7100_CLK_SPI1_CORE		153
    109 #define JH7100_CLK_I2C0_APB		154
    110 #define JH7100_CLK_I2C0_CORE		155
    111 #define JH7100_CLK_I2C1_APB		156
    112 #define JH7100_CLK_I2C1_CORE		157
    113 #define JH7100_CLK_GPIO_APB		158
    114 #define JH7100_CLK_UART2_APB		159
    115 #define JH7100_CLK_UART2_CORE		160
    116 #define JH7100_CLK_UART3_APB		161
    117 #define JH7100_CLK_UART3_CORE		162
    118 #define JH7100_CLK_SPI2_APB		163
    119 #define JH7100_CLK_SPI2_CORE		164
    120 #define JH7100_CLK_SPI3_APB		165
    121 #define JH7100_CLK_SPI3_CORE		166
    122 #define JH7100_CLK_I2C2_APB		167
    123 #define JH7100_CLK_I2C2_CORE		168
    124 #define JH7100_CLK_I2C3_APB		169
    125 #define JH7100_CLK_I2C3_CORE		170
    126 #define JH7100_CLK_WDTIMER_APB		171
    127 #define JH7100_CLK_WDT_CORE		172
    128 #define JH7100_CLK_PWM_APB		181
    129 
    130 #define JH7100_CLK_PLL0_OUT		186
    131 #define JH7100_CLK_PLL1_OUT		187
    132 #define JH7100_CLK_PLL2_OUT		188
    133 
    134 #define JH7100_NCLKS			189
    135 
    136 #define JH7100_AUDCLK_ADC_MCLK		0
    137 #define JH7100_AUDCLK_I2S1_MCLK		1
    138 #define JH7100_AUDCLK_I2SADC_APB	2
    139 #define JH7100_AUDCLK_I2SADC_BCLK	3
    140 #define JH7100_AUDCLK_I2SADC_BCLK_N	4
    141 #define JH7100_AUDCLK_I2SADC_LRCLK	5
    142 #define JH7100_AUDCLK_PDM_APB		6
    143 #define JH7100_AUDCLK_PDM_MCLK		7
    144 #define JH7100_AUDCLK_I2SVAD_APB	8
    145 #define JH7100_AUDCLK_SPDIF		9
    146 #define JH7100_AUDCLK_SPDIF_APB		10
    147 #define JH7100_AUDCLK_PWMDAC_APB	11
    148 #define JH7100_AUDCLK_DAC_MCLK		12
    149 #define JH7100_AUDCLK_I2SDAC_APB	13
    150 #define JH7100_AUDCLK_I2SDAC_BCLK	14
    151 #define JH7100_AUDCLK_I2SDAC_BCLK_N	15
    152 #define JH7100_AUDCLK_I2SDAC_LRCLK	16
    153 #define JH7100_AUDCLK_I2S1_APB		17
    154 #define JH7100_AUDCLK_I2S1_BCLK		18
    155 #define JH7100_AUDCLK_I2S1_BCLK_N	19
    156 #define JH7100_AUDCLK_I2S1_LRCLK	20
    157 #define JH7100_AUDCLK_I2SDAC16K_APB	21
    158 #define JH7100_AUDCLK_APB0_BUS		22
    159 #define JH7100_AUDCLK_DMA1P_AHB		23
    160 #define JH7100_AUDCLK_USB_APB		24
    161 #define JH7100_AUDCLK_USB_LPM		25
    162 #define JH7100_AUDCLK_USB_STB		26
    163 #define JH7100_AUDCLK_APB_EN		27
    164 #define JH7100_AUDCLK_VAD_MEM		28
    165 
    166 #define JH7100_AUDCLK_NCLKS		29
    167 
    168 
    169 static const char *cpundbus_root_parents[] = {
    170 	"osc_sys", "pll0_out", "pll1_out", "pll2_out",
    171 };
    172 
    173 static const char *dsp_root_parents[] = {
    174 	"osc_sys", "pll0_out", "pll1_out", "pll2_out",
    175 };
    176 
    177 static const char *gmacusb_root_parents[] = {
    178 	"osc_sys", "pll0_out", "pll2_out",
    179 };
    180 
    181 static const char *perh0_root_parents[] = {
    182 	"osc_sys", "pll0_out",
    183 };
    184 
    185 static const char *perh1_root_parents[] = {
    186 	"osc_sys", "pll2_out",
    187 };
    188 
    189 static const char *pll2_refclk_parents[] = {
    190 	"osc_sys", "osc_aud",
    191 };
    192 
    193 static const char *vout_root_parents[] = {
    194 	"osc_aud", "pll0_out", "pll2_out",
    195 };
    196 
    197 static const char *gmac_rx_pre_parents[] = {
    198 	"gmac_gr_mii_rxclk", "gmac_rmii_rxclk",
    199 };
    200 
    201 static const char *gmac_tx_parents[] = {
    202 	"gmac_gtxclk", "gmac_tx_inv", "gmac_rmii_txclk",
    203 };
    204 
    205 
    206 static struct jh71x0_clkc_clk jh7100_clocks[] = {
    207 	JH71X0CLKC_FIXED_FACTOR(JH7100_CLK_PLL0_OUT,	"pll0_out",	"osc_sys",	1, 40),
    208 	JH71X0CLKC_FIXED_FACTOR(JH7100_CLK_PLL1_OUT,	"pll1_out",	"osc_sys",	1, 64),
    209 	JH71X0CLKC_FIXED_FACTOR(JH7100_CLK_PLL2_OUT,	"pll2_out",	"pll2_refclk",	1, 55),
    210 
    211 	JH71X0CLKC_MUX(JH7100_CLK_CPUNDBUS_ROOT,	"cpundbus_root", cpundbus_root_parents),
    212 	JH71X0CLKC_MUX(JH7100_CLK_DSP_ROOT, 		"dsp_root",	 dsp_root_parents),
    213 	JH71X0CLKC_MUX(JH7100_CLK_GMACUSB_ROOT,		"gmacusb_root",  gmacusb_root_parents),
    214 	JH71X0CLKC_MUX(JH7100_CLK_PERH0_ROOT,   	"perh0_root",    perh0_root_parents),
    215 	JH71X0CLKC_MUX(JH7100_CLK_PERH1_ROOT,   	"perh1_root",    perh1_root_parents),
    216 	JH71X0CLKC_MUX(JH7100_CLK_PLL2_REF,		"pll2_refclk",   pll2_refclk_parents),
    217 
    218 	JH71X0CLKC_MUX(JH7100_CLK_VOUT_ROOT,		"vout_root",	 vout_root_parents),
    219 	JH71X0CLKC_MUX(JH7100_CLK_VOUTBUS_ROOT,		"voutbus_root",	 vout_root_parents),
    220 
    221 	JH71X0CLKC_MUX_FLAGS(JH7100_CLK_GMAC_TX,	"gmac_tx",	gmac_tx_parents, CLK_SET_RATE_PARENT),
    222 
    223 	JH71X0CLKC_MUX(JH7100_CLK_GMAC_RX_PRE,		"gmac_rx_pre",  gmac_rx_pre_parents),
    224 
    225 	JH71X0CLKC_DIV(JH7100_CLK_CPUNBUS_ROOT_DIV,	"cpunbus_root_div",
    226 									 2, "cpundbus_root"),
    227 	JH71X0CLKC_DIV(JH7100_CLK_PERH0_SRC,		"perh0_src",	 4, "perh0_root"),
    228 	JH71X0CLKC_DIV(JH7100_CLK_PERH1_SRC,		"perh1_src",	 4, "perh1_root"),
    229 
    230 	JH71X0CLKC_DIV(JH7100_CLK_AHB_BUS,		"ahb_bus",	 8, "cpunbus_root_div"),
    231 	JH71X0CLKC_DIV(JH7100_CLK_APB1_BUS,		"apb1_bus",	 8, "ahb_bus"),
    232 	JH71X0CLKC_DIV(JH7100_CLK_APB2_BUS,		"apb2_bus",	 8, "ahb_bus"),
    233 	JH71X0CLKC_DIV(JH7100_CLK_CPU_CORE,		"cpu_core",	 8, "cpunbus_root_div"),
    234 	JH71X0CLKC_DIV(JH7100_CLK_CPU_AXI,		"cpu_axi",	 8, "cpu_core"),
    235 	JH71X0CLKC_DIV(JH7100_CLK_GMAC_ROOT_DIV,	"gmac_root_div", 8, "gmacusb_root"),
    236 	JH71X0CLKC_DIV(JH7100_CLK_DSP_ROOT_DIV,		"dsp_root_div",	 4, "dsp_root"),
    237 	JH71X0CLKC_DIV(JH7100_CLK_SGDMA1P_BUS,		"sgdma1p_bus",	 8, "cpunbus_root_div"),
    238 
    239 	JH71X0CLKC_DIV(JH7100_CLK_DISPBUS_SRC,		"dispbus_src",	 4, "voutbus_root"),
    240 
    241 	JH71X0CLKC_DIV(JH7100_CLK_DISP_BUS,		"disp_bus",	 4, "dispbus_src"),
    242 
    243 	JH71X0CLKC_GATE(JH7100_CLK_UART0_APB,		"uart0_apb",	"apb1_bus"),
    244 	JH71X0CLKC_GATE(JH7100_CLK_UART1_APB,		"uart1_apb",	"apb1_bus"),
    245 	JH71X0CLKC_GATE(JH7100_CLK_UART2_APB,		"uart2_apb",	"apb2_bus"),
    246 	JH71X0CLKC_GATE(JH7100_CLK_UART3_APB,		"uart3_apb",	"apb2_bus"),
    247 	JH71X0CLKC_GATE(JH7100_CLK_SGDMA2P_AXI,		"sgdma2p_axi",	"cpu_axi"),
    248 	JH71X0CLKC_GATE(JH7100_CLK_SGDMA2P_AHB,		"sgdma2p_ahb",	"ahb_bus"),
    249 	JH71X0CLKC_GATE(JH7100_CLK_SGDMA1P_AXI,		"sgdma1p_axi",	"sgdma1p_bus"),
    250 	JH71X0CLKC_GATE(JH7100_CLK_GPIO_APB,		"gpio_apb",	"apb1_bus"),
    251 	JH71X0CLKC_GATE(JH7100_CLK_I2C0_APB,		"i2c0_apb",	"apb1_bus"),
    252 	JH71X0CLKC_GATE(JH7100_CLK_I2C1_APB,		"i2c1_apb",	"apb1_bus"),
    253 	JH71X0CLKC_GATE(JH7100_CLK_I2C2_APB,		"i2c2_apb",	"apb2_bus"),
    254 	JH71X0CLKC_GATE(JH7100_CLK_I2C3_APB,		"i2c3_apb",	"apb2_bus"),
    255 	JH71X0CLKC_GATE(JH7100_CLK_TRNG_APB,		"trng_apb",	"apb1_bus"),
    256 	JH71X0CLKC_GATE(JH7100_CLK_SEC_AHB,		"sec_ahb",	"ahb_bus"),
    257 	JH71X0CLKC_GATE(JH7100_CLK_GMAC_AHB,		"gmac_ahb",	"ahb_bus"),
    258 	JH71X0CLKC_GATE(JH7100_CLK_GMAC_AHB,		"gmac_ahb",	"ahb_bus"),
    259 	JH71X0CLKC_GATE(JH7100_CLK_JPEG_APB,		"jpeg_apb",	"apb1_bus"),
    260 	JH71X0CLKC_GATE(JH7100_CLK_PWM_APB,		"pwm_apb",	"apb2_bus"),
    261 	JH71X0CLKC_GATE(JH7100_CLK_QSPI_AHB,		"qspi_ahb",	"ahb_bus"),
    262 	JH71X0CLKC_GATE(JH7100_CLK_SPI0_APB,		"spi0_apb",	"apb1_bus"),
    263 	JH71X0CLKC_GATE(JH7100_CLK_SPI1_APB,		"spi1_apb",	"apb1_bus"),
    264 	JH71X0CLKC_GATE(JH7100_CLK_SPI2_APB,		"spi2_apb",	"apb2_bus"),
    265 	JH71X0CLKC_GATE(JH7100_CLK_SPI3_APB,		"spi3_apb",	"apb2_bus"),
    266 	JH71X0CLKC_GATE(JH7100_CLK_SDIO0_AHB,		"sdio0_ahb",	"ahb_bus"),
    267 	JH71X0CLKC_GATE(JH7100_CLK_SDIO1_AHB,		"sdio1_ahb",	"ahb_bus"),
    268 	JH71X0CLKC_GATE(JH7100_CLK_OTP_APB,		"otp_apb",	"apb1_bus"),
    269 	JH71X0CLKC_GATE(JH7100_CLK_DOM7AHB_BUS,		"dom7ahb_bus",  "ahb_bus"),
    270 	JH71X0CLKC_GATE(JH7100_CLK_AUDIO_SRC,		"audio_src",	"audio_div"),
    271 	JH71X0CLKC_GATE(JH7100_CLK_AUDIO_12288,		"audio_12288",	"osc_aud"),
    272 
    273 	JH71X0CLKC_GATE(JH7100_CLK_DISP_AXI,		"disp_axi",	"disp_bus"),
    274 
    275 	JH71X0CLKC_GATE(JH7100_CLK_GMAC_RMII,		"gmac_rmii",	"gmac_rmii_ref"),
    276 
    277 	JH71X0CLKC_GATE(JH7100_CLK_WDTIMER_APB,		"wdtimer_apb",	"apb2_bus"),
    278 
    279 	JH71X0CLKC_GATEDIV(JH7100_CLK_UART0_CORE,	"uart0_core",		 63, "perh1_src"),
    280 	JH71X0CLKC_GATEDIV(JH7100_CLK_UART1_CORE,	"uart1_core",		 63, "perh1_src"),
    281 	JH71X0CLKC_GATEDIV(JH7100_CLK_UART2_CORE,	"uart2_core",		 63, "perh0_src"),
    282 	JH71X0CLKC_GATEDIV(JH7100_CLK_UART3_CORE,	"uart3_core",		 63, "perh0_src"),
    283 	JH71X0CLKC_GATEDIV(JH7100_CLK_I2C0_CORE,	"i2c0_core",		 63, "perh1_src"),
    284 	JH71X0CLKC_GATEDIV(JH7100_CLK_I2C1_CORE,	"i2c1_core",		 63, "perh1_src"),
    285 	JH71X0CLKC_GATEDIV(JH7100_CLK_I2C2_CORE,	"i2c2_core",		 63, "perh0_src"),
    286 	JH71X0CLKC_GATEDIV(JH7100_CLK_I2C3_CORE,	"i2c3_core",		 63, "perh0_src"),
    287 	JH71X0CLKC_GATEDIV(JH7100_CLK_GMAC_PTP_REF,	"gmac_ptp_refclk",	 31, "gmac_root_div"),
    288 	JH71X0CLKC_GATEDIV(JH7100_CLK_VP6_CORE,		"vp6_core",		  4, "dsp_root_div"),
    289 	JH71X0CLKC_GATEDIV(JH7100_CLK_VP6_CORE,		"vp6_core",		  4, "dsp_root_div"),
    290 	JH71X0CLKC_GATEDIV(JH7100_CLK_SPI0_CORE,	"spi0_core",		 63, "perh1_src"),
    291 	JH71X0CLKC_GATEDIV(JH7100_CLK_SPI1_CORE,	"spi1_core",		 63, "perh1_src"),
    292 	JH71X0CLKC_GATEDIV(JH7100_CLK_SPI2_CORE,	"spi2_core",		 63, "perh0_src"),
    293 	JH71X0CLKC_GATEDIV(JH7100_CLK_SPI3_CORE,	"spi3_core",		 63, "perh0_src"),
    294 	JH71X0CLKC_GATEDIV(JH7100_CLK_VP6_CORE,		"vp6_core",		  4, "dsp_root_div"),
    295 	JH71X0CLKC_GATEDIV(JH7100_CLK_SDIO0_CCLKINT,	"sdio0_cclkint",	 24, "perh0_src"),
    296 	JH71X0CLKC_GATEDIV(JH7100_CLK_SDIO1_CCLKINT, 	"sdio1_cclkint",	 24, "perh1_src"),
    297 	JH71X0CLKC_GATEDIV(JH7100_CLK_AUDIO_ROOT,	"audio_root",		  8, "pll0_out"),
    298 	JH71X0CLKC_GATEDIV(JH7100_CLK_VOUT_SRC,		"vout_src",		  4, "vout_root"),
    299 	JH71X0CLKC_GATEDIV(JH7100_CLK_WDT_CORE,		"wdt_coreclk",		 63, "perh0_src"),
    300 	JH71X0CLKC_GATEDIV(JH7100_CLK_GMAC_GTX,		"gmac_gtxclk",		255, "gmac_root_div"),
    301 	JH71X0CLKC_GATEDIV(JH7100_CLK_GMAC_RMII_TX,	"gmac_rmii_txclk",	  8, "gmac_rmii_ref"),
    302 	JH71X0CLKC_GATEDIV(JH7100_CLK_GMAC_RMII_RX,	"gmac_rmii_rxclk",	  8, "gmac_rmii_ref"),
    303 	JH71X0CLKC_GATEDIV(JH7100_CLK_GMAC_TOPHYREF,	"gmac_tophyref",	127, "gmac_root_div"),
    304 
    305 	JH71X0CLKC_FRACDIV(JH7100_CLK_AUDIO_DIV,	"audio_div",		"audio_root"),
    306 
    307 	JH71X0CLKC_INV(JH7100_CLK_SDIO0_CCLKINT_INV,	"sdio0_cclkint_inv",	"sdio0_cclkint"),
    308 	JH71X0CLKC_INV(JH7100_CLK_SDIO1_CCLKINT_INV,	"sdio1_cclkint_inv",	"sdio1_cclkint"),
    309 	JH71X0CLKC_INV(JH7100_CLK_GMAC_RX_INV,		"gmac_rx_inv",		"gmac_rx_pre"),
    310 	JH71X0CLKC_INV(JH7100_CLK_GMAC_TX_INV,		"gmac_tx_inv",		"gmac_tx"),
    311 };
    312 
    313 
    314 static const char *adc_mclk_parents[] = {
    315 	"audio_src", "audio_12288",
    316 };
    317 
    318 static const char *i2s1_mclk_parents[] = {
    319 	"audio_src", "audio_12288",
    320 };
    321 
    322 static const char *i2sadc_bclk_parents[] = {
    323 	"adc_mclk", "i2sadc_bclk_iopad"
    324 };
    325 
    326 static const char *i2sadc_lrclk_parents[] = {
    327 	"i2sadc_bclk_n", "i2sadc_lrclk_iopad", "i2sadc_bclk",
    328 };
    329 
    330 static const char *pdm_mclk_parents[] = {
    331 	"audio_src", "audio_12288",
    332 };
    333 
    334 static const char *spdif_parents[] = {
    335 	"audio_src", "audio_12288",
    336 };
    337 
    338 static const char *dac_mclk_parents[] = {
    339 	"audio_src", "audio_12288",
    340 };
    341 
    342 static const char *i2sdac_bclk_parents[] = {
    343 	"dac_mclk", "i2sadc_blk_iopad",
    344 };
    345 
    346 static const char *i2sdac_lrclk_parents[] = {
    347 	"i2s1_mclk", "i2sadc_blk_iopad",
    348 };
    349 
    350 static const char *i2s1_bclk_parents[] = {
    351 	"i2s1_mclk", "i2sadc_blk_iopad",
    352 };
    353 
    354 static const char *i2s1_lrclk_parents[] = {
    355 	"i2s1_bclk_n", "i2sadc_lrclk_iopad",
    356 };
    357 
    358 static const char *vad_mem_parents[] = {
    359 	"vad_intmem", "audio_12288",
    360 };
    361 
    362 
    363 static struct jh71x0_clkc_clk jh7100_audclk_clocks[] = {
    364 	JH71X0CLKC_MUXDIVGATE(JH7100_AUDCLK_ADC_MCLK, "adc_mclk", 15, adc_mclk_parents),
    365 	JH71X0CLKC_MUXDIVGATE(JH7100_AUDCLK_I2S1_MCLK, "i2s1_mclk", 15, i2s1_mclk_parents),
    366 
    367 	JH71X0CLKC_GATE(JH7100_AUDCLK_I2SADC_APB, "i2sadc_apb", "apb0_bus"),
    368 
    369 	JH71X0CLKC_MUXDIV(JH7100_AUDCLK_I2SADC_BCLK, "i2sadc_bclk", 31, i2sadc_bclk_parents),
    370 
    371 	JH71X0CLKC_INV(JH7100_AUDCLK_I2SADC_BCLK_N, "i2sadc_bclk_n", "i2sadc_bclk"),
    372 	JH71X0CLKC_MUXDIV(JH7100_AUDCLK_I2SADC_LRCLK, "i2sadc_lrclk", 63, i2sadc_lrclk_parents),
    373 	JH71X0CLKC_GATE(JH7100_AUDCLK_PDM_APB, "pdm_apb", "apb0_bus"),
    374 	JH71X0CLKC_MUXDIVGATE(JH7100_AUDCLK_PDM_MCLK, "pdm_mclk", 15, pdm_mclk_parents),
    375 	JH71X0CLKC_GATE(JH7100_AUDCLK_I2SVAD_APB, "i2svad_apb", "apb0_bus"),
    376 	JH71X0CLKC_MUXDIVGATE(JH7100_AUDCLK_SPDIF, "spdif", 15, spdif_parents),
    377 	JH71X0CLKC_GATE(JH7100_AUDCLK_SPDIF_APB, "spdif_apb", "apb0_bus"),
    378 	JH71X0CLKC_GATE(JH7100_AUDCLK_PWMDAC_APB, "pwmdac_apb", "apb0_bus"),
    379 	JH71X0CLKC_MUXDIVGATE(JH7100_AUDCLK_DAC_MCLK, "dac_mclk", 15, dac_mclk_parents),
    380 	JH71X0CLKC_GATE(JH7100_AUDCLK_I2SDAC_APB, "i2sdac_apb", "apb0_bus"),
    381 	JH71X0CLKC_MUXDIV(JH7100_AUDCLK_I2SDAC_BCLK, "i2sdac_bclk", 31, i2sdac_bclk_parents),
    382 	JH71X0CLKC_INV(JH7100_AUDCLK_I2SDAC_BCLK_N, "i2sdac_bclk_n", "i2sdac_bclk"),
    383 	JH71X0CLKC_MUXDIV(JH7100_AUDCLK_I2SDAC_LRCLK, "i2sdac_lrclk", 31, i2sdac_lrclk_parents),
    384 	JH71X0CLKC_GATE(JH7100_AUDCLK_I2S1_APB, "i2s1_apb", "apb0_bus"),
    385 	JH71X0CLKC_MUXDIV(JH7100_AUDCLK_I2S1_BCLK, "i2s1_bclk", 31, i2s1_bclk_parents),
    386 	JH71X0CLKC_INV(JH7100_AUDCLK_I2S1_BCLK_N, "i2s1_bclk_n", "i2s1_bclk"),
    387 	JH71X0CLKC_MUXDIV(JH7100_AUDCLK_I2S1_LRCLK, "i2s1_lrclk", 63, i2s1_lrclk_parents),
    388 	JH71X0CLKC_GATE(JH7100_AUDCLK_I2SDAC16K_APB, "i2s1dac16k_apb", "apb0_bus"),
    389 	JH71X0CLKC_DIV(JH7100_AUDCLK_APB0_BUS, "apb0_bus", 8, "dom7ahb_bus"),
    390 	JH71X0CLKC_GATE(JH7100_AUDCLK_DMA1P_AHB, "dma1p_ahb", "dom7ahb_bus"),
    391 	JH71X0CLKC_GATE(JH7100_AUDCLK_USB_APB, "usb_apb", /*CLK_IGNORE_UNUSED,*/ "apb_en"),
    392 	JH71X0CLKC_GATEDIV(JH7100_AUDCLK_USB_LPM, "usb_lpm", /*CLK_IGNORE_UNUSED,*/ 4, "usb_apb"),
    393 	JH71X0CLKC_GATEDIV(JH7100_AUDCLK_USB_STB, "usb_stb", /*CLK_IGNORE_UNUSED,*/ 3, "usb_apb"),
    394 	JH71X0CLKC_DIV(JH7100_AUDCLK_APB_EN, "apb_en", 8, "dom7ahb_bus"),
    395 	JH71X0CLKC_MUX(JH7100_AUDCLK_VAD_MEM, "vad_mem", vad_mem_parents),
    396 };
    397 
    398 struct jh7100_clk_config {
    399 	const char *jhcc_name;
    400 	struct jh71x0_clkc_clk *jhcc_clocks;
    401 	size_t jhcc_nclks;
    402 };
    403 
    404 static struct jh7100_clk_config jh7100_clk_config = {
    405 	.jhcc_name = "System",
    406 	.jhcc_clocks = jh7100_clocks,
    407 	.jhcc_nclks = __arraycount(jh7100_clocks),
    408 };
    409 
    410 
    411 static struct jh7100_clk_config jh7110_audclk_config = {
    412 	.jhcc_name = "Audio",
    413 	.jhcc_clocks = jh7100_audclk_clocks,
    414 	.jhcc_nclks = __arraycount(jh7100_audclk_clocks),
    415 };
    416 
    417 static const struct device_compatible_entry compat_data[] = {
    418 	{ .compat = "starfive,jh7100-clkgen", .data = &jh7100_clk_config },
    419 	{ .compat = "starfive,jh7100-audclk", .data = &jh7110_audclk_config },
    420 	DEVICE_COMPAT_EOL
    421 };
    422 
    423 
    424 static struct clk *
    425 jh7100_clkc_fdt_decode(device_t dev, int phandle, const void *data,
    426     size_t len)
    427 {
    428 	struct jh71x0_clkc_softc * const sc = device_private(dev);
    429 
    430 	if (len != 4)
    431 		return NULL;
    432 
    433 	u_int id = be32dec(data);
    434 	if (id >= sc->sc_nclks)
    435 		return NULL;
    436 
    437 	if (sc->sc_clk[id].jcc_type == JH71X0CLK_UNKNOWN) {
    438 		printf("Unknown clock %d\n", id);
    439 		return NULL;
    440 	}
    441 	return &sc->sc_clk[id].jcc_clk;
    442 }
    443 
    444 static const struct fdtbus_clock_controller_func jh7100_clkc_fdt_funcs = {
    445 	.decode = jh7100_clkc_fdt_decode
    446 };
    447 
    448 static int
    449 jh7100_clkc_match(device_t parent, cfdata_t cf, void *aux)
    450 {
    451 	struct fdt_attach_args * const faa = aux;
    452 
    453 	return of_compatible_match(faa->faa_phandle, compat_data);
    454 }
    455 
    456 static void
    457 jh7100_clkc_attach(device_t parent, device_t self, void *aux)
    458 {
    459 	struct jh71x0_clkc_softc * const sc = device_private(self);
    460 	struct fdt_attach_args * const faa = aux;
    461 	const int phandle = faa->faa_phandle;
    462 	char infomsg[128] = "";
    463 	bus_addr_t addr;
    464 	bus_size_t size;
    465 	int error;
    466 
    467 	error = fdtbus_get_reg(phandle, 0, &addr, &size);
    468 	if (error) {
    469 		aprint_error(": couldn't get registers\n");
    470 		return;
    471 	}
    472 
    473 	sc->sc_dev = self;
    474 	sc->sc_phandle = phandle;
    475 	sc->sc_bst = faa->faa_bst;
    476 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
    477 	if (error) {
    478 		aprint_error(": couldn't map registers\n");
    479 		return;
    480 	}
    481 
    482 	const struct jh7100_clk_config *jhcc =
    483 	    of_compatible_lookup(phandle, compat_data)->data;
    484 	KASSERT(jhcc != NULL);
    485 
    486 	if (jhcc == &jh7100_clk_config) {
    487 		struct clk * const osclk = fdtbus_clock_get(phandle, "osc_sys");
    488 		if (osclk == NULL) {
    489 			aprint_error(": couldn't get osc_sys\n");
    490 			return;
    491 		}
    492 		u_int osclk_rate = clk_get_rate(osclk);
    493 
    494 		struct clk * const oaclk = fdtbus_clock_get(phandle, "osc_aud");
    495 		if (oaclk == NULL) {
    496 			aprint_error(": couldn't get osc_aud\n");
    497 			return;
    498 		}
    499 		u_int oaclk_rate = clk_get_rate(oaclk);
    500 
    501 		snprintf(infomsg, sizeof(infomsg), "(OSC0 %u Hz, OSC1 %u Hz)",
    502 		    osclk_rate, oaclk_rate);
    503 	}
    504 
    505 	sc->sc_clkdom.name = device_xname(self);
    506 	sc->sc_clkdom.funcs = &jh71x0_clkc_funcs;
    507 	sc->sc_clkdom.priv = sc;
    508 
    509 	sc->sc_clk = jhcc->jhcc_clocks;
    510 	sc->sc_nclks = jhcc->jhcc_nclks;
    511 	for (size_t id = 0; id < sc->sc_nclks; id++) {
    512 		if (sc->sc_clk[id].jcc_type == JH71X0CLK_UNKNOWN)
    513 			continue;
    514 
    515 		sc->sc_clk[id].jcc_clk.domain = &sc->sc_clkdom;
    516 		clk_attach(&sc->sc_clk[id].jcc_clk);
    517 	}
    518 
    519 	aprint_naive("\n");
    520 	aprint_normal(": JH7100 %s clocks %s\n", jhcc->jhcc_name, infomsg);
    521 
    522 	for (size_t id = 0; id < sc->sc_nclks; id++) {
    523 		if (sc->sc_clk[id].jcc_type == JH71X0CLK_UNKNOWN)
    524 			continue;
    525 
    526 		struct clk * const clk = &sc->sc_clk[id].jcc_clk;
    527 
    528 		aprint_debug_dev(self, "id %zu [%s]: %u Hz\n", id,
    529 		    clk->name ? clk->name : "<none>", clk_get_rate(clk));
    530 	}
    531 
    532 	fdtbus_register_clock_controller(self, phandle, &jh7100_clkc_fdt_funcs);
    533 }
    534 
    535 CFATTACH_DECL_NEW(jh7100_clkc, sizeof(struct jh71x0_clkc_softc),
    536     jh7100_clkc_match, jh7100_clkc_attach, NULL, NULL);
    537