jh7110_pinctrl.c revision 1.1 1 1.1 skrll /* $NetBSD: jh7110_pinctrl.c,v 1.1 2024/11/11 19:23:18 skrll Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.1 skrll * Copyright (c) 2024 The NetBSD Foundation, Inc.
5 1.1 skrll * All rights reserved.
6 1.1 skrll *
7 1.1 skrll * This code is derived from software contributed to The NetBSD Foundation
8 1.1 skrll * by Nick Hudson
9 1.1 skrll *
10 1.1 skrll * Redistribution and use in source and binary forms, with or without
11 1.1 skrll * modification, are permitted provided that the following conditions
12 1.1 skrll * are met:
13 1.1 skrll * 1. Redistributions of source code must retain the above copyright
14 1.1 skrll * notice, this list of conditions and the following disclaimer.
15 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 skrll * notice, this list of conditions and the following disclaimer in the
17 1.1 skrll * documentation and/or other materials provided with the distribution.
18 1.1 skrll *
19 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 skrll * POSSIBILITY OF SUCH DAMAGE.
30 1.1 skrll */
31 1.1 skrll
32 1.1 skrll #include <sys/cdefs.h>
33 1.1 skrll __KERNEL_RCSID(0, "$NetBSD: jh7110_pinctrl.c,v 1.1 2024/11/11 19:23:18 skrll Exp $");
34 1.1 skrll
35 1.1 skrll #include <sys/param.h>
36 1.1 skrll
37 1.1 skrll #include <sys/kmem.h>
38 1.1 skrll
39 1.1 skrll #include <dev/fdt/fdtvar.h>
40 1.1 skrll
41 1.1 skrll struct jh7110_pinctrl_softc;
42 1.1 skrll struct jh7110_pinctrl_data {
43 1.1 skrll u_int jpd_npins;
44 1.1 skrll u_int jpd_ngpios;
45 1.1 skrll
46 1.1 skrll bus_size_t jpd_dout;
47 1.1 skrll uint32_t jpd_dout_mask;
48 1.1 skrll bus_size_t jpd_doen;
49 1.1 skrll uint32_t jpd_doen_mask;
50 1.1 skrll bus_size_t jpd_gpi;
51 1.1 skrll uint32_t jpd_gpi_mask;
52 1.1 skrll bus_size_t jpd_gin;
53 1.1 skrll bus_size_t jpd_gpioin;
54 1.1 skrll };
55 1.1 skrll
56 1.1 skrll struct jh7110_pinctrl_softc {
57 1.1 skrll device_t sc_dev;
58 1.1 skrll bus_space_tag_t sc_bst;
59 1.1 skrll bus_space_handle_t sc_bsh;
60 1.1 skrll int sc_phandle;
61 1.1 skrll
62 1.1 skrll kmutex_t sc_lock;
63 1.1 skrll
64 1.1 skrll const struct jh7110_pinctrl_data *
65 1.1 skrll sc_jpd;
66 1.1 skrll };
67 1.1 skrll
68 1.1 skrll struct jh7110_pinctrl_gpio_pin {
69 1.1 skrll struct jh7110_pinctrl_softc *pin_sc;
70 1.1 skrll u_int pin_no;
71 1.1 skrll bool pin_actlo;
72 1.1 skrll };
73 1.1 skrll
74 1.1 skrll
75 1.1 skrll // https://doc-en.rvspace.org/JH7110/TRM/JH7110_TRM/sys_iomux_cfg.html
76 1.1 skrll
77 1.1 skrll /* SYS registers */
78 1.1 skrll #define JH7110_SYS_DOEN 0x0000
79 1.1 skrll #define JH7110_SYS_DOUT 0x0040
80 1.1 skrll #define JH7110_SYS_GPI 0x0080
81 1.1 skrll #define JH7110_SYS_GPIOIN 0x0118
82 1.1 skrll
83 1.1 skrll #define JH7110_SYS_NGPIO 64
84 1.1 skrll #define JH7110_SYS_NPIN 96
85 1.1 skrll
86 1.1 skrll /* AON registers */
87 1.1 skrll #define JH7110_AON_DOEN 0x0000
88 1.1 skrll #define JH7110_AON_DOUT 0x0004
89 1.1 skrll #define JH7110_AON_GPI 0x0008
90 1.1 skrll #define JH7110_AON_GPIOIN 0x002c
91 1.1 skrll
92 1.1 skrll #define JH7110_AON_NGPIO 4
93 1.1 skrll #define JH7110_AON_NPIN 20
94 1.1 skrll
95 1.1 skrll // XXXNH rename
96 1.1 skrll #define GPOUT_LOW 0
97 1.1 skrll #define GPOUT_HIGH 1
98 1.1 skrll
99 1.1 skrll #define GPI_NONE 0xff
100 1.1 skrll
101 1.1 skrll
102 1.1 skrll #define RD4(sc, reg) \
103 1.1 skrll bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
104 1.1 skrll #define WR4(sc, reg, val) \
105 1.1 skrll bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
106 1.1 skrll
107 1.1 skrll /* pad control bits */
108 1.1 skrll #define JH7110_PADCFG_IE __BIT(0)
109 1.1 skrll #define JH7110_PADCFG_DS_MASK __BITS(1, 2)
110 1.1 skrll #define JH7110_PADCFG_DS_2MA __SHIFTIN(0, JH7110_PADCFG_DS_MASK)
111 1.1 skrll #define JH7110_PADCFG_DS_4MA __SHIFTIN(1, JH7110_PADCFG_DS_MASK)
112 1.1 skrll #define JH7110_PADCFG_DS_8MA __SHIFTIN(2, JH7110_PADCFG_DS_MASK)
113 1.1 skrll #define JH7110_PADCFG_DS_12MA __SHIFTIN(3, JH7110_PADCFG_DS_MASK)
114 1.1 skrll #define JH7110_PADCFG_PU __BIT(3)
115 1.1 skrll #define JH7110_PADCFG_PD __BIT(4)
116 1.1 skrll #define JH7110_PADCFG_BIAS_MASK (JH7110_PADCFG_PD | JH7110_PADCFG_PU)
117 1.1 skrll #define JH7110_PADCFG_SLEW __BIT(5)
118 1.1 skrll #define JH7110_PADCFG_SMT __BIT(6)
119 1.1 skrll #define JH7110_PADCFG_POS __BIT(7)
120 1.1 skrll
121 1.1 skrll /* SYS pins */
122 1.1 skrll #define JH7110_SYS_PAD_GPIO0 0
123 1.1 skrll #define JH7110_SYS_PAD_GPIO1 1
124 1.1 skrll #define JH7110_SYS_PAD_GPIO2 2
125 1.1 skrll #define JH7110_SYS_PAD_GPIO3 3
126 1.1 skrll #define JH7110_SYS_PAD_GPIO4 4
127 1.1 skrll #define JH7110_SYS_PAD_GPIO5 5
128 1.1 skrll #define JH7110_SYS_PAD_GPIO6 6
129 1.1 skrll #define JH7110_SYS_PAD_GPIO7 7
130 1.1 skrll #define JH7110_SYS_PAD_GPIO8 8
131 1.1 skrll #define JH7110_SYS_PAD_GPIO9 9
132 1.1 skrll #define JH7110_SYS_PAD_GPIO10 10
133 1.1 skrll #define JH7110_SYS_PAD_GPIO11 11
134 1.1 skrll #define JH7110_SYS_PAD_GPIO12 12
135 1.1 skrll #define JH7110_SYS_PAD_GPIO13 13
136 1.1 skrll #define JH7110_SYS_PAD_GPIO14 14
137 1.1 skrll #define JH7110_SYS_PAD_GPIO15 15
138 1.1 skrll #define JH7110_SYS_PAD_GPIO16 16
139 1.1 skrll #define JH7110_SYS_PAD_GPIO17 17
140 1.1 skrll #define JH7110_SYS_PAD_GPIO18 18
141 1.1 skrll #define JH7110_SYS_PAD_GPIO19 19
142 1.1 skrll #define JH7110_SYS_PAD_GPIO20 20
143 1.1 skrll #define JH7110_SYS_PAD_GPIO21 21
144 1.1 skrll #define JH7110_SYS_PAD_GPIO22 22
145 1.1 skrll #define JH7110_SYS_PAD_GPIO23 23
146 1.1 skrll #define JH7110_SYS_PAD_GPIO24 24
147 1.1 skrll #define JH7110_SYS_PAD_GPIO25 25
148 1.1 skrll #define JH7110_SYS_PAD_GPIO26 26
149 1.1 skrll #define JH7110_SYS_PAD_GPIO27 27
150 1.1 skrll #define JH7110_SYS_PAD_GPIO28 28
151 1.1 skrll #define JH7110_SYS_PAD_GPIO29 29
152 1.1 skrll #define JH7110_SYS_PAD_GPIO30 30
153 1.1 skrll #define JH7110_SYS_PAD_GPIO31 31
154 1.1 skrll #define JH7110_SYS_PAD_GPIO32 32
155 1.1 skrll #define JH7110_SYS_PAD_GPIO33 33
156 1.1 skrll #define JH7110_SYS_PAD_GPIO34 34
157 1.1 skrll #define JH7110_SYS_PAD_GPIO35 35
158 1.1 skrll #define JH7110_SYS_PAD_GPIO36 36
159 1.1 skrll #define JH7110_SYS_PAD_GPIO37 37
160 1.1 skrll #define JH7110_SYS_PAD_GPIO38 38
161 1.1 skrll #define JH7110_SYS_PAD_GPIO39 39
162 1.1 skrll #define JH7110_SYS_PAD_GPIO40 40
163 1.1 skrll #define JH7110_SYS_PAD_GPIO41 41
164 1.1 skrll #define JH7110_SYS_PAD_GPIO42 42
165 1.1 skrll #define JH7110_SYS_PAD_GPIO43 43
166 1.1 skrll #define JH7110_SYS_PAD_GPIO44 44
167 1.1 skrll #define JH7110_SYS_PAD_GPIO45 45
168 1.1 skrll #define JH7110_SYS_PAD_GPIO46 46
169 1.1 skrll #define JH7110_SYS_PAD_GPIO47 47
170 1.1 skrll #define JH7110_SYS_PAD_GPIO48 48
171 1.1 skrll #define JH7110_SYS_PAD_GPIO49 49
172 1.1 skrll #define JH7110_SYS_PAD_GPIO50 50
173 1.1 skrll #define JH7110_SYS_PAD_GPIO51 51
174 1.1 skrll #define JH7110_SYS_PAD_GPIO52 52
175 1.1 skrll #define JH7110_SYS_PAD_GPIO53 53
176 1.1 skrll #define JH7110_SYS_PAD_GPIO54 54
177 1.1 skrll #define JH7110_SYS_PAD_GPIO55 55
178 1.1 skrll #define JH7110_SYS_PAD_GPIO56 56
179 1.1 skrll #define JH7110_SYS_PAD_GPIO57 57
180 1.1 skrll #define JH7110_SYS_PAD_GPIO58 58
181 1.1 skrll #define JH7110_SYS_PAD_GPIO59 59
182 1.1 skrll #define JH7110_SYS_PAD_GPIO60 60
183 1.1 skrll #define JH7110_SYS_PAD_GPIO61 61
184 1.1 skrll #define JH7110_SYS_PAD_GPIO62 62
185 1.1 skrll #define JH7110_SYS_PAD_GPIO63 63
186 1.1 skrll #define JH7110_SYS_PAD_SD0_CLK 64
187 1.1 skrll #define JH7110_SYS_PAD_SD0_CMD 65
188 1.1 skrll #define JH7110_SYS_PAD_SD0_DATA0 66
189 1.1 skrll #define JH7110_SYS_PAD_SD0_DATA1 67
190 1.1 skrll #define JH7110_SYS_PAD_SD0_DATA2 68
191 1.1 skrll #define JH7110_SYS_PAD_SD0_DATA3 69
192 1.1 skrll #define JH7110_SYS_PAD_SD0_DATA4 70
193 1.1 skrll #define JH7110_SYS_PAD_SD0_DATA5 71
194 1.1 skrll #define JH7110_SYS_PAD_SD0_DATA6 72
195 1.1 skrll #define JH7110_SYS_PAD_SD0_DATA7 73
196 1.1 skrll #define JH7110_SYS_PAD_SD0_STRB 74
197 1.1 skrll #define JH7110_SYS_PAD_GMAC1_MDC 75
198 1.1 skrll #define JH7110_SYS_PAD_GMAC1_MDIO 76
199 1.1 skrll #define JH7110_SYS_PAD_GMAC1_RXD0 77
200 1.1 skrll #define JH7110_SYS_PAD_GMAC1_RXD1 78
201 1.1 skrll #define JH7110_SYS_PAD_GMAC1_RXD2 79
202 1.1 skrll #define JH7110_SYS_PAD_GMAC1_RXD3 80
203 1.1 skrll #define JH7110_SYS_PAD_GMAC1_RXDV 81
204 1.1 skrll #define JH7110_SYS_PAD_GMAC1_RXC 82
205 1.1 skrll #define JH7110_SYS_PAD_GMAC1_TXD0 83
206 1.1 skrll #define JH7110_SYS_PAD_GMAC1_TXD1 84
207 1.1 skrll #define JH7110_SYS_PAD_GMAC1_TXD2 85
208 1.1 skrll #define JH7110_SYS_PAD_GMAC1_TXD3 86
209 1.1 skrll #define JH7110_SYS_PAD_GMAC1_TXEN 87
210 1.1 skrll #define JH7110_SYS_PAD_GMAC1_TXC 88
211 1.1 skrll #define JH7110_SYS_PAD_QSPI_SCLK 89
212 1.1 skrll #define JH7110_SYS_PAD_QSPI_CS0 90
213 1.1 skrll #define JH7110_SYS_PAD_QSPI_DATA0 91
214 1.1 skrll #define JH7110_SYS_PAD_QSPI_DATA1 92
215 1.1 skrll #define JH7110_SYS_PAD_QSPI_DATA2 93
216 1.1 skrll #define JH7110_SYS_PAD_QSPI_DATA3 94
217 1.1 skrll
218 1.1 skrll struct jh7110_func_sel {
219 1.1 skrll uint16_t jfs_funcreg;
220 1.1 skrll uint16_t jfs_max;
221 1.1 skrll uint32_t jfs_mask;
222 1.1 skrll };
223 1.1 skrll
224 1.1 skrll #define JH7110_FS(_reg, _mask, _max) \
225 1.1 skrll { \
226 1.1 skrll .jfs_funcreg = (_reg), \
227 1.1 skrll .jfs_max = (_max), \
228 1.1 skrll .jfs_mask = (_mask), \
229 1.1 skrll }
230 1.1 skrll
231 1.1 skrll // https://doc-en.rvspace.org/JH7110/TRM/JH7110_TRM/sys_iomux_cfg.html#sys_iomux_cfg__section_fw2_v3b_xsb
232 1.1 skrll static const struct jh7110_func_sel jh7110_sys_func_sel[] = {
233 1.1 skrll [JH7110_SYS_PAD_GMAC1_RXC] = JH7110_FS(0x29c, __BITS( 1, 0), 1),
234 1.1 skrll [JH7110_SYS_PAD_GPIO10] = JH7110_FS(0x29c, __BITS( 4, 2), 3),
235 1.1 skrll [JH7110_SYS_PAD_GPIO11] = JH7110_FS(0x29c, __BITS( 7, 5), 3),
236 1.1 skrll [JH7110_SYS_PAD_GPIO12] = JH7110_FS(0x29c, __BITS(10, 8), 3),
237 1.1 skrll [JH7110_SYS_PAD_GPIO13] = JH7110_FS(0x29c, __BITS(13,11), 3),
238 1.1 skrll [JH7110_SYS_PAD_GPIO14] = JH7110_FS(0x29c, __BITS(16,14), 3),
239 1.1 skrll [JH7110_SYS_PAD_GPIO15] = JH7110_FS(0x29c, __BITS(19,17), 3),
240 1.1 skrll [JH7110_SYS_PAD_GPIO16] = JH7110_FS(0x29c, __BITS(22,20), 3),
241 1.1 skrll [JH7110_SYS_PAD_GPIO17] = JH7110_FS(0x29c, __BITS(25,23), 3),
242 1.1 skrll [JH7110_SYS_PAD_GPIO18] = JH7110_FS(0x29c, __BITS(28,26), 3),
243 1.1 skrll [JH7110_SYS_PAD_GPIO19] = JH7110_FS(0x29c, __BITS(31,29), 3),
244 1.1 skrll
245 1.1 skrll [JH7110_SYS_PAD_GPIO20] = JH7110_FS(0x2a0, __BITS( 2, 0), 3),
246 1.1 skrll [JH7110_SYS_PAD_GPIO21] = JH7110_FS(0x2a0, __BITS( 5, 3), 3),
247 1.1 skrll [JH7110_SYS_PAD_GPIO22] = JH7110_FS(0x2a0, __BITS( 8, 6), 3),
248 1.1 skrll [JH7110_SYS_PAD_GPIO23] = JH7110_FS(0x2a0, __BITS(11, 9), 3),
249 1.1 skrll [JH7110_SYS_PAD_GPIO24] = JH7110_FS(0x2a0, __BITS(14,12), 3),
250 1.1 skrll [JH7110_SYS_PAD_GPIO25] = JH7110_FS(0x2a0, __BITS(17,15), 3),
251 1.1 skrll [JH7110_SYS_PAD_GPIO26] = JH7110_FS(0x2a0, __BITS(20,18), 3),
252 1.1 skrll [JH7110_SYS_PAD_GPIO27] = JH7110_FS(0x2a0, __BITS(23,21), 3),
253 1.1 skrll [JH7110_SYS_PAD_GPIO28] = JH7110_FS(0x2a0, __BITS(26,24), 3),
254 1.1 skrll [JH7110_SYS_PAD_GPIO29] = JH7110_FS(0x2a0, __BITS(29,27), 3),
255 1.1 skrll
256 1.1 skrll [JH7110_SYS_PAD_GPIO30] = JH7110_FS(0x2a4, __BITS( 2, 0), 3),
257 1.1 skrll [JH7110_SYS_PAD_GPIO31] = JH7110_FS(0x2a4, __BITS( 5, 3), 3),
258 1.1 skrll [JH7110_SYS_PAD_GPIO32] = JH7110_FS(0x2a4, __BITS( 8, 6), 3),
259 1.1 skrll [JH7110_SYS_PAD_GPIO33] = JH7110_FS(0x2a4, __BITS(11, 9), 3),
260 1.1 skrll [JH7110_SYS_PAD_GPIO34] = JH7110_FS(0x2a4, __BITS(14,12), 3),
261 1.1 skrll [JH7110_SYS_PAD_GPIO35] = JH7110_FS(0x2a4, __BITS(17,15), 3),
262 1.1 skrll [JH7110_SYS_PAD_GPIO36] = JH7110_FS(0x2a4, __BITS(19,17), 3),
263 1.1 skrll [JH7110_SYS_PAD_GPIO37] = JH7110_FS(0x2a4, __BITS(23,20), 3),
264 1.1 skrll [JH7110_SYS_PAD_GPIO38] = JH7110_FS(0x2a4, __BITS(26,23), 3),
265 1.1 skrll [JH7110_SYS_PAD_GPIO39] = JH7110_FS(0x2a4, __BITS(28,26), 3),
266 1.1 skrll [JH7110_SYS_PAD_GPIO40] = JH7110_FS(0x2a4, __BITS(31,29), 3),
267 1.1 skrll
268 1.1 skrll [JH7110_SYS_PAD_GPIO41] = JH7110_FS(0x2a8, __BITS( 2, 0), 3),
269 1.1 skrll [JH7110_SYS_PAD_GPIO42] = JH7110_FS(0x2a8, __BITS( 5, 3), 3),
270 1.1 skrll [JH7110_SYS_PAD_GPIO43] = JH7110_FS(0x2a8, __BITS( 8, 6), 3),
271 1.1 skrll [JH7110_SYS_PAD_GPIO44] = JH7110_FS(0x2a8, __BITS(11, 9), 3),
272 1.1 skrll [JH7110_SYS_PAD_GPIO45] = JH7110_FS(0x2a8, __BITS(14,12), 3),
273 1.1 skrll [JH7110_SYS_PAD_GPIO46] = JH7110_FS(0x2a8, __BITS(17,15), 3),
274 1.1 skrll [JH7110_SYS_PAD_GPIO47] = JH7110_FS(0x2a8, __BITS(20,18), 3),
275 1.1 skrll [JH7110_SYS_PAD_GPIO48] = JH7110_FS(0x2a8, __BITS(23,21), 3),
276 1.1 skrll [JH7110_SYS_PAD_GPIO49] = JH7110_FS(0x2a8, __BITS(26,24), 3),
277 1.1 skrll [JH7110_SYS_PAD_GPIO50] = JH7110_FS(0x2a8, __BITS(29,27), 3),
278 1.1 skrll [JH7110_SYS_PAD_GPIO51] = JH7110_FS(0x2a8, __BITS(31,30), 3),
279 1.1 skrll
280 1.1 skrll [JH7110_SYS_PAD_GPIO52] = JH7110_FS(0x2ac, __BITS( 1, 0), 3),
281 1.1 skrll [JH7110_SYS_PAD_GPIO53] = JH7110_FS(0x2ac, __BITS( 3, 2), 3),
282 1.1 skrll [JH7110_SYS_PAD_GPIO54] = JH7110_FS(0x2ac, __BITS( 5, 4), 3),
283 1.1 skrll [JH7110_SYS_PAD_GPIO55] = JH7110_FS(0x2ac, __BITS( 8, 6), 3),
284 1.1 skrll [JH7110_SYS_PAD_GPIO56] = JH7110_FS(0x2ac, __BITS(11, 9), 3),
285 1.1 skrll [JH7110_SYS_PAD_GPIO57] = JH7110_FS(0x2ac, __BITS(14,12), 3),
286 1.1 skrll [JH7110_SYS_PAD_GPIO58] = JH7110_FS(0x2ac, __BITS(17,15), 3),
287 1.1 skrll [JH7110_SYS_PAD_GPIO59] = JH7110_FS(0x2ac, __BITS(20,18), 3),
288 1.1 skrll [JH7110_SYS_PAD_GPIO60] = JH7110_FS(0x2ac, __BITS(23,21), 3),
289 1.1 skrll [JH7110_SYS_PAD_GPIO61] = JH7110_FS(0x2ac, __BITS(26,24), 3),
290 1.1 skrll [JH7110_SYS_PAD_GPIO62] = JH7110_FS(0x2ac, __BITS(29,27), 3),
291 1.1 skrll [JH7110_SYS_PAD_GPIO63] = JH7110_FS(0x2ac, __BITS(31,30), 3),
292 1.1 skrll
293 1.1 skrll [JH7110_SYS_PAD_GPIO6] = JH7110_FS(0x2b0, __BITS( 1, 0), 3),
294 1.1 skrll [JH7110_SYS_PAD_GPIO7] = JH7110_FS(0x2b0, __BITS( 4, 2), 3),
295 1.1 skrll [JH7110_SYS_PAD_GPIO8] = JH7110_FS(0x2b0, __BITS( 7, 5), 3),
296 1.1 skrll [JH7110_SYS_PAD_GPIO9] = JH7110_FS(0x2b0, __BITS(10, 8), 3),
297 1.1 skrll };
298 1.1 skrll
299 1.1 skrll static void
300 1.1 skrll jh7110_set_function(struct jh7110_pinctrl_softc *sc, u_int pin_no,
301 1.1 skrll u_int func)
302 1.1 skrll {
303 1.1 skrll if (pin_no >= __arraycount(jh7110_sys_func_sel))
304 1.1 skrll return;
305 1.1 skrll
306 1.1 skrll const struct jh7110_func_sel * const jfs =
307 1.1 skrll &jh7110_sys_func_sel[pin_no];
308 1.1 skrll
309 1.1 skrll if (func > jfs->jfs_max)
310 1.1 skrll return;
311 1.1 skrll
312 1.1 skrll if (jfs->jfs_funcreg == 0)
313 1.1 skrll return;
314 1.1 skrll
315 1.1 skrll uint32_t funcold, funcval;
316 1.1 skrll mutex_enter(&sc->sc_lock);
317 1.1 skrll funcold = RD4(sc, jfs->jfs_funcreg);
318 1.1 skrll
319 1.1 skrll funcval = funcold & ~jfs->jfs_mask;
320 1.1 skrll funcval |= __SHIFTIN(func, jfs->jfs_mask);
321 1.1 skrll
322 1.1 skrll WR4(sc, jfs->jfs_funcreg, funcval);
323 1.1 skrll mutex_exit(&sc->sc_lock);
324 1.1 skrll }
325 1.1 skrll
326 1.1 skrll
327 1.1 skrll static void
328 1.1 skrll jh7110_set_gpiomux(struct jh7110_pinctrl_softc * const sc, u_int pin_no,
329 1.1 skrll u_int din, u_int dout, u_int doen)
330 1.1 skrll {
331 1.1 skrll const struct jh7110_pinctrl_data * const jpd = sc->sc_jpd;
332 1.1 skrll const u_int offset = 4 * (pin_no / 4);
333 1.1 skrll const u_int shift = 8 * (pin_no % 4);
334 1.1 skrll const uint32_t dout_mask = jpd->jpd_dout_mask << shift;
335 1.1 skrll const uint32_t doen_mask = jpd->jpd_doen_mask << shift;
336 1.1 skrll const bus_size_t dout_reg = jpd->jpd_dout + offset;
337 1.1 skrll const bus_size_t doen_reg = jpd->jpd_doen + offset;
338 1.1 skrll uint32_t doutval, doutold;
339 1.1 skrll uint32_t doenval, doenold;
340 1.1 skrll uint32_t dinval, dinold;
341 1.1 skrll
342 1.1 skrll mutex_enter(&sc->sc_lock);
343 1.1 skrll doutold = RD4(sc, dout_reg);
344 1.1 skrll doutval = doutold & ~dout_mask;
345 1.1 skrll doutval |= __SHIFTIN(dout, dout_mask);
346 1.1 skrll
347 1.1 skrll doenold = RD4(sc, doen_reg);
348 1.1 skrll doenval = doenold & ~doen_mask;
349 1.1 skrll doenval |= __SHIFTIN(doen, doen_mask);
350 1.1 skrll
351 1.1 skrll WR4(sc, dout_reg, doutval);
352 1.1 skrll WR4(sc, doen_reg, doenval);
353 1.1 skrll if (din != GPI_NONE) {
354 1.1 skrll const u_int din_offset = 4 * (din / 4);
355 1.1 skrll const u_int din_shift = 8 * (din % 4);
356 1.1 skrll const uint32_t din_mask = jpd->jpd_gpi_mask << din_shift;
357 1.1 skrll const bus_size_t din_reg = jpd->jpd_gpi + din_offset;
358 1.1 skrll
359 1.1 skrll dinold = RD4(sc, din_reg);
360 1.1 skrll dinval = dinold & ~din_mask;
361 1.1 skrll /*
362 1.1 skrll * The register value indicates the selected GPIO number + 2
363 1.1 skrll * (GPIO2 - GPIO63, GPIO0 and GPIO1 are not available) for the
364 1.1 skrll * input signal.
365 1.1 skrll */
366 1.1 skrll dinval |= __SHIFTIN(pin_no + 2, din_mask);
367 1.1 skrll WR4(sc, din_reg, dinval);
368 1.1 skrll }
369 1.1 skrll mutex_exit(&sc->sc_lock);
370 1.1 skrll }
371 1.1 skrll
372 1.1 skrll
373 1.1 skrll static const struct jh7110_pinctrl_data jh7110_aon_pinctrl_data = {
374 1.1 skrll .jpd_npins = JH7110_AON_NPIN,
375 1.1 skrll .jpd_ngpios = JH7110_AON_NGPIO,
376 1.1 skrll .jpd_doen = JH7110_AON_DOEN,
377 1.1 skrll .jpd_doen_mask = __BITS(2, 0),
378 1.1 skrll .jpd_dout = JH7110_AON_DOUT,
379 1.1 skrll .jpd_dout_mask = __BITS(3, 0),
380 1.1 skrll .jpd_gpi = JH7110_AON_GPI,
381 1.1 skrll .jpd_gpi_mask = __BITS(3, 0),
382 1.1 skrll .jpd_gpioin = JH7110_AON_GPIOIN,
383 1.1 skrll };
384 1.1 skrll
385 1.1 skrll static const struct jh7110_pinctrl_data jh7110_sys_pinctrl_data = {
386 1.1 skrll .jpd_npins = JH7110_SYS_NPIN,
387 1.1 skrll .jpd_ngpios = JH7110_SYS_NGPIO,
388 1.1 skrll .jpd_doen = JH7110_SYS_DOEN,
389 1.1 skrll .jpd_doen_mask = __BITS(5, 0),
390 1.1 skrll .jpd_dout = JH7110_SYS_DOUT,
391 1.1 skrll .jpd_dout_mask = __BITS(6, 0),
392 1.1 skrll .jpd_gpi = JH7110_SYS_GPI,
393 1.1 skrll .jpd_gpi_mask = __BITS(6, 0),
394 1.1 skrll .jpd_gpioin = JH7110_SYS_GPIOIN,
395 1.1 skrll };
396 1.1 skrll
397 1.1 skrll
398 1.1 skrll static int
399 1.1 skrll jh7110_set_pinmux(struct jh7110_pinctrl_softc *sc, u_int pin,
400 1.1 skrll u_int din, u_int dout, u_int doen, u_int func)
401 1.1 skrll {
402 1.1 skrll const struct jh7110_pinctrl_data * const jpd = sc->sc_jpd;
403 1.1 skrll
404 1.1 skrll if (pin < jpd->jpd_ngpios && func == 0)
405 1.1 skrll jh7110_set_gpiomux(sc, pin, din, dout, doen);
406 1.1 skrll return 0;
407 1.1 skrll
408 1.1 skrll if (sc->sc_jpd == &jh7110_aon_pinctrl_data)
409 1.1 skrll return 0;
410 1.1 skrll
411 1.1 skrll if (pin < jpd->jpd_npins)
412 1.1 skrll jh7110_set_function(sc, pin, func);
413 1.1 skrll
414 1.1 skrll return 0;
415 1.1 skrll }
416 1.1 skrll
417 1.1 skrll
418 1.1 skrll /* Device Tree encoding */
419 1.1 skrll #define DT_PINMUX_DIN_MASK __BITS(31, 24)
420 1.1 skrll #define DT_PINMUX_DOUT_MASK __BITS(23, 16)
421 1.1 skrll #define DT_PINMUX_DOEN_MASK __BITS(15, 10)
422 1.1 skrll #define DT_PINMUX_FUNC_MASK __BITS( 9, 8)
423 1.1 skrll #define DT_PINMUX_PIN_MASK __BITS( 7, 0)
424 1.1 skrll
425 1.1 skrll static int
426 1.1 skrll jh7110_parse_slew_rate(int phandle)
427 1.1 skrll {
428 1.1 skrll int slew_rate;
429 1.1 skrll
430 1.1 skrll if (of_getprop_uint32(phandle, "slew-rate", &slew_rate) == 0)
431 1.1 skrll return slew_rate;
432 1.1 skrll
433 1.1 skrll return -1;
434 1.1 skrll }
435 1.1 skrll
436 1.1 skrll static void
437 1.1 skrll jh7110_pinctrl_pin_properties(struct jh7110_pinctrl_softc *sc, int phandle,
438 1.1 skrll uint16_t *val, uint16_t *mask)
439 1.1 skrll {
440 1.1 skrll *mask = 0;
441 1.1 skrll *val = 0;
442 1.1 skrll
443 1.1 skrll const int bias = fdtbus_pinctrl_parse_bias(phandle, NULL);
444 1.1 skrll const int drive_strength = fdtbus_pinctrl_parse_drive_strength(phandle);
445 1.1 skrll const int slew_rate = jh7110_parse_slew_rate(phandle);
446 1.1 skrll
447 1.1 skrll #define JH7110_PADCFG_POS __BIT(7)
448 1.1 skrll #define JH7110_PADCFG_SMT __BIT(6)
449 1.1 skrll #define JH7110_PADCFG_SLEW __BIT(5)
450 1.1 skrll
451 1.1 skrll switch (bias) {
452 1.1 skrll case 0:
453 1.1 skrll *mask |= JH7110_PADCFG_BIAS_MASK;
454 1.1 skrll break;
455 1.1 skrll case GPIO_PIN_PULLUP:
456 1.1 skrll *mask |= JH7110_PADCFG_BIAS_MASK;
457 1.1 skrll *val |= JH7110_PADCFG_PU;
458 1.1 skrll break;
459 1.1 skrll case GPIO_PIN_PULLDOWN:
460 1.1 skrll *mask |= JH7110_PADCFG_BIAS_MASK;
461 1.1 skrll *val |= JH7110_PADCFG_PD;
462 1.1 skrll break;
463 1.1 skrll case -1:
464 1.1 skrll default:
465 1.1 skrll break;
466 1.1 skrll }
467 1.1 skrll
468 1.1 skrll switch (drive_strength) {
469 1.1 skrll case 2:
470 1.1 skrll *mask |= JH7110_PADCFG_DS_MASK;
471 1.1 skrll *val |= JH7110_PADCFG_DS_2MA;
472 1.1 skrll break;
473 1.1 skrll case 4:
474 1.1 skrll *mask |= JH7110_PADCFG_DS_MASK;
475 1.1 skrll *val |= JH7110_PADCFG_DS_4MA;
476 1.1 skrll break;
477 1.1 skrll case 8:
478 1.1 skrll *mask |= JH7110_PADCFG_DS_MASK;
479 1.1 skrll *val |= JH7110_PADCFG_DS_8MA;
480 1.1 skrll break;
481 1.1 skrll case 12:
482 1.1 skrll *mask |= JH7110_PADCFG_DS_MASK;
483 1.1 skrll *val |= JH7110_PADCFG_DS_12MA;
484 1.1 skrll break;
485 1.1 skrll case -1:
486 1.1 skrll break;
487 1.1 skrll default:
488 1.1 skrll aprint_error_dev(sc->sc_dev, "phandle %d invalid drive "
489 1.1 skrll "strength %d\n", phandle, drive_strength);
490 1.1 skrll }
491 1.1 skrll
492 1.1 skrll if (of_hasprop(phandle, "input-enable")) {
493 1.1 skrll *mask |= JH7110_PADCFG_IE;
494 1.1 skrll *val |= JH7110_PADCFG_IE;
495 1.1 skrll }
496 1.1 skrll if (of_hasprop(phandle, "input-disable")) {
497 1.1 skrll *mask |= JH7110_PADCFG_IE;
498 1.1 skrll *val &= ~JH7110_PADCFG_IE;
499 1.1 skrll }
500 1.1 skrll if (of_hasprop(phandle, "input-schmitt-enable")) {
501 1.1 skrll *mask |= JH7110_PADCFG_SMT;
502 1.1 skrll *val |= JH7110_PADCFG_SMT;
503 1.1 skrll }
504 1.1 skrll if (of_hasprop(phandle, "input-schmitt-disable")) {
505 1.1 skrll *mask |= JH7110_PADCFG_SMT;
506 1.1 skrll *val &= ~JH7110_PADCFG_SMT;
507 1.1 skrll }
508 1.1 skrll
509 1.1 skrll switch (slew_rate) {
510 1.1 skrll case 0:
511 1.1 skrll *mask |= JH7110_PADCFG_SLEW;
512 1.1 skrll *val &= ~JH7110_PADCFG_SLEW;
513 1.1 skrll break;
514 1.1 skrll case 1:
515 1.1 skrll *mask |= JH7110_PADCFG_SLEW;
516 1.1 skrll *val |= JH7110_PADCFG_SLEW;
517 1.1 skrll break;
518 1.1 skrll case -1:
519 1.1 skrll break;
520 1.1 skrll default:
521 1.1 skrll aprint_error_dev(sc->sc_dev, "invalid slew rate");
522 1.1 skrll }
523 1.1 skrll }
524 1.1 skrll
525 1.1 skrll
526 1.1 skrll static void
527 1.1 skrll jh7110_pinctrl_set_config_group(struct jh7110_pinctrl_softc *sc, int group)
528 1.1 skrll {
529 1.1 skrll int pinmux_len;
530 1.1 skrll const u_int *pinmux = fdtbus_get_prop(group, "pinmux", &pinmux_len);
531 1.1 skrll size_t plen;
532 1.1 skrll const u_int *parray;
533 1.1 skrll
534 1.1 skrll aprint_debug_dev(sc->sc_dev, "set_config: group %d\n", group);
535 1.1 skrll if (pinmux == NULL) {
536 1.1 skrll aprint_debug_dev(sc->sc_dev, "group %d neither 'pins' nor "
537 1.1 skrll "'pinmux' exist\n", group);
538 1.1 skrll return;
539 1.1 skrll }
540 1.1 skrll if (pinmux != NULL) {
541 1.1 skrll plen = pinmux_len;
542 1.1 skrll parray = pinmux;
543 1.1 skrll }
544 1.1 skrll const size_t npins = plen / sizeof(uint32_t);
545 1.1 skrll
546 1.1 skrll aprint_debug_dev(sc->sc_dev, "set_config: group %d, len %zu\n",
547 1.1 skrll group, plen);
548 1.1 skrll
549 1.1 skrll uint16_t val, mask;
550 1.1 skrll jh7110_pinctrl_pin_properties(sc, group, &val, &mask);
551 1.1 skrll
552 1.1 skrll for (size_t i = 0; i < npins; i++) {
553 1.1 skrll uint32_t p = be32dec(&parray[i]);
554 1.1 skrll u_int pin_no;
555 1.1 skrll
556 1.1 skrll #if 0
557 1.1 skrll if (pins != NULL) {
558 1.1 skrll pin_no = p;
559 1.1 skrll aprint_debug_dev(sc->sc_dev, "set_config: group %d"
560 1.1 skrll ", gpio %d doen %#x\n", group, pin_no,
561 1.1 skrll RD4(sc, GPO_DOEN_CFG(pin_no)));
562 1.1 skrll WR4(sc, GPO_DOEN_CFG(pin_no), GPO_DISABLE);
563 1.1 skrll jh7110_padctl_rmw(sc, pin_no,
564 1.1 skrll val, mask);
565 1.1 skrll }
566 1.1 skrll #endif
567 1.1 skrll if (pinmux != NULL) {
568 1.1 skrll u_int din = __SHIFTOUT(p, DT_PINMUX_DIN_MASK);
569 1.1 skrll u_int dout = __SHIFTOUT(p, DT_PINMUX_DOUT_MASK);
570 1.1 skrll u_int doen = __SHIFTOUT(p, DT_PINMUX_DOEN_MASK);
571 1.1 skrll u_int func = __SHIFTOUT(p, DT_PINMUX_FUNC_MASK);
572 1.1 skrll pin_no = __SHIFTOUT(p, DT_PINMUX_PIN_MASK);
573 1.1 skrll jh7110_set_pinmux(sc, pin_no, din, dout,
574 1.1 skrll doen, func);
575 1.1 skrll }
576 1.1 skrll }
577 1.1 skrll }
578 1.1 skrll
579 1.1 skrll static int
580 1.1 skrll jh7110_pinctrl_set_config(device_t dev, const void *data, size_t len)
581 1.1 skrll {
582 1.1 skrll struct jh7110_pinctrl_softc * const sc = device_private(dev);
583 1.1 skrll
584 1.1 skrll if (len != sizeof(uint32_t))
585 1.1 skrll return -1;
586 1.1 skrll
587 1.1 skrll const int phandle = fdtbus_get_phandle_from_native(be32dec(data));
588 1.1 skrll aprint_debug_dev(sc->sc_dev, "set_config: phandle %d\n", phandle);
589 1.1 skrll
590 1.1 skrll for (int child = OF_child(phandle); child; child = OF_peer(child)) {
591 1.1 skrll jh7110_pinctrl_set_config_group(sc, child);
592 1.1 skrll }
593 1.1 skrll
594 1.1 skrll return 0;
595 1.1 skrll }
596 1.1 skrll
597 1.1 skrll static struct fdtbus_pinctrl_controller_func jh7110_pinctrl_funcs = {
598 1.1 skrll .set_config = jh7110_pinctrl_set_config,
599 1.1 skrll };
600 1.1 skrll
601 1.1 skrll
602 1.1 skrll static void *
603 1.1 skrll jh7110_pinctrl_gpio_acquire(device_t dev, const void *data, size_t len, int flags)
604 1.1 skrll {
605 1.1 skrll struct jh7110_pinctrl_softc * const sc = device_private(dev);
606 1.1 skrll
607 1.1 skrll if (len != 3 * sizeof(uint32_t))
608 1.1 skrll return NULL;
609 1.1 skrll
610 1.1 skrll const u_int *gpio = data;
611 1.1 skrll const u_int pin_no = be32toh(gpio[1]);
612 1.1 skrll const bool actlo = be32toh(gpio[2]) & 1;
613 1.1 skrll
614 1.1 skrll // XXXNH twiddle something??
615 1.1 skrll struct jh7110_pinctrl_gpio_pin *pin =
616 1.1 skrll kmem_zalloc(sizeof(*pin), KM_SLEEP);
617 1.1 skrll pin->pin_sc = sc;
618 1.1 skrll pin->pin_no = pin_no;
619 1.1 skrll pin->pin_actlo = actlo;
620 1.1 skrll
621 1.1 skrll return pin;
622 1.1 skrll }
623 1.1 skrll
624 1.1 skrll static void
625 1.1 skrll jh7110_pinctrl_gpio_release(device_t dev, void *priv)
626 1.1 skrll {
627 1.1 skrll struct jh7110_pinctrl_softc * const sc = device_private(dev);
628 1.1 skrll struct jh7110_pinctrl_gpio_pin *pin = priv;
629 1.1 skrll
630 1.1 skrll KASSERT(sc == pin->pin_sc);
631 1.1 skrll // XXXNH untwiddle something?
632 1.1 skrll kmem_free(pin, sizeof(*pin));
633 1.1 skrll }
634 1.1 skrll
635 1.1 skrll
636 1.1 skrll static int
637 1.1 skrll jh7110_pinctrl_gpio_read(device_t dev, void *priv, bool raw)
638 1.1 skrll {
639 1.1 skrll struct jh7110_pinctrl_softc * const sc = device_private(dev);
640 1.1 skrll struct jh7110_pinctrl_gpio_pin *pin = priv;
641 1.1 skrll
642 1.1 skrll const u_int pin_no = pin ->pin_no;
643 1.1 skrll const u_int pins_per_bank = 32;
644 1.1 skrll const size_t banksz = sizeof(uint32_t);
645 1.1 skrll const bus_size_t offset = ((pin_no) / pins_per_bank) * banksz;
646 1.1 skrll const uint32_t mask = __BIT(pin_no % pins_per_bank);
647 1.1 skrll const uint32_t bank = RD4(sc, sc->sc_jpd->jpd_gpioin + offset);
648 1.1 skrll
649 1.1 skrll int val = __SHIFTOUT(bank, mask);
650 1.1 skrll if (!raw && pin->pin_actlo)
651 1.1 skrll val = !val;
652 1.1 skrll
653 1.1 skrll return val;
654 1.1 skrll }
655 1.1 skrll
656 1.1 skrll
657 1.1 skrll static void
658 1.1 skrll jh7110_pinctrl_gpio_write(device_t dev, void *priv, int val, bool raw)
659 1.1 skrll {
660 1.1 skrll struct jh7110_pinctrl_softc * const sc = device_private(dev);
661 1.1 skrll struct jh7110_pinctrl_gpio_pin *pin = priv;
662 1.1 skrll
663 1.1 skrll const u_int pin_no = pin ->pin_no;
664 1.1 skrll const u_int pins_per_bank = 4;
665 1.1 skrll const size_t banksz = sizeof(uint32_t);
666 1.1 skrll const u_int bits_per_bank = banksz * NBBY;
667 1.1 skrll const u_int bits_per_pin = bits_per_bank / pins_per_bank;
668 1.1 skrll const bus_size_t offset = ((pin_no) / pins_per_bank) * banksz;
669 1.1 skrll const u_int shift = bits_per_pin * (pin_no % pins_per_bank);
670 1.1 skrll const uint32_t mask = sc->sc_jpd->jpd_dout_mask << shift;
671 1.1 skrll
672 1.1 skrll if (!raw && pin->pin_actlo)
673 1.1 skrll val = !val;
674 1.1 skrll
675 1.1 skrll mutex_enter(&sc->sc_lock);
676 1.1 skrll uint32_t bank = RD4(sc, sc->sc_jpd->jpd_dout + offset);
677 1.1 skrll bank &= ~mask;
678 1.1 skrll bank |= __SHIFTIN(val != 0 ? GPOUT_HIGH : GPOUT_LOW, mask);
679 1.1 skrll WR4(sc, sc->sc_jpd->jpd_dout + offset, bank);
680 1.1 skrll mutex_exit(&sc->sc_lock);
681 1.1 skrll }
682 1.1 skrll
683 1.1 skrll
684 1.1 skrll static struct fdtbus_gpio_controller_func jh7110_pinctrl_gpio_funcs = {
685 1.1 skrll .acquire = jh7110_pinctrl_gpio_acquire,
686 1.1 skrll .release = jh7110_pinctrl_gpio_release,
687 1.1 skrll .read = jh7110_pinctrl_gpio_read,
688 1.1 skrll .write = jh7110_pinctrl_gpio_write,
689 1.1 skrll };
690 1.1 skrll
691 1.1 skrll
692 1.1 skrll static const struct device_compatible_entry compat_data[] = {
693 1.1 skrll { .compat = "starfive,jh7110-sys-pinctrl", .data = &jh7110_sys_pinctrl_data },
694 1.1 skrll { .compat = "starfive,jh7110-aon-pinctrl", .data = &jh7110_aon_pinctrl_data },
695 1.1 skrll DEVICE_COMPAT_EOL
696 1.1 skrll };
697 1.1 skrll
698 1.1 skrll
699 1.1 skrll static int
700 1.1 skrll jh7110_pinctrl_match(device_t parent, cfdata_t cf, void *aux)
701 1.1 skrll {
702 1.1 skrll struct fdt_attach_args * const faa = aux;
703 1.1 skrll
704 1.1 skrll return of_compatible_match(faa->faa_phandle, compat_data);
705 1.1 skrll }
706 1.1 skrll
707 1.1 skrll static void
708 1.1 skrll jh7110_pinctrl_attach(device_t parent, device_t self, void *aux)
709 1.1 skrll {
710 1.1 skrll struct jh7110_pinctrl_softc *sc = device_private(self);
711 1.1 skrll struct fdt_attach_args * const faa = aux;
712 1.1 skrll const int phandle = faa->faa_phandle;
713 1.1 skrll bus_addr_t addr;
714 1.1 skrll bus_size_t size;
715 1.1 skrll int error;
716 1.1 skrll
717 1.1 skrll sc->sc_dev = self;
718 1.1 skrll sc->sc_phandle = phandle;
719 1.1 skrll sc->sc_bst = faa->faa_bst;
720 1.1 skrll error = fdtbus_get_reg(phandle, 0, &addr, &size);
721 1.1 skrll if (error) {
722 1.1 skrll aprint_error(": couldn't get registers\n");
723 1.1 skrll return;
724 1.1 skrll }
725 1.1 skrll
726 1.1 skrll error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
727 1.1 skrll if (error) {
728 1.1 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr,
729 1.1 skrll error);
730 1.1 skrll return;
731 1.1 skrll }
732 1.1 skrll
733 1.1 skrll sc->sc_jpd = of_compatible_lookup(phandle, compat_data)->data;
734 1.1 skrll
735 1.1 skrll mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
736 1.1 skrll
737 1.1 skrll aprint_naive("\n");
738 1.1 skrll aprint_normal(": Pin Controller\n");
739 1.1 skrll
740 1.1 skrll fdtbus_register_gpio_controller(sc->sc_dev, sc->sc_phandle,
741 1.1 skrll &jh7110_pinctrl_gpio_funcs);
742 1.1 skrll
743 1.1 skrll for (int child = OF_child(phandle); child; child = OF_peer(child)) {
744 1.1 skrll fdtbus_register_pinctrl_config(self, child,
745 1.1 skrll &jh7110_pinctrl_funcs);
746 1.1 skrll }
747 1.1 skrll }
748 1.1 skrll
749 1.1 skrll CFATTACH_DECL_NEW(jh7110_pinctrl, sizeof(struct jh7110_pinctrl_softc),
750 1.1 skrll jh7110_pinctrl_match, jh7110_pinctrl_attach, NULL, NULL);
751