1 1.2 skrll /* $NetBSD: jh7110_trng.c,v 1.2 2025/02/09 09:09:49 skrll Exp $ */ 2 1.1 skrll 3 1.1 skrll /*- 4 1.1 skrll * Copyright (c) 2025 The NetBSD Foundation, Inc. 5 1.1 skrll * All rights reserved. 6 1.1 skrll * 7 1.1 skrll * This code is derived from software contributed to The NetBSD Foundation 8 1.1 skrll * by Nick Hudson 9 1.1 skrll * 10 1.1 skrll * Redistribution and use in source and binary forms, with or without 11 1.1 skrll * modification, are permitted provided that the following conditions 12 1.1 skrll * are met: 13 1.1 skrll * 1. Redistributions of source code must retain the above copyright 14 1.1 skrll * notice, this list of conditions and the following disclaimer. 15 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 skrll * notice, this list of conditions and the following disclaimer in the 17 1.1 skrll * documentation and/or other materials provided with the distribution. 18 1.1 skrll * 19 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 skrll * POSSIBILITY OF SUCH DAMAGE. 30 1.1 skrll */ 31 1.1 skrll 32 1.1 skrll #include <sys/cdefs.h> 33 1.2 skrll __KERNEL_RCSID(0, "$NetBSD: jh7110_trng.c,v 1.2 2025/02/09 09:09:49 skrll Exp $"); 34 1.1 skrll 35 1.1 skrll #include <sys/param.h> 36 1.1 skrll 37 1.1 skrll #include <sys/bus.h> 38 1.1 skrll #include <sys/device.h> 39 1.1 skrll #include <sys/condvar.h> 40 1.1 skrll #include <sys/mutex.h> 41 1.1 skrll #include <sys/rndsource.h> 42 1.1 skrll 43 1.1 skrll #include <dev/fdt/fdtvar.h> 44 1.1 skrll 45 1.1 skrll 46 1.1 skrll struct jh7110_trng_softc { 47 1.1 skrll device_t sc_dev; 48 1.1 skrll bus_space_tag_t sc_bst; 49 1.1 skrll bus_space_handle_t sc_bsh; 50 1.1 skrll int sc_phandle; 51 1.1 skrll 52 1.1 skrll kmutex_t sc_lock; 53 1.1 skrll kcondvar_t sc_cv; 54 1.1 skrll void * sc_ih; 55 1.1 skrll bool sc_reseeddone; 56 1.1 skrll size_t sc_bytes_wanted; 57 1.1 skrll 58 1.1 skrll krndsource_t sc_rndsource; 59 1.1 skrll }; 60 1.1 skrll 61 1.1 skrll 62 1.1 skrll #define RD4(sc, reg) \ 63 1.1 skrll bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg)) 64 1.1 skrll #define WR4(sc, reg, val) \ 65 1.1 skrll bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val)) 66 1.1 skrll 67 1.1 skrll 68 1.1 skrll /* Register definitions */ 69 1.1 skrll // https://doc-en.rvspace.org/JH7110/TRM/JH7110_TRM/control_registers_trng.html?hl=trng 70 1.1 skrll #define JH7110_TRNG_CTRL 0x0000 71 1.1 skrll #define JH7110_TRNG_CTRL_NOP 0x0 72 1.1 skrll #define JH7110_TRNG_CTRL_RANDOMIZE 0x1 73 1.1 skrll #define JH7110_TRNG_CTRL_RANDOM_RESEED 0x2 74 1.1 skrll #define JH7110_TRNG_CTRL_NONCE_RESEED 0x3 75 1.1 skrll #define JH7110_TRNG_STAT 0x0004 76 1.1 skrll #define JH7110_TRNG_STAT_SEEDED __BIT(9) 77 1.1 skrll 78 1.1 skrll #define JH7110_TRNG_MODE 0x0008 79 1.1 skrll #define JH7110_TRNG_MODE_R256 __BIT(3) 80 1.1 skrll #define JH7110_TRNG_SMODE 0x000c 81 1.1 skrll #define JH7110_TRNG_IENABLE 0x0010 82 1.1 skrll #define JH7110_TRNG_IENABLE_GLOBAL __BIT(31) 83 1.1 skrll #define JH7110_TRNG_IENABLE_LFSR_LOCKUP __BIT(4) 84 1.1 skrll #define JH7110_TRNG_IENABLE_RQST_LOCKUP __BIT(3) 85 1.1 skrll #define JH7110_TRNG_IENABLE_AGE_ALARM __BIT(2) 86 1.1 skrll #define JH7110_TRNG_IENABLE_SEED_DONE __BIT(1) 87 1.1 skrll #define JH7110_TRNG_IENABLE_RAND_RDY __BIT(0) 88 1.1 skrll #define JH7110_TRNG_ISTATUS 0x0014 89 1.1 skrll #define JH7110_TRNG_ISTATUS_LFSR_LOCKUP __BIT(4) 90 1.1 skrll #define JH7110_TRNG_ISTATUS_RQST_LOCKUP __BIT(3) 91 1.1 skrll #define JH7110_TRNG_ISTATUS_AGE_ALARM __BIT(2) 92 1.1 skrll #define JH7110_TRNG_ISTATUS_SEED_DONE __BIT(1) 93 1.1 skrll #define JH7110_TRNG_ISTATUS_RAND_RDY __BIT(0) 94 1.2 skrll #define JH7110_TRNG_FEATURES 0x001c 95 1.2 skrll #define JH7110_TRNG_FEATURES_MM_RESET_STATE __BIT(3) 96 1.2 skrll #define JH7110_TRNG_FEATURES_RAND_SEED_AVAIL __BIT(2) 97 1.2 skrll #define JH7110_TRNG_FEATURES_MAX_RAND_LENGTH __BITS(1,0) 98 1.2 skrll 99 1.2 skrll #define JH7110_TRNG_FEATURES_BITS \ 100 1.2 skrll "\177\020" /* New bitmask */ \ 101 1.2 skrll "f\003\01mode reset state\0" /* bit 3 (1) */ \ 102 1.2 skrll "=\x0" "test mode\0" \ 103 1.2 skrll "=\x1" "mission mode\0" \ 104 1.2 skrll "f\002\01ring oscillator\0" /* bit 2 (1) */ \ 105 1.2 skrll "=\x0" "not preset\0" \ 106 1.2 skrll "=\x1" "present\0" \ 107 1.2 skrll "f\000\02max rand length\0" /* bits 0 .. 1 */ \ 108 1.2 skrll "=\x0" "128-bit\0" \ 109 1.2 skrll "=\x1" "256-bit\0" \ 110 1.2 skrll "\0" 111 1.2 skrll 112 1.2 skrll 113 1.1 skrll #define JH7110_TRNG_DATA0 0x0020 114 1.1 skrll #define JH7110_TRNG_DATA1 0x0024 115 1.1 skrll #define JH7110_TRNG_DATA2 0x0028 116 1.1 skrll #define JH7110_TRNG_DATA3 0x002c 117 1.1 skrll #define JH7110_TRNG_DATA4 0x0030 118 1.1 skrll #define JH7110_TRNG_DATA5 0x0034 119 1.1 skrll #define JH7110_TRNG_DATA6 0x0038 120 1.1 skrll #define JH7110_TRNG_DATA7 0x003c 121 1.1 skrll 122 1.2 skrll #define JH7110_TRNG_BCONF 0x0068 123 1.2 skrll #define JH7110_TRNG_BCONF_AUTO_RESEED_LOOPBACK __BIT(5) 124 1.2 skrll #define JH7110_TRNG_BCONF_MODE_AFTER_RST __BIT(4) 125 1.2 skrll #define JH7110_TRNG_BCONF_PRNG_LEN_AFTER_RST __BIT(3) 126 1.2 skrll #define JH7110_TRNG_BCONF_MAX_PRNG_LEN __BIT(2) 127 1.2 skrll #define JH7110_TRNG_BCONF_BITS \ 128 1.2 skrll "\177\020" /* New bitmask */ \ 129 1.2 skrll "f\005\01auto reseed loopback\0" /* bit 5 (1) */ \ 130 1.2 skrll "=\x0" "not present\0" \ 131 1.2 skrll "=\x1" "present\0" \ 132 1.2 skrll "f\004\01mode after reset\0" /* bit 4 (1) */ \ 133 1.2 skrll "=\x0" "test mode\0" \ 134 1.2 skrll "=\x1" "mission mode\0" \ 135 1.2 skrll "f\003\01PRNG after reset\0" /* bit 3 (1) */ \ 136 1.2 skrll "=\x0" "not preset\0" \ 137 1.2 skrll "=\x1" "present\0" \ 138 1.2 skrll "f\002\01max PRNG length\0" /* bit 2 (1) */ \ 139 1.2 skrll "=\x0" "128-bit\0" \ 140 1.2 skrll "=\x1" "256-bit\0" \ 141 1.2 skrll "\0" 142 1.2 skrll 143 1.1 skrll 144 1.1 skrll #define RD4(sc, reg) \ 145 1.1 skrll bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg)) 146 1.1 skrll #define WR4(sc, reg, val) \ 147 1.1 skrll bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val)) 148 1.1 skrll 149 1.1 skrll 150 1.1 skrll static void 151 1.1 skrll jh7110_trng_irqenable(struct jh7110_trng_softc *sc) 152 1.1 skrll { 153 1.1 skrll WR4(sc, JH7110_TRNG_IENABLE, 154 1.1 skrll JH7110_TRNG_IENABLE_GLOBAL | 155 1.1 skrll JH7110_TRNG_IENABLE_SEED_DONE | 156 1.1 skrll JH7110_TRNG_IENABLE_RAND_RDY | 157 1.1 skrll JH7110_TRNG_IENABLE_LFSR_LOCKUP); 158 1.1 skrll } 159 1.1 skrll 160 1.1 skrll static void 161 1.1 skrll jh7110_trng_irqdisable(struct jh7110_trng_softc *sc) 162 1.1 skrll { 163 1.1 skrll WR4(sc, JH7110_TRNG_IENABLE, 0); 164 1.1 skrll } 165 1.1 skrll 166 1.1 skrll static void 167 1.1 skrll jh7110_trng_probe(struct jh7110_trng_softc *sc, uint32_t istat) 168 1.1 skrll { 169 1.1 skrll KASSERT(mutex_owned(&sc->sc_lock)); 170 1.1 skrll 171 1.1 skrll if (sc->sc_bytes_wanted != 0) { 172 1.1 skrll uint32_t data[8]; 173 1.1 skrll const uint32_t stat = RD4(sc, JH7110_TRNG_STAT); 174 1.1 skrll 175 1.1 skrll if (stat & JH7110_TRNG_STAT_SEEDED) { 176 1.1 skrll if (istat & JH7110_TRNG_ISTATUS_RAND_RDY) { 177 1.1 skrll 178 1.1 skrll WR4(sc, JH7110_TRNG_ISTATUS, 179 1.1 skrll JH7110_TRNG_ISTATUS_RAND_RDY); 180 1.1 skrll 181 1.1 skrll data[0] = RD4(sc, JH7110_TRNG_DATA0); 182 1.1 skrll data[1] = RD4(sc, JH7110_TRNG_DATA1); 183 1.1 skrll data[2] = RD4(sc, JH7110_TRNG_DATA2); 184 1.1 skrll data[3] = RD4(sc, JH7110_TRNG_DATA3); 185 1.1 skrll data[4] = RD4(sc, JH7110_TRNG_DATA4); 186 1.1 skrll data[5] = RD4(sc, JH7110_TRNG_DATA5); 187 1.1 skrll data[6] = RD4(sc, JH7110_TRNG_DATA6); 188 1.1 skrll data[7] = RD4(sc, JH7110_TRNG_DATA7); 189 1.1 skrll 190 1.1 skrll rnd_add_data_sync(&sc->sc_rndsource, &data, 191 1.1 skrll sizeof(data), sizeof(data) * NBBY); 192 1.1 skrll 193 1.1 skrll sc->sc_bytes_wanted -= 194 1.1 skrll MIN(sc->sc_bytes_wanted, sizeof(data)); 195 1.1 skrll 196 1.1 skrll if (sc->sc_bytes_wanted == 0) 197 1.1 skrll jh7110_trng_irqdisable(sc); 198 1.1 skrll } 199 1.1 skrll } else { 200 1.1 skrll WR4(sc, JH7110_TRNG_CTRL, 201 1.1 skrll JH7110_TRNG_CTRL_RANDOM_RESEED); 202 1.1 skrll } 203 1.1 skrll explicit_memset(data, 0, sizeof data); 204 1.1 skrll } 205 1.1 skrll if (sc->sc_bytes_wanted != 0) { 206 1.1 skrll WR4(sc, JH7110_TRNG_CTRL, 207 1.1 skrll JH7110_TRNG_CTRL_RANDOMIZE); 208 1.1 skrll } 209 1.1 skrll } 210 1.1 skrll 211 1.1 skrll static void 212 1.1 skrll jh7110_trng_get(size_t bytes_wanted, void *arg) 213 1.1 skrll { 214 1.1 skrll struct jh7110_trng_softc * const sc = arg; 215 1.1 skrll 216 1.1 skrll mutex_enter(&sc->sc_lock); 217 1.1 skrll sc->sc_bytes_wanted += bytes_wanted; 218 1.1 skrll 219 1.1 skrll jh7110_trng_irqenable(sc); 220 1.1 skrll 221 1.1 skrll const uint32_t istat = RD4(sc, JH7110_TRNG_ISTATUS); 222 1.1 skrll jh7110_trng_probe(sc, istat); 223 1.1 skrll 224 1.1 skrll mutex_exit(&sc->sc_lock); 225 1.1 skrll } 226 1.1 skrll 227 1.1 skrll 228 1.1 skrll static int 229 1.1 skrll jh7110_trng_intr(void *priv) 230 1.1 skrll { 231 1.1 skrll struct jh7110_trng_softc * const sc = priv; 232 1.1 skrll 233 1.1 skrll mutex_enter(&sc->sc_lock); 234 1.1 skrll 235 1.1 skrll const uint32_t istat = RD4(sc, JH7110_TRNG_ISTATUS); 236 1.1 skrll 237 1.1 skrll if (istat & JH7110_TRNG_ISTATUS_RAND_RDY) { 238 1.1 skrll KASSERT(RD4(sc, JH7110_TRNG_STAT) & JH7110_TRNG_STAT_SEEDED); 239 1.1 skrll jh7110_trng_probe(sc, istat); 240 1.1 skrll //sc->sc_randready = true; 241 1.1 skrll 242 1.1 skrll } 243 1.1 skrll 244 1.1 skrll if (istat & JH7110_TRNG_ISTATUS_SEED_DONE) 245 1.1 skrll sc->sc_reseeddone = true; 246 1.1 skrll 247 1.1 skrll #if 0 248 1.1 skrll if (istat & JH7110_TRNG_ISTATUS_LFSR_LOCKUP) { 249 1.1 skrll sc->sc_reseeddone = false; 250 1.1 skrll } 251 1.1 skrll #endif 252 1.1 skrll WR4(sc, JH7110_TRNG_ISTATUS, istat); 253 1.1 skrll 254 1.1 skrll if (sc->sc_reseeddone) 255 1.1 skrll cv_broadcast(&sc->sc_cv); 256 1.1 skrll 257 1.1 skrll mutex_exit(&sc->sc_lock); 258 1.1 skrll 259 1.1 skrll return 1; 260 1.1 skrll } 261 1.1 skrll 262 1.1 skrll 263 1.1 skrll static void 264 1.1 skrll jh7110_trng_init(struct jh7110_trng_softc *sc) 265 1.1 skrll { 266 1.1 skrll /* Mask and clear all interrupts. */ 267 1.1 skrll WR4(sc, JH7110_TRNG_IENABLE, 0U); 268 1.1 skrll WR4(sc, JH7110_TRNG_ISTATUS, ~0U); 269 1.1 skrll 270 1.1 skrll WR4(sc, JH7110_TRNG_MODE, JH7110_TRNG_MODE_R256); 271 1.1 skrll 272 1.1 skrll mutex_enter(&sc->sc_lock); 273 1.1 skrll 274 1.1 skrll jh7110_trng_irqenable(sc); 275 1.1 skrll 276 1.1 skrll sc->sc_reseeddone = false; 277 1.1 skrll WR4(sc, JH7110_TRNG_CTRL, JH7110_TRNG_CTRL_RANDOM_RESEED); 278 1.1 skrll 279 1.1 skrll while (!sc->sc_reseeddone) { 280 1.1 skrll const int error = cv_timedwait(&sc->sc_cv, &sc->sc_lock, 1); 281 1.1 skrll if (error) { 282 1.1 skrll printf("%s: timedout\n", __func__); 283 1.1 skrll mutex_exit(&sc->sc_lock); 284 1.1 skrll return; 285 1.1 skrll } 286 1.1 skrll } 287 1.1 skrll mutex_exit(&sc->sc_lock); 288 1.1 skrll } 289 1.1 skrll 290 1.1 skrll static void 291 1.1 skrll jh7110_trng_attach_i(device_t self) 292 1.1 skrll { 293 1.1 skrll struct jh7110_trng_softc * const sc = device_private(self); 294 1.1 skrll 295 1.1 skrll jh7110_trng_init(sc); 296 1.1 skrll 297 1.1 skrll /* set up an rndsource */ 298 1.1 skrll rndsource_setcb(&sc->sc_rndsource, &jh7110_trng_get, sc); 299 1.1 skrll rnd_attach_source(&sc->sc_rndsource, device_xname(self), RND_TYPE_RNG, 300 1.1 skrll RND_FLAG_COLLECT_VALUE | RND_FLAG_HASCB); 301 1.1 skrll } 302 1.1 skrll 303 1.1 skrll /* Compat string(s) */ 304 1.1 skrll static const struct device_compatible_entry compat_data[] = { 305 1.1 skrll { .compat = "starfive,jh7110-trng" }, 306 1.1 skrll DEVICE_COMPAT_EOL 307 1.1 skrll }; 308 1.1 skrll 309 1.1 skrll 310 1.1 skrll static int 311 1.1 skrll jh7110_trng_match(device_t parent, cfdata_t cf, void *aux) 312 1.1 skrll { 313 1.1 skrll struct fdt_attach_args * const faa = aux; 314 1.1 skrll 315 1.1 skrll return of_compatible_match(faa->faa_phandle, compat_data); 316 1.1 skrll } 317 1.1 skrll 318 1.1 skrll static void 319 1.1 skrll jh7110_trng_attach(device_t parent, device_t self, void *aux) 320 1.1 skrll { 321 1.1 skrll struct jh7110_trng_softc * const sc = device_private(self); 322 1.1 skrll struct fdt_attach_args * const faa = aux; 323 1.1 skrll const int phandle = faa->faa_phandle; 324 1.1 skrll bus_space_tag_t bst = faa->faa_bst; 325 1.1 skrll bus_addr_t addr; 326 1.1 skrll bus_size_t size; 327 1.1 skrll int error; 328 1.1 skrll 329 1.1 skrll if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) { 330 1.1 skrll aprint_error(": couldn't get registers\n"); 331 1.1 skrll return; 332 1.1 skrll } 333 1.1 skrll 334 1.1 skrll error = bus_space_map(bst, addr, size, 0, &sc->sc_bsh); 335 1.1 skrll if (error) { 336 1.1 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, 337 1.1 skrll error); 338 1.1 skrll return; 339 1.1 skrll } 340 1.1 skrll 341 1.1 skrll /* Enable the hclk clock. */ 342 1.1 skrll error = fdtbus_clock_enable(phandle, "hclk", true); 343 1.1 skrll if (error) { 344 1.1 skrll aprint_error(": couldn't enable 'hclk' clock\n"); 345 1.1 skrll return; 346 1.1 skrll } 347 1.1 skrll 348 1.1 skrll /* Enable the hclk clock. */ 349 1.1 skrll error = fdtbus_clock_enable(phandle, "ahb", true); 350 1.1 skrll if (error) { 351 1.1 skrll aprint_error(": couldn't enable 'ahb' clock\n"); 352 1.1 skrll return; 353 1.1 skrll } 354 1.1 skrll 355 1.1 skrll /* Get a reset handle if we need and try to deassert it. */ 356 1.1 skrll struct fdtbus_reset * const rst = fdtbus_reset_get_index(phandle, 0); 357 1.1 skrll if (rst != NULL) { 358 1.1 skrll if (fdtbus_reset_deassert(rst) != 0) { 359 1.1 skrll aprint_error(": couldn't de-assert reset\n"); 360 1.1 skrll return; 361 1.1 skrll } 362 1.1 skrll } 363 1.1 skrll 364 1.1 skrll sc->sc_dev = self; 365 1.1 skrll sc->sc_phandle = phandle; 366 1.1 skrll sc->sc_bst = bst; 367 1.1 skrll 368 1.1 skrll mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM); 369 1.1 skrll cv_init(&sc->sc_cv, "jh7110trng"); 370 1.1 skrll 371 1.1 skrll aprint_naive("\n"); 372 1.1 skrll aprint_normal(": JH7110 TRNG\n"); 373 1.1 skrll 374 1.2 skrll char buf[256]; 375 1.2 skrll 376 1.2 skrll snprintb(buf, sizeof(buf), JH7110_TRNG_FEATURES_BITS, 377 1.2 skrll RD4(sc, JH7110_TRNG_FEATURES)); 378 1.2 skrll aprint_verbose_dev(sc->sc_dev, "Features : %s\n", buf); 379 1.2 skrll 380 1.2 skrll snprintb(buf, sizeof(buf), JH7110_TRNG_BCONF_BITS, 381 1.2 skrll RD4(sc, JH7110_TRNG_BCONF)); 382 1.2 skrll aprint_verbose_dev(sc->sc_dev, "Build config: %s\n", buf); 383 1.2 skrll 384 1.1 skrll char intrstr[128]; 385 1.1 skrll if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) { 386 1.1 skrll aprint_error_dev(self, "failed to decode interrupt\n"); 387 1.1 skrll return; 388 1.1 skrll } 389 1.1 skrll 390 1.1 skrll sc->sc_ih = fdtbus_intr_establish_xname(phandle, 0, IPL_VM, 391 1.1 skrll FDT_INTR_MPSAFE, jh7110_trng_intr, sc, device_xname(self)); 392 1.1 skrll if (sc->sc_ih == NULL) { 393 1.1 skrll aprint_error_dev(self, "failed to establish interrupt on %s\n", 394 1.1 skrll intrstr); 395 1.1 skrll return; 396 1.1 skrll } 397 1.1 skrll aprint_normal_dev(self, "interrupting on %s\n", intrstr); 398 1.1 skrll 399 1.1 skrll config_interrupts(self, jh7110_trng_attach_i); 400 1.1 skrll } 401 1.1 skrll 402 1.1 skrll CFATTACH_DECL_NEW(jh7110_trng, sizeof(struct jh7110_trng_softc), 403 1.1 skrll jh7110_trng_match, jh7110_trng_attach, NULL, NULL); 404