jh7110_trng.c revision 1.1 1 1.1 skrll /* $NetBSD: jh7110_trng.c,v 1.1 2025/02/08 16:12:20 skrll Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.1 skrll * Copyright (c) 2025 The NetBSD Foundation, Inc.
5 1.1 skrll * All rights reserved.
6 1.1 skrll *
7 1.1 skrll * This code is derived from software contributed to The NetBSD Foundation
8 1.1 skrll * by Nick Hudson
9 1.1 skrll *
10 1.1 skrll * Redistribution and use in source and binary forms, with or without
11 1.1 skrll * modification, are permitted provided that the following conditions
12 1.1 skrll * are met:
13 1.1 skrll * 1. Redistributions of source code must retain the above copyright
14 1.1 skrll * notice, this list of conditions and the following disclaimer.
15 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 skrll * notice, this list of conditions and the following disclaimer in the
17 1.1 skrll * documentation and/or other materials provided with the distribution.
18 1.1 skrll *
19 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 skrll * POSSIBILITY OF SUCH DAMAGE.
30 1.1 skrll */
31 1.1 skrll
32 1.1 skrll #include <sys/cdefs.h>
33 1.1 skrll __KERNEL_RCSID(0, "$NetBSD: jh7110_trng.c,v 1.1 2025/02/08 16:12:20 skrll Exp $");
34 1.1 skrll
35 1.1 skrll #include <sys/param.h>
36 1.1 skrll
37 1.1 skrll #include <sys/bus.h>
38 1.1 skrll #include <sys/device.h>
39 1.1 skrll #include <sys/condvar.h>
40 1.1 skrll #include <sys/mutex.h>
41 1.1 skrll #include <sys/rndsource.h>
42 1.1 skrll
43 1.1 skrll #include <dev/fdt/fdtvar.h>
44 1.1 skrll
45 1.1 skrll
46 1.1 skrll struct jh7110_trng_softc {
47 1.1 skrll device_t sc_dev;
48 1.1 skrll bus_space_tag_t sc_bst;
49 1.1 skrll bus_space_handle_t sc_bsh;
50 1.1 skrll int sc_phandle;
51 1.1 skrll
52 1.1 skrll kmutex_t sc_lock;
53 1.1 skrll kcondvar_t sc_cv;
54 1.1 skrll void * sc_ih;
55 1.1 skrll bool sc_reseeddone;
56 1.1 skrll size_t sc_bytes_wanted;
57 1.1 skrll
58 1.1 skrll krndsource_t sc_rndsource;
59 1.1 skrll };
60 1.1 skrll
61 1.1 skrll
62 1.1 skrll #define RD4(sc, reg) \
63 1.1 skrll bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
64 1.1 skrll #define WR4(sc, reg, val) \
65 1.1 skrll bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
66 1.1 skrll
67 1.1 skrll
68 1.1 skrll /* Register definitions */
69 1.1 skrll // https://doc-en.rvspace.org/JH7110/TRM/JH7110_TRM/control_registers_trng.html?hl=trng
70 1.1 skrll #define JH7110_TRNG_CTRL 0x0000
71 1.1 skrll #define JH7110_TRNG_CTRL_NOP 0x0
72 1.1 skrll #define JH7110_TRNG_CTRL_RANDOMIZE 0x1
73 1.1 skrll #define JH7110_TRNG_CTRL_RANDOM_RESEED 0x2
74 1.1 skrll #define JH7110_TRNG_CTRL_NONCE_RESEED 0x3
75 1.1 skrll #define JH7110_TRNG_STAT 0x0004
76 1.1 skrll #define JH7110_TRNG_STAT_SEEDED __BIT(9)
77 1.1 skrll
78 1.1 skrll //XXXNH check
79 1.1 skrll #define JH7110_TRNG_MODE 0x0008
80 1.1 skrll #define JH7110_TRNG_MODE_R256 __BIT(3)
81 1.1 skrll #define JH7110_TRNG_SMODE 0x000c
82 1.1 skrll #define JH7110_TRNG_IENABLE 0x0010
83 1.1 skrll #define JH7110_TRNG_IENABLE_GLOBAL __BIT(31)
84 1.1 skrll #define JH7110_TRNG_IENABLE_LFSR_LOCKUP __BIT(4)
85 1.1 skrll #define JH7110_TRNG_IENABLE_RQST_LOCKUP __BIT(3)
86 1.1 skrll #define JH7110_TRNG_IENABLE_AGE_ALARM __BIT(2)
87 1.1 skrll #define JH7110_TRNG_IENABLE_SEED_DONE __BIT(1)
88 1.1 skrll #define JH7110_TRNG_IENABLE_RAND_RDY __BIT(0)
89 1.1 skrll #define JH7110_TRNG_ISTATUS 0x0014
90 1.1 skrll #define JH7110_TRNG_ISTATUS_LFSR_LOCKUP __BIT(4)
91 1.1 skrll #define JH7110_TRNG_ISTATUS_RQST_LOCKUP __BIT(3)
92 1.1 skrll #define JH7110_TRNG_ISTATUS_AGE_ALARM __BIT(2)
93 1.1 skrll #define JH7110_TRNG_ISTATUS_SEED_DONE __BIT(1)
94 1.1 skrll #define JH7110_TRNG_ISTATUS_RAND_RDY __BIT(0)
95 1.1 skrll #define JH7110_TRNG_DATA0 0x0020
96 1.1 skrll #define JH7110_TRNG_DATA1 0x0024
97 1.1 skrll #define JH7110_TRNG_DATA2 0x0028
98 1.1 skrll #define JH7110_TRNG_DATA3 0x002c
99 1.1 skrll #define JH7110_TRNG_DATA4 0x0030
100 1.1 skrll #define JH7110_TRNG_DATA5 0x0034
101 1.1 skrll #define JH7110_TRNG_DATA6 0x0038
102 1.1 skrll #define JH7110_TRNG_DATA7 0x003c
103 1.1 skrll
104 1.1 skrll
105 1.1 skrll #define RD4(sc, reg) \
106 1.1 skrll bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
107 1.1 skrll #define WR4(sc, reg, val) \
108 1.1 skrll bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
109 1.1 skrll
110 1.1 skrll
111 1.1 skrll static void
112 1.1 skrll jh7110_trng_irqenable(struct jh7110_trng_softc *sc)
113 1.1 skrll {
114 1.1 skrll WR4(sc, JH7110_TRNG_IENABLE,
115 1.1 skrll JH7110_TRNG_IENABLE_GLOBAL |
116 1.1 skrll JH7110_TRNG_IENABLE_SEED_DONE |
117 1.1 skrll JH7110_TRNG_IENABLE_RAND_RDY |
118 1.1 skrll JH7110_TRNG_IENABLE_LFSR_LOCKUP);
119 1.1 skrll }
120 1.1 skrll
121 1.1 skrll static void
122 1.1 skrll jh7110_trng_irqdisable(struct jh7110_trng_softc *sc)
123 1.1 skrll {
124 1.1 skrll WR4(sc, JH7110_TRNG_IENABLE, 0);
125 1.1 skrll }
126 1.1 skrll
127 1.1 skrll static void
128 1.1 skrll jh7110_trng_probe(struct jh7110_trng_softc *sc, uint32_t istat)
129 1.1 skrll {
130 1.1 skrll KASSERT(mutex_owned(&sc->sc_lock));
131 1.1 skrll
132 1.1 skrll if (sc->sc_bytes_wanted != 0) {
133 1.1 skrll uint32_t data[8];
134 1.1 skrll const uint32_t stat = RD4(sc, JH7110_TRNG_STAT);
135 1.1 skrll
136 1.1 skrll if (stat & JH7110_TRNG_STAT_SEEDED) {
137 1.1 skrll if (istat & JH7110_TRNG_ISTATUS_RAND_RDY) {
138 1.1 skrll
139 1.1 skrll WR4(sc, JH7110_TRNG_ISTATUS,
140 1.1 skrll JH7110_TRNG_ISTATUS_RAND_RDY);
141 1.1 skrll
142 1.1 skrll data[0] = RD4(sc, JH7110_TRNG_DATA0);
143 1.1 skrll data[1] = RD4(sc, JH7110_TRNG_DATA1);
144 1.1 skrll data[2] = RD4(sc, JH7110_TRNG_DATA2);
145 1.1 skrll data[3] = RD4(sc, JH7110_TRNG_DATA3);
146 1.1 skrll data[4] = RD4(sc, JH7110_TRNG_DATA4);
147 1.1 skrll data[5] = RD4(sc, JH7110_TRNG_DATA5);
148 1.1 skrll data[6] = RD4(sc, JH7110_TRNG_DATA6);
149 1.1 skrll data[7] = RD4(sc, JH7110_TRNG_DATA7);
150 1.1 skrll
151 1.1 skrll rnd_add_data_sync(&sc->sc_rndsource, &data,
152 1.1 skrll sizeof(data), sizeof(data) * NBBY);
153 1.1 skrll
154 1.1 skrll sc->sc_bytes_wanted -=
155 1.1 skrll MIN(sc->sc_bytes_wanted, sizeof(data));
156 1.1 skrll
157 1.1 skrll if (sc->sc_bytes_wanted == 0)
158 1.1 skrll jh7110_trng_irqdisable(sc);
159 1.1 skrll }
160 1.1 skrll } else {
161 1.1 skrll WR4(sc, JH7110_TRNG_CTRL,
162 1.1 skrll JH7110_TRNG_CTRL_RANDOM_RESEED);
163 1.1 skrll }
164 1.1 skrll explicit_memset(data, 0, sizeof data);
165 1.1 skrll }
166 1.1 skrll if (sc->sc_bytes_wanted != 0) {
167 1.1 skrll WR4(sc, JH7110_TRNG_CTRL,
168 1.1 skrll JH7110_TRNG_CTRL_RANDOMIZE);
169 1.1 skrll }
170 1.1 skrll }
171 1.1 skrll
172 1.1 skrll static void
173 1.1 skrll jh7110_trng_get(size_t bytes_wanted, void *arg)
174 1.1 skrll {
175 1.1 skrll struct jh7110_trng_softc * const sc = arg;
176 1.1 skrll
177 1.1 skrll mutex_enter(&sc->sc_lock);
178 1.1 skrll sc->sc_bytes_wanted += bytes_wanted;
179 1.1 skrll
180 1.1 skrll jh7110_trng_irqenable(sc);
181 1.1 skrll
182 1.1 skrll const uint32_t istat = RD4(sc, JH7110_TRNG_ISTATUS);
183 1.1 skrll jh7110_trng_probe(sc, istat);
184 1.1 skrll
185 1.1 skrll mutex_exit(&sc->sc_lock);
186 1.1 skrll }
187 1.1 skrll
188 1.1 skrll
189 1.1 skrll static int
190 1.1 skrll jh7110_trng_intr(void *priv)
191 1.1 skrll {
192 1.1 skrll struct jh7110_trng_softc * const sc = priv;
193 1.1 skrll
194 1.1 skrll mutex_enter(&sc->sc_lock);
195 1.1 skrll
196 1.1 skrll const uint32_t istat = RD4(sc, JH7110_TRNG_ISTATUS);
197 1.1 skrll
198 1.1 skrll if (istat & JH7110_TRNG_ISTATUS_RAND_RDY) {
199 1.1 skrll KASSERT(RD4(sc, JH7110_TRNG_STAT) & JH7110_TRNG_STAT_SEEDED);
200 1.1 skrll jh7110_trng_probe(sc, istat);
201 1.1 skrll //sc->sc_randready = true;
202 1.1 skrll
203 1.1 skrll }
204 1.1 skrll
205 1.1 skrll if (istat & JH7110_TRNG_ISTATUS_SEED_DONE)
206 1.1 skrll sc->sc_reseeddone = true;
207 1.1 skrll
208 1.1 skrll #if 0
209 1.1 skrll if (istat & JH7110_TRNG_ISTATUS_LFSR_LOCKUP) {
210 1.1 skrll sc->sc_reseeddone = false;
211 1.1 skrll }
212 1.1 skrll #endif
213 1.1 skrll WR4(sc, JH7110_TRNG_ISTATUS, istat);
214 1.1 skrll
215 1.1 skrll if (sc->sc_reseeddone)
216 1.1 skrll cv_broadcast(&sc->sc_cv);
217 1.1 skrll
218 1.1 skrll mutex_exit(&sc->sc_lock);
219 1.1 skrll
220 1.1 skrll return 1;
221 1.1 skrll }
222 1.1 skrll
223 1.1 skrll
224 1.1 skrll static void
225 1.1 skrll jh7110_trng_init(struct jh7110_trng_softc *sc)
226 1.1 skrll {
227 1.1 skrll /* Mask and clear all interrupts. */
228 1.1 skrll WR4(sc, JH7110_TRNG_IENABLE, 0U);
229 1.1 skrll WR4(sc, JH7110_TRNG_ISTATUS, ~0U);
230 1.1 skrll
231 1.1 skrll WR4(sc, JH7110_TRNG_MODE, JH7110_TRNG_MODE_R256);
232 1.1 skrll
233 1.1 skrll mutex_enter(&sc->sc_lock);
234 1.1 skrll
235 1.1 skrll jh7110_trng_irqenable(sc);
236 1.1 skrll
237 1.1 skrll sc->sc_reseeddone = false;
238 1.1 skrll WR4(sc, JH7110_TRNG_CTRL, JH7110_TRNG_CTRL_RANDOM_RESEED);
239 1.1 skrll
240 1.1 skrll while (!sc->sc_reseeddone) {
241 1.1 skrll const int error = cv_timedwait(&sc->sc_cv, &sc->sc_lock, 1);
242 1.1 skrll if (error) {
243 1.1 skrll printf("%s: timedout\n", __func__);
244 1.1 skrll mutex_exit(&sc->sc_lock);
245 1.1 skrll return;
246 1.1 skrll }
247 1.1 skrll }
248 1.1 skrll mutex_exit(&sc->sc_lock);
249 1.1 skrll }
250 1.1 skrll
251 1.1 skrll static void
252 1.1 skrll jh7110_trng_attach_i(device_t self)
253 1.1 skrll {
254 1.1 skrll struct jh7110_trng_softc * const sc = device_private(self);
255 1.1 skrll
256 1.1 skrll jh7110_trng_init(sc);
257 1.1 skrll
258 1.1 skrll /* set up an rndsource */
259 1.1 skrll rndsource_setcb(&sc->sc_rndsource, &jh7110_trng_get, sc);
260 1.1 skrll rnd_attach_source(&sc->sc_rndsource, device_xname(self), RND_TYPE_RNG,
261 1.1 skrll RND_FLAG_COLLECT_VALUE | RND_FLAG_HASCB);
262 1.1 skrll }
263 1.1 skrll
264 1.1 skrll /* Compat string(s) */
265 1.1 skrll static const struct device_compatible_entry compat_data[] = {
266 1.1 skrll { .compat = "starfive,jh7110-trng" },
267 1.1 skrll DEVICE_COMPAT_EOL
268 1.1 skrll };
269 1.1 skrll
270 1.1 skrll
271 1.1 skrll static int
272 1.1 skrll jh7110_trng_match(device_t parent, cfdata_t cf, void *aux)
273 1.1 skrll {
274 1.1 skrll struct fdt_attach_args * const faa = aux;
275 1.1 skrll
276 1.1 skrll return of_compatible_match(faa->faa_phandle, compat_data);
277 1.1 skrll }
278 1.1 skrll
279 1.1 skrll static void
280 1.1 skrll jh7110_trng_attach(device_t parent, device_t self, void *aux)
281 1.1 skrll {
282 1.1 skrll struct jh7110_trng_softc * const sc = device_private(self);
283 1.1 skrll struct fdt_attach_args * const faa = aux;
284 1.1 skrll const int phandle = faa->faa_phandle;
285 1.1 skrll bus_space_tag_t bst = faa->faa_bst;
286 1.1 skrll bus_addr_t addr;
287 1.1 skrll bus_size_t size;
288 1.1 skrll int error;
289 1.1 skrll
290 1.1 skrll if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
291 1.1 skrll aprint_error(": couldn't get registers\n");
292 1.1 skrll return;
293 1.1 skrll }
294 1.1 skrll
295 1.1 skrll error = bus_space_map(bst, addr, size, 0, &sc->sc_bsh);
296 1.1 skrll if (error) {
297 1.1 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr,
298 1.1 skrll error);
299 1.1 skrll return;
300 1.1 skrll }
301 1.1 skrll
302 1.1 skrll /* Enable the hclk clock. */
303 1.1 skrll error = fdtbus_clock_enable(phandle, "hclk", true);
304 1.1 skrll if (error) {
305 1.1 skrll aprint_error(": couldn't enable 'hclk' clock\n");
306 1.1 skrll return;
307 1.1 skrll }
308 1.1 skrll
309 1.1 skrll /* Enable the hclk clock. */
310 1.1 skrll error = fdtbus_clock_enable(phandle, "ahb", true);
311 1.1 skrll if (error) {
312 1.1 skrll aprint_error(": couldn't enable 'ahb' clock\n");
313 1.1 skrll return;
314 1.1 skrll }
315 1.1 skrll
316 1.1 skrll /* Get a reset handle if we need and try to deassert it. */
317 1.1 skrll struct fdtbus_reset * const rst = fdtbus_reset_get_index(phandle, 0);
318 1.1 skrll if (rst != NULL) {
319 1.1 skrll if (fdtbus_reset_deassert(rst) != 0) {
320 1.1 skrll aprint_error(": couldn't de-assert reset\n");
321 1.1 skrll return;
322 1.1 skrll }
323 1.1 skrll }
324 1.1 skrll
325 1.1 skrll sc->sc_dev = self;
326 1.1 skrll sc->sc_phandle = phandle;
327 1.1 skrll sc->sc_bst = bst;
328 1.1 skrll
329 1.1 skrll mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
330 1.1 skrll cv_init(&sc->sc_cv, "jh7110trng");
331 1.1 skrll
332 1.1 skrll aprint_naive("\n");
333 1.1 skrll aprint_normal(": JH7110 TRNG\n");
334 1.1 skrll
335 1.1 skrll char intrstr[128];
336 1.1 skrll if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
337 1.1 skrll aprint_error_dev(self, "failed to decode interrupt\n");
338 1.1 skrll return;
339 1.1 skrll }
340 1.1 skrll
341 1.1 skrll sc->sc_ih = fdtbus_intr_establish_xname(phandle, 0, IPL_VM,
342 1.1 skrll FDT_INTR_MPSAFE, jh7110_trng_intr, sc, device_xname(self));
343 1.1 skrll if (sc->sc_ih == NULL) {
344 1.1 skrll aprint_error_dev(self, "failed to establish interrupt on %s\n",
345 1.1 skrll intrstr);
346 1.1 skrll return;
347 1.1 skrll }
348 1.1 skrll aprint_normal_dev(self, "interrupting on %s\n", intrstr);
349 1.1 skrll
350 1.1 skrll config_interrupts(self, jh7110_trng_attach_i);
351 1.1 skrll }
352 1.1 skrll
353 1.1 skrll CFATTACH_DECL_NEW(jh7110_trng, sizeof(struct jh7110_trng_softc),
354 1.1 skrll jh7110_trng_match, jh7110_trng_attach, NULL, NULL);
355