Home | History | Annotate | Line # | Download | only in pci
pci_machdep.c revision 1.22
      1  1.22  nisimura /*	$NetBSD: pci_machdep.c,v 1.22 2011/02/10 13:54:45 nisimura Exp $	*/
      2   1.1    briggs 
      3   1.1    briggs /*
      4   1.1    briggs  * Copyright (c) 1996 Christopher G. Demetriou.  All rights reserved.
      5   1.1    briggs  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      6   1.1    briggs  *
      7   1.1    briggs  * Redistribution and use in source and binary forms, with or without
      8   1.1    briggs  * modification, are permitted provided that the following conditions
      9   1.1    briggs  * are met:
     10   1.1    briggs  * 1. Redistributions of source code must retain the above copyright
     11   1.1    briggs  *    notice, this list of conditions and the following disclaimer.
     12   1.1    briggs  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1    briggs  *    notice, this list of conditions and the following disclaimer in the
     14   1.1    briggs  *    documentation and/or other materials provided with the distribution.
     15   1.1    briggs  * 3. All advertising materials mentioning features or use of this software
     16   1.1    briggs  *    must display the following acknowledgement:
     17   1.1    briggs  *	This product includes software developed by Charles M. Hannum.
     18   1.1    briggs  * 4. The name of the author may not be used to endorse or promote products
     19   1.1    briggs  *    derived from this software without specific prior written permission.
     20   1.1    briggs  *
     21   1.1    briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22   1.1    briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23   1.1    briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24   1.1    briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25   1.1    briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26   1.1    briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27   1.1    briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28   1.1    briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29   1.1    briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30   1.1    briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31   1.1    briggs  */
     32   1.1    briggs 
     33   1.1    briggs /*
     34   1.1    briggs  * Machine-specific functions for PCI autoconfiguration.
     35   1.1    briggs  *
     36   1.1    briggs  * On PCs, there are two methods of generating PCI configuration cycles.
     37   1.1    briggs  * We try to detect the appropriate mechanism for this machine and set
     38   1.1    briggs  * up a few function pointers to access the correct method directly.
     39   1.1    briggs  *
     40   1.1    briggs  * The configuration method can be hard-coded in the config file by
     41   1.1    briggs  * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
     42   1.1    briggs  * as defined section 3.6.4.1, `Generating Configuration Cycles'.
     43   1.1    briggs  */
     44  1.11     lukem 
     45  1.11     lukem #include <sys/cdefs.h>
     46  1.22  nisimura __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.22 2011/02/10 13:54:45 nisimura Exp $");
     47  1.17  nisimura 
     48  1.17  nisimura #include "opt_pci.h"
     49   1.1    briggs 
     50   1.1    briggs #include <sys/types.h>
     51   1.1    briggs #include <sys/param.h>
     52   1.1    briggs #include <sys/device.h>
     53   1.1    briggs #include <sys/errno.h>
     54   1.1    briggs #include <sys/extent.h>
     55   1.1    briggs #include <sys/malloc.h>
     56   1.1    briggs #include <sys/queue.h>
     57   1.1    briggs #include <sys/systm.h>
     58   1.1    briggs #include <sys/time.h>
     59   1.1    briggs 
     60   1.4    briggs #define _POWERPC_BUS_DMA_PRIVATE
     61   1.1    briggs #include <machine/bus.h>
     62  1.13   garbled #include <machine/intr.h>
     63   1.1    briggs #include <machine/pio.h>
     64   1.1    briggs 
     65   1.1    briggs #include <dev/isa/isavar.h>
     66   1.1    briggs #include <dev/pci/pcivar.h>
     67   1.1    briggs #include <dev/pci/pcireg.h>
     68   1.1    briggs #include <dev/pci/pciconf.h>
     69  1.13   garbled #include <dev/pci/pcidevs.h>
     70   1.1    briggs 
     71   1.4    briggs struct powerpc_bus_dma_tag pci_bus_dma_tag = {
     72   1.1    briggs 	0,			/* _bounce_thresh */
     73   1.1    briggs 	_bus_dmamap_create,
     74   1.1    briggs 	_bus_dmamap_destroy,
     75   1.1    briggs 	_bus_dmamap_load,
     76   1.1    briggs 	_bus_dmamap_load_mbuf,
     77   1.1    briggs 	_bus_dmamap_load_uio,
     78   1.1    briggs 	_bus_dmamap_load_raw,
     79   1.1    briggs 	_bus_dmamap_unload,
     80   1.1    briggs 	NULL,			/* _dmamap_sync */
     81   1.1    briggs 	_bus_dmamem_alloc,
     82   1.1    briggs 	_bus_dmamem_free,
     83   1.1    briggs 	_bus_dmamem_map,
     84   1.1    briggs 	_bus_dmamem_unmap,
     85   1.1    briggs 	_bus_dmamem_mmap,
     86   1.1    briggs };
     87   1.1    briggs 
     88  1.18       phx /*#define EPIC_DEBUGIRQ*/
     89  1.13   garbled 
     90  1.13   garbled static int brdtype;
     91  1.13   garbled #define BRD_SANDPOINTX2		2
     92  1.13   garbled #define BRD_SANDPOINTX3		3
     93  1.13   garbled #define BRD_ENCOREPP1		10
     94  1.13   garbled #define BRD_KUROBOX		100
     95  1.13   garbled #define BRD_QNAPTS101		101
     96  1.13   garbled #define BRD_SYNOLOGY		102
     97  1.21  nisimura #define BRD_STORCENTER		103
     98  1.22  nisimura #define BRD_DLINKDSM		104
     99  1.13   garbled #define BRD_UNKNOWN		-1
    100  1.13   garbled 
    101   1.1    briggs #define	PCI_CONFIG_ENABLE	0x80000000UL
    102   1.1    briggs 
    103   1.1    briggs void
    104  1.14  nisimura pci_attach_hook(struct device *parent, struct device *self,
    105  1.14  nisimura     struct pcibus_attach_args *pba)
    106   1.1    briggs {
    107  1.13   garbled 	pcitag_t tag;
    108  1.22  nisimura 	pcireg_t dev11, dev22, dev15, dev13, dev16;
    109  1.13   garbled 
    110  1.13   garbled 	tag = pci_make_tag(pba->pba_pc, pba->pba_bus, 11, 0);
    111  1.13   garbled 	dev11 = pci_conf_read(pba->pba_pc, tag, PCI_CLASS_REG);
    112  1.13   garbled 	if (PCI_CLASS(dev11) == PCI_CLASS_BRIDGE) {
    113  1.13   garbled 		/* WinBond/Symphony Lab 83C553 at dev 11 */
    114  1.13   garbled 		/*
    115  1.13   garbled 		 * XXX distinguish SP3 from SP2 by fiddling ISA GPIO #7/6.
    116  1.13   garbled 		 * XXX SP3 #7 output values loopback to #6 input.
    117  1.13   garbled 		 */
    118  1.13   garbled 		brdtype = BRD_SANDPOINTX3;
    119  1.13   garbled 		return;
    120  1.13   garbled 	}
    121  1.13   garbled 	tag = pci_make_tag(pba->pba_pc, pba->pba_bus, 22, 0);
    122  1.13   garbled 	dev22 = pci_conf_read(pba->pba_pc, tag, PCI_CLASS_REG);
    123  1.13   garbled 	if (PCI_CLASS(dev22) == PCI_CLASS_BRIDGE) {
    124  1.13   garbled 		/* VIA 82C686B at dev 22 */
    125  1.13   garbled 		brdtype = BRD_ENCOREPP1;
    126  1.13   garbled 		return;
    127  1.13   garbled 	}
    128  1.13   garbled 	tag = pci_make_tag(pba->pba_pc, pba->pba_bus, 11, 0);
    129  1.13   garbled 	dev11 = pci_conf_read(pba->pba_pc, tag, PCI_CLASS_REG);
    130  1.13   garbled 	if (PCI_CLASS(dev11) == PCI_CLASS_NETWORK) {
    131  1.13   garbled 		/* tlp (ADMtek AN985) or re (RealTek 8169S) at dev 11 */
    132  1.13   garbled 		brdtype = BRD_KUROBOX;
    133  1.13   garbled 		return;
    134  1.13   garbled 	}
    135  1.13   garbled 	tag = pci_make_tag(pba->pba_pc, pba->pba_bus, 15, 0);
    136  1.13   garbled 	dev15 = pci_conf_read(pba->pba_pc, tag, PCI_ID_REG);
    137  1.13   garbled 	if (PCI_VENDOR(dev15) == PCI_VENDOR_INTEL) {
    138  1.13   garbled 		/* Intel GbE at dev 15 */
    139  1.13   garbled 		brdtype = BRD_QNAPTS101;
    140  1.13   garbled 		return;
    141  1.13   garbled 	}
    142  1.13   garbled 	if (PCI_VENDOR(dev15) == PCI_VENDOR_MARVELL) {
    143  1.13   garbled 		/* Marvell GbE at dev 15 */
    144  1.13   garbled 		brdtype = BRD_SYNOLOGY;
    145  1.13   garbled 		return;
    146  1.13   garbled 	}
    147  1.21  nisimura 	tag = pci_make_tag(pba->pba_pc, pba->pba_bus, 13, 0);
    148  1.21  nisimura 	dev13 = pci_conf_read(pba->pba_pc, tag, PCI_ID_REG);
    149  1.21  nisimura 	if (PCI_VENDOR(dev13) == PCI_VENDOR_VIATECH) {
    150  1.21  nisimura 		/* VIA 6410 PCIIDE at dev 13 */
    151  1.21  nisimura 		brdtype = BRD_STORCENTER;
    152  1.21  nisimura 		return;
    153  1.21  nisimura 	}
    154  1.22  nisimura 	tag = pci_make_tag(pba->pba_pc, pba->pba_bus, 16, 0);
    155  1.22  nisimura 	dev16 = pci_conf_read(pba->pba_pc, tag, PCI_ID_REG);
    156  1.22  nisimura 	if (PCI_VENDOR(dev16) == PCI_VENDOR_ACARD) {
    157  1.22  nisimura 		/* ACARD ATP865 at dev 16 */
    158  1.22  nisimura 		brdtype = BRD_DLINKDSM;
    159  1.22  nisimura 		return;
    160  1.22  nisimura 	}
    161  1.22  nisimura 
    162  1.13   garbled 	brdtype = BRD_UNKNOWN;
    163   1.1    briggs }
    164   1.1    briggs 
    165   1.1    briggs int
    166  1.14  nisimura pci_bus_maxdevs(pci_chipset_tag_t pc, int busno)
    167   1.1    briggs {
    168   1.1    briggs 
    169  1.14  nisimura 	return 32;
    170   1.1    briggs }
    171   1.1    briggs 
    172   1.1    briggs pcitag_t
    173  1.14  nisimura pci_make_tag(pci_chipset_tag_t pc, int bus, int device, int function)
    174   1.1    briggs {
    175   1.1    briggs 	pcitag_t tag;
    176   1.1    briggs 
    177   1.1    briggs 	if (bus >= 256 || device >= 32 || function >= 8)
    178   1.1    briggs 		panic("pci_make_tag: bad request");
    179   1.1    briggs 
    180   1.1    briggs 	tag = PCI_CONFIG_ENABLE |
    181   1.1    briggs 		    (bus << 16) | (device << 11) | (function << 8);
    182   1.1    briggs 	return tag;
    183   1.1    briggs }
    184   1.1    briggs 
    185   1.1    briggs void
    186  1.14  nisimura pci_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag,
    187  1.14  nisimura     int *bp, int *dp, int *fp)
    188   1.1    briggs {
    189   1.1    briggs 
    190   1.1    briggs 	if (bp != NULL)
    191   1.1    briggs 		*bp = (tag >> 16) & 0xff;
    192   1.1    briggs 	if (dp != NULL)
    193   1.1    briggs 		*dp = (tag >> 11) & 0x1f;
    194   1.1    briggs 	if (fp != NULL)
    195   1.1    briggs 		*fp = (tag >> 8) & 0x7;
    196   1.1    briggs 	return;
    197   1.1    briggs }
    198   1.1    briggs 
    199   1.1    briggs /*
    200   1.1    briggs  * The Kahlua documentation says that "reg" should be left-shifted by two
    201   1.1    briggs  * and be in bits 2-7.  Apparently not.  It doesn't work that way, and the
    202   1.1    briggs  * DINK32 ROM doesn't do it that way (I peeked at 0xfec00000 after running
    203   1.1    briggs  * the DINK32 "pcf" command).
    204   1.1    briggs  */
    205   1.1    briggs pcireg_t
    206  1.14  nisimura pci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
    207   1.1    briggs {
    208   1.1    briggs 	pcireg_t data;
    209   1.1    briggs 
    210  1.14  nisimura 	out32rb(SANDPOINT_PCI_CONFIG_ADDR, tag | reg);
    211   1.1    briggs 	data = in32rb(SANDPOINT_PCI_CONFIG_DATA);
    212   1.1    briggs 	out32rb(SANDPOINT_PCI_CONFIG_ADDR, 0);
    213   1.1    briggs 	return data;
    214   1.1    briggs }
    215   1.1    briggs 
    216   1.1    briggs void
    217  1.14  nisimura pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
    218   1.1    briggs {
    219  1.14  nisimura 
    220  1.14  nisimura 	out32rb(SANDPOINT_PCI_CONFIG_ADDR, tag | reg);
    221   1.1    briggs 	out32rb(SANDPOINT_PCI_CONFIG_DATA, data);
    222   1.1    briggs 	out32rb(SANDPOINT_PCI_CONFIG_ADDR, 0);
    223   1.1    briggs }
    224   1.1    briggs 
    225   1.1    briggs int
    226  1.14  nisimura pci_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    227   1.1    briggs {
    228   1.1    briggs 	int	pin = pa->pa_intrpin;
    229   1.1    briggs 	int	line = pa->pa_intrline;
    230   1.1    briggs 
    231  1.13   garbled 	/* No IRQ used. */
    232  1.13   garbled 	if (pin == 0)
    233   1.1    briggs 		goto bad;
    234   1.1    briggs 	if (pin > 4) {
    235  1.13   garbled 		aprint_error("pci_intr_map: bad interrupt pin %d\n", pin);
    236   1.1    briggs 		goto bad;
    237   1.1    briggs 	}
    238   1.1    briggs 
    239   1.1    briggs 	/*
    240   1.1    briggs 	 * Section 6.2.4, `Miscellaneous Functions', says that 255 means
    241   1.1    briggs 	 * `unknown' or `no connection' on a PC.  We assume that a device with
    242   1.1    briggs 	 * `no connection' either doesn't have an interrupt (in which case the
    243   1.1    briggs 	 * pin number should be 0, and would have been noticed above), or
    244   1.1    briggs 	 * wasn't configured by the BIOS (in which case we punt, since there's
    245   1.1    briggs 	 * no real way we can know how the interrupt lines are mapped in the
    246   1.1    briggs 	 * hardware).
    247   1.1    briggs 	 *
    248   1.1    briggs 	 * XXX
    249   1.1    briggs 	 * Since IRQ 0 is only used by the clock, and we can't actually be sure
    250   1.1    briggs 	 * that the BIOS did its job, we also recognize that as meaning that
    251   1.1    briggs 	 * the BIOS has not configured the device.
    252   1.1    briggs 	 */
    253   1.1    briggs 	if (line == 255) {
    254  1.13   garbled 		aprint_error("pci_intr_map: no mapping for pin %c\n",
    255  1.13   garbled 		    '@' + pin);
    256   1.1    briggs 		goto bad;
    257   1.8    briggs 	}
    258  1.13   garbled #ifdef EPIC_DEBUGIRQ
    259  1.18       phx 	printf("line %d, pin %c", line, pin + '@');
    260  1.13   garbled #endif
    261  1.13   garbled 	switch (brdtype) {
    262  1.13   garbled 	/* Sandpoint has 4 PCI slots in a weird order.
    263  1.13   garbled 	 * From next to MPMC mezzanine card toward the board edge,
    264  1.13   garbled 	 * 	64bit slot PCI AD14
    265  1.13   garbled 	 * 	64bit slot PCI AD13
    266  1.13   garbled 	 * 	32bit slot PCI AD16
    267  1.13   garbled 	 * 	32bit slot PCI AD15
    268  1.13   garbled 	 * Don't believe identifying labels printed on PCB and
    269  1.13   garbled 	 * documents confusing as well since Moto names the slots
    270  1.13   garbled 	 * as number 1 origin.
    271  1.13   garbled 	 */
    272  1.13   garbled 	case BRD_SANDPOINTX3:
    273  1.13   garbled 	/*
    274  1.13   garbled 	 * Sandpoint X3 brd uses EPIC serial mode IRQ.
    275  1.13   garbled 	 * - i8259 PIC interrupt to EPIC IRQ0.
    276  1.13   garbled 	 * - WinBond IDE PCI C/D to EPIC IRQ8/9.
    277  1.15  nisimura 	 * - PCI AD13 pin A to EPIC IRQ2.
    278  1.15  nisimura 	 * - PCI AD14 pin A to EPIC IRQ3.
    279  1.15  nisimura 	 * - PCI AD15 pin A to EPIC IRQ4.
    280  1.15  nisimura 	 * - PCI AD16 pin A to EPIC IRQ5.
    281  1.13   garbled 	 */
    282  1.13   garbled 		if (line == 11
    283  1.13   garbled 		    && pa->pa_function == 1 && pa->pa_bus == 0) {
    284  1.13   garbled 			/* X3 wires 83c553 pin C,D to EPIC IRQ8,9 */
    285  1.13   garbled 			*ihp = 8; /* pin C only, indeed */
    286   1.8    briggs 			break;
    287  1.13   garbled 		}
    288  1.13   garbled 		if (line < 13 || line > 16) {
    289  1.13   garbled 			aprint_error("pci_intr_map: bad interrupt line %d,%c\n",
    290   1.8    briggs 				line, pin + '@');
    291   1.8    briggs 			goto bad;
    292  1.13   garbled 		}
    293  1.15  nisimura 		line -= 13; /* B/C/D is not available */
    294  1.15  nisimura 		*ihp = 2 + line;
    295  1.13   garbled 		break;
    296  1.13   garbled 	case BRD_SANDPOINTX2:
    297  1.13   garbled 	/*
    298  1.13   garbled 	 * Sandpoint X2 brd uses EPIC direct mode IRQ.
    299  1.13   garbled 	 * - i8259 PIC interrupt EPIC IRQ2.
    300  1.13   garbled 	 * - PCI AD13 pin A,B,C,D to EPIC IRQ0,1,2,3.
    301  1.13   garbled 	 * - PCI AD14 pin A,B,C,D to EPIC IRQ1,2,3,0.
    302  1.13   garbled 	 * - PCI AD15 pin A,B,C,D to EPIC IRQ2,3,0,1.
    303  1.13   garbled 	 * - PCI AD16 pin A,B,C,D to EPIC IRQ3,0,1,2.
    304  1.13   garbled 	 * - PCI AD12 is wired to PMPC device itself.
    305  1.13   garbled 	 */
    306  1.13   garbled 		if (line == 11
    307  1.13   garbled 		    && pa->pa_function == 1 && pa->pa_bus == 0) {
    308  1.13   garbled 			/* 83C553 PCI IDE comes thru EPIC IRQ2 */
    309  1.13   garbled 			*ihp = 2;
    310   1.8    briggs 			break;
    311   1.8    briggs 		}
    312   1.1    briggs 		if (line < 13 || line > 16) {
    313  1.13   garbled 			aprint_error("pci_intr_map: bad interrupt line %d,%c\n",
    314   1.8    briggs 				line, pin + '@');
    315   1.1    briggs 			goto bad;
    316   1.1    briggs 		}
    317  1.13   garbled 		line -= 13; pin -= 1;
    318  1.13   garbled 		*ihp = (line + pin) & 03;
    319  1.13   garbled 		break;
    320  1.13   garbled 	case BRD_ENCOREPP1:
    321  1.13   garbled 	/*
    322  1.15  nisimura 	 * Ampro EnCorePP1 brd uses EPIC direct mode IRQ.
    323  1.15  nisimura 	 * PDF says VIA 686B SB i8259 interrupt goes through EPC IRQ0,
    324  1.15  nisimura 	 * while  PCI pin A-D are tied with EPIC IRQ1-4.
    325  1.15  nisimura 	 *
    326  1.15  nisimura 	 * It mentions i82559 is at AD24, however, found at AD25 instead.
    327  1.15  nisimura 	 * Heuristics show that i82559 responds to EPIC 2 (!).  Then we
    328  1.15  nisimura 	 * decided to return EPIC 2 here since i82559 is the only one PCI
    329  1.15  nisimura 	 * device ENCPP1 can have;
    330  1.13   garbled 	 */
    331  1.15  nisimura 		if (pa->pa_device != 25)
    332  1.15  nisimura 			goto bad; /* eeh !? */
    333  1.15  nisimura 		*ihp = 2;
    334  1.13   garbled 		break;
    335  1.13   garbled 	case BRD_KUROBOX:
    336  1.13   garbled 		/* map line 11,12,13,14 to EPIC IRQ0,1,4,3 */
    337  1.13   garbled 		*ihp = (line == 13) ? 4 : line - 11;
    338  1.13   garbled 		break;
    339  1.13   garbled 	case BRD_QNAPTS101:
    340  1.19       phx 		/* map line 13-16 to EPIC IRQ0-3 */
    341  1.19       phx 		*ihp = line - 13;
    342  1.13   garbled 		break;
    343  1.13   garbled 	case BRD_SYNOLOGY:
    344  1.13   garbled 		/* map line 12,13-15 to EPIC IRQ4,0-2 */
    345  1.13   garbled 		*ihp = (line == 12) ? 4 : line - 13;
    346  1.13   garbled 		break;
    347  1.22  nisimura 	case BRD_DLINKDSM:
    348  1.22  nisimura 		/* map line 13,14,15,16 to EPIC IRQ0,1,3,4 */
    349  1.22  nisimura 		*ihp = (line < 15) ? line - 13 : line - 12;
    350  1.22  nisimura 		break;
    351  1.21  nisimura 	case BRD_STORCENTER:
    352  1.13   garbled 	default:
    353  1.13   garbled 		/* map line 12-15 to EPIC IRQ0-3 */
    354  1.13   garbled 		*ihp = line - 12;
    355  1.13   garbled 		break;
    356  1.13   garbled 	}
    357  1.13   garbled #ifdef EPIC_DEBUGIRQ
    358  1.18       phx 	printf(" = EPIC %d\n", *ihp);
    359   1.6    briggs #endif
    360   1.1    briggs 	return 0;
    361  1.13   garbled   bad:
    362   1.1    briggs 	*ihp = -1;
    363   1.1    briggs 	return 1;
    364   1.1    briggs }
    365   1.1    briggs 
    366   1.1    briggs const char *
    367  1.14  nisimura pci_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih)
    368   1.1    briggs {
    369   1.1    briggs 	static char irqstr[8];		/* 4 + 2 + NULL + sanity */
    370   1.1    briggs 
    371  1.14  nisimura 	if (ih < 0 || ih >= OPENPIC_ICU)
    372  1.10    provos 		panic("pci_intr_string: bogus handle 0x%x", ih);
    373   1.1    briggs 
    374  1.14  nisimura 	sprintf(irqstr, "irq %d", ih + I8259_ICU);
    375   1.1    briggs 	return (irqstr);
    376   1.1    briggs 
    377   1.1    briggs }
    378   1.1    briggs 
    379   1.1    briggs const struct evcnt *
    380  1.14  nisimura pci_intr_evcnt(void *v, pci_intr_handle_t ih)
    381   1.1    briggs {
    382   1.1    briggs 
    383   1.1    briggs 	/* XXX for now, no evcnt parent reported */
    384   1.1    briggs 	return NULL;
    385   1.1    briggs }
    386   1.1    briggs 
    387  1.16        ad int
    388  1.16        ad pci_intr_setattr(pci_chipset_tag_t pc, pci_intr_handle_t *ih,
    389  1.16        ad 		 int attr, uint64_t data)
    390  1.16        ad {
    391  1.16        ad 
    392  1.16        ad 	switch (attr) {
    393  1.16        ad 	case PCI_INTR_MPSAFE:
    394  1.16        ad 		return 0;
    395  1.16        ad 	default:
    396  1.16        ad 		return ENODEV;
    397  1.16        ad 	}
    398  1.16        ad }
    399  1.16        ad 
    400   1.1    briggs void *
    401  1.14  nisimura pci_intr_establish(void *v, pci_intr_handle_t ih, int level,
    402  1.14  nisimura     int (*func)(void *), void *arg)
    403   1.1    briggs {
    404   1.1    briggs 	/*
    405   1.1    briggs 	 * ih is the value assigned in pci_intr_map(), above.
    406  1.13   garbled 	 * It's the EPIC IRQ #.
    407   1.1    briggs 	 */
    408  1.14  nisimura 	return intr_establish(ih + I8259_ICU, IST_LEVEL, level, func, arg);
    409   1.1    briggs }
    410   1.1    briggs 
    411   1.1    briggs void
    412  1.14  nisimura pci_intr_disestablish(void *v, void *cookie)
    413   1.1    briggs {
    414  1.14  nisimura 
    415   1.3     lukem 	intr_disestablish(cookie);
    416   1.1    briggs }
    417   1.1    briggs 
    418  1.17  nisimura #if defined(PCI_NETBSD_CONFIGURE)
    419   1.1    briggs void
    420  1.14  nisimura pci_conf_interrupt(pci_chipset_tag_t pc, int bus, int dev,
    421  1.14  nisimura     int pin, int swiz, int *iline)
    422   1.1    briggs {
    423   1.2    briggs 	if (bus == 0) {
    424   1.2    briggs 		*iline = dev;
    425   1.2    briggs 	} else {
    426   1.2    briggs 		/*
    427   1.2    briggs 		 * If we are not on bus zero, we're behind a bridge, so we
    428   1.2    briggs 		 * swizzle.
    429   1.2    briggs 		 *
    430   1.2    briggs 		 * The documentation lies about this.  In slot 3 (numbering
    431   1.2    briggs 		 * from 0) aka device 16, INTD# becomes an interrupt for
    432   1.2    briggs 		 * slot 2.  INTC# becomes an interrupt for slot 1, etc.
    433   1.2    briggs 		 * In slot 2 aka device 16, INTD# becomes an interrupt for
    434   1.2    briggs 		 * slot 1, etc.
    435   1.2    briggs 		 *
    436   1.2    briggs 		 * Verified for INTD# on device 16, INTC# on device 16,
    437   1.2    briggs 		 * INTD# on device 15, INTD# on device 13, and INTC# on
    438   1.2    briggs 		 * device 14.  I presume that the rest follow the same
    439   1.2    briggs 		 * pattern.
    440   1.2    briggs 		 *
    441   1.2    briggs 		 * Slot 0 is device 13, and is the base for the rest.
    442   1.2    briggs 		 */
    443   1.2    briggs 		*iline = 13 + ((swiz + dev + 3) & 3);
    444   1.2    briggs 	}
    445   1.1    briggs }
    446  1.17  nisimura #endif
    447