Home | History | Annotate | Line # | Download | only in pci
pci_machdep.c revision 1.4.2.1
      1  1.4.2.1  thorpej /*	$NetBSD: pci_machdep.c,v 1.4.2.1 2001/08/25 06:15:48 thorpej Exp $	*/
      2      1.1   briggs 
      3      1.1   briggs /*
      4      1.1   briggs  * Copyright (c) 1996 Christopher G. Demetriou.  All rights reserved.
      5      1.1   briggs  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      6      1.1   briggs  *
      7      1.1   briggs  * Redistribution and use in source and binary forms, with or without
      8      1.1   briggs  * modification, are permitted provided that the following conditions
      9      1.1   briggs  * are met:
     10      1.1   briggs  * 1. Redistributions of source code must retain the above copyright
     11      1.1   briggs  *    notice, this list of conditions and the following disclaimer.
     12      1.1   briggs  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1   briggs  *    notice, this list of conditions and the following disclaimer in the
     14      1.1   briggs  *    documentation and/or other materials provided with the distribution.
     15      1.1   briggs  * 3. All advertising materials mentioning features or use of this software
     16      1.1   briggs  *    must display the following acknowledgement:
     17      1.1   briggs  *	This product includes software developed by Charles M. Hannum.
     18      1.1   briggs  * 4. The name of the author may not be used to endorse or promote products
     19      1.1   briggs  *    derived from this software without specific prior written permission.
     20      1.1   briggs  *
     21      1.1   briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22      1.1   briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23      1.1   briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24      1.1   briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25      1.1   briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26      1.1   briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27      1.1   briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28      1.1   briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29      1.1   briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30      1.1   briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31      1.1   briggs  */
     32      1.1   briggs 
     33      1.1   briggs /*
     34      1.1   briggs  * Machine-specific functions for PCI autoconfiguration.
     35      1.1   briggs  *
     36      1.1   briggs  * On PCs, there are two methods of generating PCI configuration cycles.
     37      1.1   briggs  * We try to detect the appropriate mechanism for this machine and set
     38      1.1   briggs  * up a few function pointers to access the correct method directly.
     39      1.1   briggs  *
     40      1.1   briggs  * The configuration method can be hard-coded in the config file by
     41      1.1   briggs  * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
     42      1.1   briggs  * as defined section 3.6.4.1, `Generating Configuration Cycles'.
     43      1.1   briggs  */
     44      1.1   briggs 
     45      1.1   briggs #include <sys/types.h>
     46      1.1   briggs #include <sys/param.h>
     47      1.1   briggs #include <sys/device.h>
     48      1.1   briggs #include <sys/errno.h>
     49      1.1   briggs #include <sys/extent.h>
     50      1.1   briggs #include <sys/malloc.h>
     51      1.1   briggs #include <sys/queue.h>
     52      1.1   briggs #include <sys/systm.h>
     53      1.1   briggs #include <sys/time.h>
     54      1.1   briggs 
     55      1.1   briggs #include <uvm/uvm.h>
     56      1.1   briggs 
     57      1.4   briggs #define _POWERPC_BUS_DMA_PRIVATE
     58      1.1   briggs #include <machine/bus.h>
     59      1.1   briggs #include <machine/pio.h>
     60      1.1   briggs #include <machine/intr.h>
     61      1.1   briggs 
     62      1.1   briggs #include <dev/isa/isavar.h>
     63      1.1   briggs #include <dev/pci/pcivar.h>
     64      1.1   briggs #include <dev/pci/pcireg.h>
     65      1.1   briggs #include <dev/pci/pciconf.h>
     66      1.1   briggs 
     67      1.1   briggs #include <sandpoint/isa/icu.h>
     68      1.1   briggs 
     69      1.4   briggs struct powerpc_bus_dma_tag pci_bus_dma_tag = {
     70      1.1   briggs 	0,			/* _bounce_thresh */
     71      1.1   briggs 	_bus_dmamap_create,
     72      1.1   briggs 	_bus_dmamap_destroy,
     73      1.1   briggs 	_bus_dmamap_load,
     74      1.1   briggs 	_bus_dmamap_load_mbuf,
     75      1.1   briggs 	_bus_dmamap_load_uio,
     76      1.1   briggs 	_bus_dmamap_load_raw,
     77      1.1   briggs 	_bus_dmamap_unload,
     78      1.1   briggs 	NULL,			/* _dmamap_sync */
     79      1.1   briggs 	_bus_dmamem_alloc,
     80      1.1   briggs 	_bus_dmamem_free,
     81      1.1   briggs 	_bus_dmamem_map,
     82      1.1   briggs 	_bus_dmamem_unmap,
     83      1.1   briggs 	_bus_dmamem_mmap,
     84      1.1   briggs };
     85      1.1   briggs 
     86      1.1   briggs #define	PCI_CONFIG_ENABLE	0x80000000UL
     87      1.1   briggs 
     88      1.1   briggs void
     89      1.1   briggs pci_attach_hook(parent, self, pba)
     90      1.1   briggs 	struct device *parent, *self;
     91      1.1   briggs 	struct pcibus_attach_args *pba;
     92      1.1   briggs {
     93      1.1   briggs }
     94      1.1   briggs 
     95      1.1   briggs int
     96      1.1   briggs pci_bus_maxdevs(pc, busno)
     97      1.1   briggs 	pci_chipset_tag_t pc;
     98      1.1   briggs 	int busno;
     99      1.1   briggs {
    100      1.1   briggs 
    101      1.1   briggs 	/*
    102      1.1   briggs 	 * Bus number is irrelevant.  Configuration Mechanism 1 is in
    103      1.1   briggs 	 * use, can have devices 0-32 (i.e. the `normal' range).
    104      1.1   briggs 	 */
    105      1.1   briggs 	return (32);
    106      1.1   briggs }
    107      1.1   briggs 
    108      1.1   briggs pcitag_t
    109      1.1   briggs pci_make_tag(pc, bus, device, function)
    110      1.1   briggs 	pci_chipset_tag_t pc;
    111      1.1   briggs 	int bus, device, function;
    112      1.1   briggs {
    113      1.1   briggs 	pcitag_t tag;
    114      1.1   briggs 
    115      1.1   briggs 	if (bus >= 256 || device >= 32 || function >= 8)
    116      1.1   briggs 		panic("pci_make_tag: bad request");
    117      1.1   briggs 
    118      1.1   briggs 	tag = PCI_CONFIG_ENABLE |
    119      1.1   briggs 		    (bus << 16) | (device << 11) | (function << 8);
    120      1.1   briggs 	return tag;
    121      1.1   briggs }
    122      1.1   briggs 
    123      1.1   briggs void
    124      1.1   briggs pci_decompose_tag(pc, tag, bp, dp, fp)
    125      1.1   briggs 	pci_chipset_tag_t pc;
    126      1.1   briggs 	pcitag_t tag;
    127      1.1   briggs 	int *bp, *dp, *fp;
    128      1.1   briggs {
    129      1.1   briggs 
    130      1.1   briggs 	if (bp != NULL)
    131      1.1   briggs 		*bp = (tag >> 16) & 0xff;
    132      1.1   briggs 	if (dp != NULL)
    133      1.1   briggs 		*dp = (tag >> 11) & 0x1f;
    134      1.1   briggs 	if (fp != NULL)
    135      1.1   briggs 		*fp = (tag >> 8) & 0x7;
    136      1.1   briggs 	return;
    137      1.1   briggs }
    138      1.1   briggs 
    139      1.1   briggs /*
    140      1.1   briggs  * The Kahlua documentation says that "reg" should be left-shifted by two
    141      1.1   briggs  * and be in bits 2-7.  Apparently not.  It doesn't work that way, and the
    142      1.1   briggs  * DINK32 ROM doesn't do it that way (I peeked at 0xfec00000 after running
    143      1.1   briggs  * the DINK32 "pcf" command).
    144      1.1   briggs  */
    145      1.1   briggs #define SP_PCI(tag, reg) ((tag) | (reg))
    146      1.1   briggs 
    147      1.1   briggs pcireg_t
    148      1.1   briggs pci_conf_read(pc, tag, reg)
    149      1.1   briggs 	pci_chipset_tag_t pc;
    150      1.1   briggs 	pcitag_t tag;
    151      1.1   briggs 	int reg;
    152      1.1   briggs {
    153      1.1   briggs 	pcireg_t data;
    154      1.1   briggs 
    155      1.1   briggs 	out32rb(SANDPOINT_PCI_CONFIG_ADDR, SP_PCI(tag,reg));
    156      1.1   briggs 	data = in32rb(SANDPOINT_PCI_CONFIG_DATA);
    157      1.1   briggs 	out32rb(SANDPOINT_PCI_CONFIG_ADDR, 0);
    158      1.1   briggs 	return data;
    159      1.1   briggs }
    160      1.1   briggs 
    161      1.1   briggs void
    162      1.1   briggs pci_conf_write(pc, tag, reg, data)
    163      1.1   briggs 	pci_chipset_tag_t pc;
    164      1.1   briggs 	pcitag_t tag;
    165      1.1   briggs 	int reg;
    166      1.1   briggs 	pcireg_t data;
    167      1.1   briggs {
    168      1.1   briggs 	out32rb(SANDPOINT_PCI_CONFIG_ADDR, SP_PCI(tag, reg));
    169      1.1   briggs 	out32rb(SANDPOINT_PCI_CONFIG_DATA, data);
    170      1.1   briggs 	out32rb(SANDPOINT_PCI_CONFIG_ADDR, 0);
    171      1.1   briggs }
    172      1.1   briggs 
    173      1.1   briggs int
    174      1.1   briggs pci_intr_map(pa, ihp)
    175      1.1   briggs 	struct pci_attach_args *pa;
    176      1.1   briggs 	pci_intr_handle_t *ihp;
    177      1.1   briggs {
    178      1.1   briggs 	int	pin = pa->pa_intrpin;
    179      1.1   briggs 	int	line = pa->pa_intrline;
    180      1.1   briggs 
    181      1.1   briggs 	if (pin == 0) {
    182      1.1   briggs 		/* No IRQ used. */
    183      1.1   briggs 		goto bad;
    184      1.1   briggs 	}
    185      1.1   briggs 
    186      1.1   briggs 	if (pin > 4) {
    187      1.1   briggs 		printf("pci_intr_map: bad interrupt pin %d\n", pin);
    188      1.1   briggs 		goto bad;
    189      1.1   briggs 	}
    190      1.1   briggs 
    191      1.1   briggs 	/*
    192      1.1   briggs 	 * Section 6.2.4, `Miscellaneous Functions', says that 255 means
    193      1.1   briggs 	 * `unknown' or `no connection' on a PC.  We assume that a device with
    194      1.1   briggs 	 * `no connection' either doesn't have an interrupt (in which case the
    195      1.1   briggs 	 * pin number should be 0, and would have been noticed above), or
    196      1.1   briggs 	 * wasn't configured by the BIOS (in which case we punt, since there's
    197      1.1   briggs 	 * no real way we can know how the interrupt lines are mapped in the
    198      1.1   briggs 	 * hardware).
    199      1.1   briggs 	 *
    200      1.1   briggs 	 * XXX
    201      1.1   briggs 	 * Since IRQ 0 is only used by the clock, and we can't actually be sure
    202      1.1   briggs 	 * that the BIOS did its job, we also recognize that as meaning that
    203      1.1   briggs 	 * the BIOS has not configured the device.
    204      1.1   briggs 	 */
    205      1.1   briggs 	if (line == 255) {
    206      1.1   briggs 		printf("pci_intr_map: no mapping for pin %c\n", '@' + pin);
    207      1.1   briggs 		goto bad;
    208      1.1   briggs 	} else {
    209      1.1   briggs 		/*
    210      1.1   briggs 		 * Sandpoint has 4 PCI slots.
    211  1.4.2.1  thorpej 		 * Sandpoint rev. X2 has them in a weird order.  Counting
    212      1.1   briggs 		 * from center out toward the edge, we have:
    213      1.1   briggs 		 * 	Slot 1 (dev 14?) (labelled 1)
    214      1.1   briggs 		 * 	Slot 0 (dev 13?) (labelled 2)
    215      1.1   briggs 		 * 	Slot 3 (dev 16)  (labelled 3)
    216      1.1   briggs 		 * 	Slot 2 (dev 15)  (labelled 4)
    217      1.1   briggs 		 * To keep things confusing, we will consistently use a zero-
    218      1.1   briggs 		 * based numbering scheme where Motorola's is usually 1-based.
    219      1.1   briggs 		 */
    220      1.1   briggs 		if (line < 13 || line > 16) {
    221      1.1   briggs 			printf("pci_intr_map: bad interrupt line %d\n", line);
    222      1.1   briggs 			goto bad;
    223      1.1   briggs 		}
    224      1.1   briggs 	}
    225      1.1   briggs 	/*
    226      1.1   briggs 	 * In the PCI configuration code, we simply assign the dev
    227      1.1   briggs 	 * number to the interrupt line.  We extract it here for the
    228      1.1   briggs 	 * interrupt, but subtract off the lowest dev (13) to get
    229      1.1   briggs 	 * the IRQ.
    230      1.1   briggs 	 */
    231      1.1   briggs 	line -= 13;
    232      1.1   briggs 
    233      1.1   briggs 	*ihp = line;
    234      1.1   briggs 	return 0;
    235      1.1   briggs 
    236      1.1   briggs bad:
    237      1.1   briggs 	*ihp = -1;
    238      1.1   briggs 	return 1;
    239      1.1   briggs }
    240      1.1   briggs 
    241      1.1   briggs const char *
    242      1.1   briggs pci_intr_string(pc, ih)
    243      1.1   briggs 	pci_chipset_tag_t pc;
    244      1.1   briggs 	pci_intr_handle_t ih;
    245      1.1   briggs {
    246      1.1   briggs 	static char irqstr[8];		/* 4 + 2 + NULL + sanity */
    247      1.1   briggs 
    248      1.1   briggs 	if (ih < 0 || ih >= ICU_LEN)
    249      1.1   briggs 		panic("pci_intr_string: bogus handle 0x%x\n", ih);
    250      1.1   briggs 
    251      1.1   briggs 	sprintf(irqstr, "irq %d", ih);
    252      1.1   briggs 	return (irqstr);
    253      1.1   briggs 
    254      1.1   briggs }
    255      1.1   briggs 
    256      1.1   briggs const struct evcnt *
    257      1.1   briggs pci_intr_evcnt(pc, ih)
    258      1.1   briggs 	pci_chipset_tag_t pc;
    259      1.1   briggs 	pci_intr_handle_t ih;
    260      1.1   briggs {
    261      1.1   briggs 
    262      1.1   briggs 	/* XXX for now, no evcnt parent reported */
    263      1.1   briggs 	return NULL;
    264      1.1   briggs }
    265      1.1   briggs 
    266      1.1   briggs void *
    267      1.1   briggs pci_intr_establish(pc, ih, level, func, arg)
    268      1.1   briggs 	pci_chipset_tag_t pc;
    269      1.1   briggs 	pci_intr_handle_t ih;
    270      1.1   briggs 	int level, (*func) __P((void *));
    271      1.1   briggs 	void *arg;
    272      1.1   briggs {
    273      1.1   briggs 	if (ih < 0 || ih >= 4)
    274      1.1   briggs 		panic("pci_intr_establish: bogus handle 0x%x\n", ih);
    275      1.1   briggs 
    276      1.1   briggs 	/*
    277      1.1   briggs 	 * ih is the value assigned in pci_intr_map(), above.
    278      1.1   briggs 	 * For the Sandpoint, this is the zero-based slot #,
    279      1.1   briggs 	 * configured when the bus is set up.
    280      1.1   briggs 	 */
    281      1.1   briggs 	return intr_establish(ih, IST_LEVEL, level, func, arg);
    282      1.1   briggs }
    283      1.1   briggs 
    284      1.1   briggs void
    285      1.1   briggs pci_intr_disestablish(pc, cookie)
    286      1.1   briggs 	pci_chipset_tag_t pc;
    287      1.1   briggs 	void *cookie;
    288      1.1   briggs {
    289      1.3    lukem 	intr_disestablish(cookie);
    290      1.1   briggs }
    291      1.1   briggs 
    292      1.1   briggs void
    293      1.2   briggs pci_conf_interrupt(pci_chipset_tag_t pc, int bus, int dev, int func, int swiz,
    294      1.2   briggs     int *iline)
    295      1.1   briggs {
    296      1.2   briggs 	if (bus == 0) {
    297      1.2   briggs 		*iline = dev;
    298      1.2   briggs 	} else {
    299      1.2   briggs 		/*
    300      1.2   briggs 		 * If we are not on bus zero, we're behind a bridge, so we
    301      1.2   briggs 		 * swizzle.
    302      1.2   briggs 		 *
    303      1.2   briggs 		 * The documentation lies about this.  In slot 3 (numbering
    304      1.2   briggs 		 * from 0) aka device 16, INTD# becomes an interrupt for
    305      1.2   briggs 		 * slot 2.  INTC# becomes an interrupt for slot 1, etc.
    306      1.2   briggs 		 * In slot 2 aka device 16, INTD# becomes an interrupt for
    307      1.2   briggs 		 * slot 1, etc.
    308      1.2   briggs 		 *
    309      1.2   briggs 		 * Verified for INTD# on device 16, INTC# on device 16,
    310      1.2   briggs 		 * INTD# on device 15, INTD# on device 13, and INTC# on
    311      1.2   briggs 		 * device 14.  I presume that the rest follow the same
    312      1.2   briggs 		 * pattern.
    313      1.2   briggs 		 *
    314      1.2   briggs 		 * Slot 0 is device 13, and is the base for the rest.
    315      1.2   briggs 		 */
    316      1.2   briggs 		*iline = 13 + ((swiz + dev + 3) & 3);
    317      1.2   briggs 	}
    318      1.1   briggs }
    319