brdsetup.c revision 1.1 1 1.1 nisimura /* $NetBSD: brdsetup.c,v 1.1 2011/01/23 01:05:30 nisimura Exp $ */
2 1.1 nisimura
3 1.1 nisimura /*-
4 1.1 nisimura * Copyright (c) 2008 The NetBSD Foundation, Inc.
5 1.1 nisimura * All rights reserved.
6 1.1 nisimura *
7 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation
8 1.1 nisimura * by Tohru Nishimura.
9 1.1 nisimura *
10 1.1 nisimura * Redistribution and use in source and binary forms, with or without
11 1.1 nisimura * modification, are permitted provided that the following conditions
12 1.1 nisimura * are met:
13 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
14 1.1 nisimura * notice, this list of conditions and the following disclaimer.
15 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
17 1.1 nisimura * documentation and/or other materials provided with the distribution.
18 1.1 nisimura *
19 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
30 1.1 nisimura */
31 1.1 nisimura
32 1.1 nisimura #include <sys/param.h>
33 1.1 nisimura
34 1.1 nisimura #include <powerpc/oea/spr.h>
35 1.1 nisimura
36 1.1 nisimura #include <lib/libsa/stand.h>
37 1.1 nisimura #include <lib/libsa/net.h>
38 1.1 nisimura #include <lib/libkern/libkern.h>
39 1.1 nisimura
40 1.1 nisimura #include <machine/bootinfo.h>
41 1.1 nisimura
42 1.1 nisimura #include "globals.h"
43 1.1 nisimura
44 1.1 nisimura #define BRD_DECL(xxx) \
45 1.1 nisimura void xxx ## setup(struct brdprop *); \
46 1.1 nisimura void xxx ## brdfix(struct brdprop *); \
47 1.1 nisimura void xxx ## pcifix(struct brdprop *); \
48 1.1 nisimura void xxx ## reset(void)
49 1.1 nisimura
50 1.1 nisimura BRD_DECL(mot);
51 1.1 nisimura BRD_DECL(enc);
52 1.1 nisimura BRD_DECL(kuro);
53 1.1 nisimura BRD_DECL(syno);
54 1.1 nisimura BRD_DECL(qnap);
55 1.1 nisimura
56 1.1 nisimura static struct brdprop brdlist[] = {
57 1.1 nisimura {
58 1.1 nisimura "sandpoint",
59 1.1 nisimura "Sandpoint X3",
60 1.1 nisimura BRD_SANDPOINTX3,
61 1.1 nisimura 0,
62 1.1 nisimura "com", 0x3f8, 115200,
63 1.1 nisimura motsetup, motbrdfix, motpcifix },
64 1.1 nisimura {
65 1.1 nisimura "encpp1",
66 1.1 nisimura "EnCore PP1",
67 1.1 nisimura BRD_ENCOREPP1,
68 1.1 nisimura 0,
69 1.1 nisimura "com", 0x3f8, 115200,
70 1.1 nisimura encsetup, encbrdfix, encpcifix },
71 1.1 nisimura {
72 1.1 nisimura "kurobox",
73 1.1 nisimura "KuroBox",
74 1.1 nisimura BRD_KUROBOX,
75 1.1 nisimura 32768000,
76 1.1 nisimura "eumb", 0x4600, 57600,
77 1.1 nisimura kurosetup, kurobrdfix, kuropcifix },
78 1.1 nisimura {
79 1.1 nisimura "synology",
80 1.1 nisimura "Synology DS",
81 1.1 nisimura BRD_SYNOLOGY,
82 1.1 nisimura 33164691, /* from Synology/Linux source */
83 1.1 nisimura /* 33168000, XXX better precision? */
84 1.1 nisimura "eumb", 0x4500, 115200,
85 1.1 nisimura synosetup, synobrdfix, synopcifix, synoreset },
86 1.1 nisimura {
87 1.1 nisimura "qnap",
88 1.1 nisimura "QNAP TS-101",
89 1.1 nisimura BRD_QNAPTS101,
90 1.1 nisimura 0,
91 1.1 nisimura "eumb", 0x4500, 115200,
92 1.1 nisimura NULL, NULL, qnappcifix },
93 1.1 nisimura {
94 1.1 nisimura "iomega",
95 1.1 nisimura "IOMEGA Storcenter",
96 1.1 nisimura BRD_STORCENTER,
97 1.1 nisimura 0,
98 1.1 nisimura "eumb", 0x4500, 115200,
99 1.1 nisimura NULL, NULL, NULL },
100 1.1 nisimura {
101 1.1 nisimura "unknown",
102 1.1 nisimura "Unknown board",
103 1.1 nisimura BRD_UNKNOWN,
104 1.1 nisimura 0,
105 1.1 nisimura "eumb", 0x4500, 115200,
106 1.1 nisimura NULL, NULL, NULL }, /* must be the last */
107 1.1 nisimura };
108 1.1 nisimura
109 1.1 nisimura static struct brdprop *brdprop;
110 1.1 nisimura static uint32_t ticks_per_sec, ns_per_tick;
111 1.1 nisimura
112 1.1 nisimura static void brdfixup(void);
113 1.1 nisimura static void setup(void);
114 1.1 nisimura static inline uint32_t cputype(void);
115 1.1 nisimura static inline u_quad_t mftb(void);
116 1.1 nisimura static void init_uart(unsigned, unsigned, uint8_t);
117 1.1 nisimura static void send_sat(char *);
118 1.1 nisimura
119 1.1 nisimura const unsigned dcache_line_size = 32; /* 32B linesize */
120 1.1 nisimura const unsigned dcache_range_size = 4 * 1024; /* 16KB / 4-way */
121 1.1 nisimura
122 1.1 nisimura unsigned uart1base; /* console */
123 1.1 nisimura unsigned uart2base; /* optional satellite processor */
124 1.1 nisimura #define THR 0
125 1.1 nisimura #define DLB 0
126 1.1 nisimura #define DMB 1
127 1.1 nisimura #define IER 1
128 1.1 nisimura #define FCR 2
129 1.1 nisimura #define LCR 3
130 1.1 nisimura #define LCR_DLAB 0x80
131 1.1 nisimura #define LCR_PEVEN 0x18
132 1.1 nisimura #define LCR_PNONE 0x00
133 1.1 nisimura #define LCR_8BITS 0x03
134 1.1 nisimura #define MCR 4
135 1.1 nisimura #define MCR_RTS 0x02
136 1.1 nisimura #define MCR_DTR 0x01
137 1.1 nisimura #define LSR 5
138 1.1 nisimura #define LSR_THRE 0x20
139 1.1 nisimura #define DCR 0x11
140 1.1 nisimura #define UART_READ(base, r) *(volatile char *)(base + (r))
141 1.1 nisimura #define UART_WRITE(base, r, v) *(volatile char *)(base + (r)) = (v)
142 1.1 nisimura
143 1.1 nisimura void brdsetup(void); /* called by entry.S */
144 1.1 nisimura
145 1.1 nisimura void
146 1.1 nisimura brdsetup(void)
147 1.1 nisimura {
148 1.1 nisimura static uint8_t pci_to_memclk[] = {
149 1.1 nisimura 30, 30, 10, 10, 20, 10, 10, 10,
150 1.1 nisimura 10, 20, 20, 15, 20, 15, 20, 30,
151 1.1 nisimura 30, 40, 15, 40, 20, 25, 20, 40,
152 1.1 nisimura 25, 20, 10, 20, 15, 15, 20, 00
153 1.1 nisimura };
154 1.1 nisimura static uint8_t mem_to_cpuclk[] = {
155 1.1 nisimura 25, 30, 45, 20, 20, 00, 10, 30,
156 1.1 nisimura 30, 20, 45, 30, 25, 35, 30, 35,
157 1.1 nisimura 20, 25, 20, 30, 35, 40, 40, 20,
158 1.1 nisimura 30, 25, 40, 30, 30, 25, 35, 00
159 1.1 nisimura };
160 1.1 nisimura char *consname;
161 1.1 nisimura int consport;
162 1.1 nisimura uint32_t extclk;
163 1.1 nisimura unsigned pchb, pcib, val;
164 1.1 nisimura extern struct btinfo_memory bi_mem;
165 1.1 nisimura extern struct btinfo_console bi_cons;
166 1.1 nisimura extern struct btinfo_clock bi_clk;
167 1.1 nisimura extern struct btinfo_prodfamily bi_fam;
168 1.1 nisimura
169 1.1 nisimura /*
170 1.1 nisimura * CHRP specification "Map-B" BAT012 layout
171 1.1 nisimura * BAT0 0000-0000 (256MB) SDRAM
172 1.1 nisimura * BAT1 8000-0000 (256MB) PCI mem space
173 1.1 nisimura * BAT2 fc00-0000 (64MB) EUMB, PCI I/O space, misc devs, flash
174 1.1 nisimura *
175 1.1 nisimura * EUMBBAR is at fc00-0000.
176 1.1 nisimura */
177 1.1 nisimura pchb = pcimaketag(0, 0, 0);
178 1.1 nisimura pcicfgwrite(pchb, 0x78, 0xfc000000);
179 1.1 nisimura
180 1.1 nisimura brdtype = BRD_UNKNOWN;
181 1.1 nisimura extclk = EXT_CLK_FREQ; /* usually 33MHz */
182 1.1 nisimura busclock = 0;
183 1.1 nisimura
184 1.1 nisimura if (pcifinddev(0x10ad, 0x0565, &pcib) == 0) {
185 1.1 nisimura brdtype = BRD_SANDPOINTX3;
186 1.1 nisimura }
187 1.1 nisimura else if (pcifinddev(0x1106, 0x0686, &pcib) == 0) {
188 1.1 nisimura brdtype = BRD_ENCOREPP1;
189 1.1 nisimura }
190 1.1 nisimura else if ((pcicfgread(pcimaketag(0, 11, 0), PCI_CLASS_REG) >> 16) ==
191 1.1 nisimura PCI_CLASS_ETH) {
192 1.1 nisimura /* tlp (ADMtek AN985) or re (RealTek 8169S) at dev 11 */
193 1.1 nisimura brdtype = BRD_KUROBOX;
194 1.1 nisimura }
195 1.1 nisimura else if (PCI_VENDOR(pcicfgread(pcimaketag(0, 15, 0), PCI_ID_REG)) ==
196 1.1 nisimura 0x11ab) { /* PCI_VENDOR_MARVELL */
197 1.1 nisimura brdtype = BRD_SYNOLOGY;
198 1.1 nisimura }
199 1.1 nisimura else if (PCI_VENDOR(pcicfgread(pcimaketag(0, 15, 0), PCI_ID_REG)) ==
200 1.1 nisimura 0x8086) { /* PCI_VENDOR_INTEL */
201 1.1 nisimura brdtype = BRD_QNAPTS101;
202 1.1 nisimura }
203 1.1 nisimura else if (PCI_VENDOR(pcicfgread(pcimaketag(0, 13, 0), PCI_ID_REG)) ==
204 1.1 nisimura 0x1106) { /* PCI_VENDOR_VIA */
205 1.1 nisimura brdtype = BRD_STORCENTER;
206 1.1 nisimura }
207 1.1 nisimura
208 1.1 nisimura brdprop = brd_lookup(brdtype);
209 1.1 nisimura
210 1.1 nisimura /* brd dependent adjustments */
211 1.1 nisimura setup();
212 1.1 nisimura
213 1.1 nisimura /* determine clock frequencies */
214 1.1 nisimura if (brdprop->extclk != 0)
215 1.1 nisimura extclk = brdprop->extclk;
216 1.1 nisimura if (busclock == 0) {
217 1.1 nisimura if (cputype() == MPC8245) {
218 1.1 nisimura /* PLL_CFG from PCI host bridge register 0xe2 */
219 1.1 nisimura val = pcicfgread(pchb, 0xe0);
220 1.1 nisimura busclock = (extclk *
221 1.1 nisimura pci_to_memclk[(val >> 19) & 0x1f] + 10) / 10;
222 1.1 nisimura /* PLLRATIO from HID1 */
223 1.1 nisimura __asm ("mfspr %0,1009" : "=r"(val));
224 1.1 nisimura cpuclock = ((uint64_t)busclock *
225 1.1 nisimura mem_to_cpuclk[val >> 27] + 10) / 10;
226 1.1 nisimura } else
227 1.1 nisimura busclock = 100000000; /* 100MHz bus clock default */
228 1.1 nisimura }
229 1.1 nisimura ticks_per_sec = busclock >> 2;
230 1.1 nisimura ns_per_tick = 1000000000 / ticks_per_sec;
231 1.1 nisimura
232 1.1 nisimura /* now prepare serial console */
233 1.1 nisimura consname = brdprop->consname;
234 1.1 nisimura consport = brdprop->consport;
235 1.1 nisimura if (strcmp(consname, "eumb") == 0) {
236 1.1 nisimura uart1base = 0xfc000000 + consport; /* 0x4500, 0x4600 */
237 1.1 nisimura UART_WRITE(uart1base, DCR, 0x01); /* enable DUART mode */
238 1.1 nisimura uart2base = uart1base ^ 0x0300;
239 1.1 nisimura } else
240 1.1 nisimura uart1base = 0xfe000000 + consport; /* 0x3f8, 0x2f8 */
241 1.1 nisimura
242 1.1 nisimura /* more brd adjustments */
243 1.1 nisimura brdfixup();
244 1.1 nisimura
245 1.1 nisimura bi_mem.memsize = mpc107memsize();
246 1.1 nisimura snprintf(bi_cons.devname, sizeof(bi_cons.devname), consname);
247 1.1 nisimura bi_cons.addr = consport;
248 1.1 nisimura bi_cons.speed = brdprop->consspeed;
249 1.1 nisimura bi_clk.ticks_per_sec = ticks_per_sec;
250 1.1 nisimura snprintf(bi_fam.name, sizeof(bi_fam.name), brdprop->family);
251 1.1 nisimura }
252 1.1 nisimura
253 1.1 nisimura struct brdprop *
254 1.1 nisimura brd_lookup(int brd)
255 1.1 nisimura {
256 1.1 nisimura u_int i;
257 1.1 nisimura
258 1.1 nisimura for (i = 0; i < sizeof(brdlist)/sizeof(brdlist[0]); i++) {
259 1.1 nisimura if (brdlist[i].brdtype == brd)
260 1.1 nisimura return &brdlist[i];
261 1.1 nisimura }
262 1.1 nisimura return &brdlist[i - 1];
263 1.1 nisimura }
264 1.1 nisimura
265 1.1 nisimura static void
266 1.1 nisimura setup()
267 1.1 nisimura {
268 1.1 nisimura
269 1.1 nisimura if (brdprop->setup == NULL)
270 1.1 nisimura return;
271 1.1 nisimura (*brdprop->setup)(brdprop);
272 1.1 nisimura }
273 1.1 nisimura
274 1.1 nisimura static void
275 1.1 nisimura brdfixup()
276 1.1 nisimura {
277 1.1 nisimura
278 1.1 nisimura if (brdprop->brdfix == NULL)
279 1.1 nisimura return;
280 1.1 nisimura (*brdprop->brdfix)(brdprop);
281 1.1 nisimura }
282 1.1 nisimura
283 1.1 nisimura void
284 1.1 nisimura pcifixup()
285 1.1 nisimura {
286 1.1 nisimura
287 1.1 nisimura if (brdprop->pcifix == NULL)
288 1.1 nisimura return;
289 1.1 nisimura (*brdprop->pcifix)(brdprop);
290 1.1 nisimura }
291 1.1 nisimura
292 1.1 nisimura void
293 1.1 nisimura encsetup(struct brdprop *brd)
294 1.1 nisimura {
295 1.1 nisimura
296 1.1 nisimura #ifdef COSNAME
297 1.1 nisimura brd->consname = CONSNAME;
298 1.1 nisimura #endif
299 1.1 nisimura #ifdef CONSPORT
300 1.1 nisimura brd->consport = CONSPORT;
301 1.1 nisimura #endif
302 1.1 nisimura #ifdef CONSSPEED
303 1.1 nisimura brd->consspeed = CONSSPEED;
304 1.1 nisimura #endif
305 1.1 nisimura }
306 1.1 nisimura
307 1.1 nisimura void
308 1.1 nisimura encbrdfix(struct brdprop *brd)
309 1.1 nisimura {
310 1.1 nisimura unsigned ac97, ide, pcib, pmgt, usb12, umot4, val;
311 1.1 nisimura
312 1.1 nisimura /*
313 1.1 nisimura * VIA82C686B Southbridge
314 1.1 nisimura * 0.22.0 1106.0686 PCI-ISA bridge
315 1.1 nisimura * 0.22.1 1106.0571 IDE (viaide)
316 1.1 nisimura * 0.22.2 1106.3038 USB 0/1 (uhci)
317 1.1 nisimura * 0.22.3 1106.3038 USB 2/3 (uhci)
318 1.1 nisimura * 0.22.4 1106.3057 power management
319 1.1 nisimura * 0.22.5 1106.3058 AC97 (auvia)
320 1.1 nisimura */
321 1.1 nisimura pcib = pcimaketag(0, 22, 0);
322 1.1 nisimura ide = pcimaketag(0, 22, 1);
323 1.1 nisimura usb12 = pcimaketag(0, 22, 2);
324 1.1 nisimura umot4 = pcimaketag(0, 22, 3);
325 1.1 nisimura pmgt = pcimaketag(0, 22, 4);
326 1.1 nisimura ac97 = pcimaketag(0, 22, 5);
327 1.1 nisimura
328 1.1 nisimura #define CFG(i,v) do { \
329 1.1 nisimura *(volatile unsigned char *)(0xfe000000 + 0x3f0) = (i); \
330 1.1 nisimura *(volatile unsigned char *)(0xfe000000 + 0x3f1) = (v); \
331 1.1 nisimura } while (0)
332 1.1 nisimura val = pcicfgread(pcib, 0x84);
333 1.1 nisimura val |= (02 << 8);
334 1.1 nisimura pcicfgwrite(pcib, 0x84, val);
335 1.1 nisimura CFG(0xe2, 0x0f); /* use COM1/2, don't use FDC/LPT */
336 1.1 nisimura val = pcicfgread(pcib, 0x84);
337 1.1 nisimura val &= ~(02 << 8);
338 1.1 nisimura pcicfgwrite(pcib, 0x84, val);
339 1.1 nisimura
340 1.1 nisimura /* route pin C to i8259 IRQ 5, pin D to 11 */
341 1.1 nisimura val = pcicfgread(pcib, 0x54);
342 1.1 nisimura val = (val & 0xff) | 0xb0500000; /* Dx CB Ax xS */
343 1.1 nisimura pcicfgwrite(pcib, 0x54, val);
344 1.1 nisimura
345 1.1 nisimura /* enable EISA ELCR1 (0x4d0) and ELCR2 (0x4d1) */
346 1.1 nisimura val = pcicfgread(pcib, 0x44);
347 1.1 nisimura val = val | 0x20000000;
348 1.1 nisimura pcicfgwrite(pcib, 0x44, val);
349 1.1 nisimura
350 1.1 nisimura /* select level trigger for IRQ 5/11 at ELCR1/2 */
351 1.1 nisimura *(volatile uint8_t *)0xfe0004d0 = 0x20; /* bit 5 */
352 1.1 nisimura *(volatile uint8_t *)0xfe0004d1 = 0x08; /* bit 11 */
353 1.1 nisimura
354 1.1 nisimura /* USB and AC97 are hardwired with pin D and C */
355 1.1 nisimura val = pcicfgread(usb12, 0x3c) &~ 0xff;
356 1.1 nisimura val |= 11;
357 1.1 nisimura pcicfgwrite(usb12, 0x3c, val);
358 1.1 nisimura val = pcicfgread(umot4, 0x3c) &~ 0xff;
359 1.1 nisimura val |= 11;
360 1.1 nisimura pcicfgwrite(umot4, 0x3c, val);
361 1.1 nisimura val = pcicfgread(ac97, 0x3c) &~ 0xff;
362 1.1 nisimura val |= 5;
363 1.1 nisimura pcicfgwrite(ac97, 0x3c, val);
364 1.1 nisimura }
365 1.1 nisimura
366 1.1 nisimura void
367 1.1 nisimura motsetup(struct brdprop *brd)
368 1.1 nisimura {
369 1.1 nisimura
370 1.1 nisimura #ifdef COSNAME
371 1.1 nisimura brd->consname = CONSNAME;
372 1.1 nisimura #endif
373 1.1 nisimura #ifdef CONSPORT
374 1.1 nisimura brd->consport = CONSPORT;
375 1.1 nisimura #endif
376 1.1 nisimura #ifdef CONSSPEED
377 1.1 nisimura brd->consspeed = CONSSPEED;
378 1.1 nisimura #endif
379 1.1 nisimura }
380 1.1 nisimura
381 1.1 nisimura void
382 1.1 nisimura motbrdfix(struct brdprop *brd)
383 1.1 nisimura {
384 1.1 nisimura
385 1.1 nisimura /*
386 1.1 nisimura * WinBond/Symphony Lab 83C553 with PC87308 "SuperIO"
387 1.1 nisimura *
388 1.1 nisimura * 0.11.0 10ad.0565 PCI-ISA bridge
389 1.1 nisimura * 0.11.1 10ad.0105 IDE (slide)
390 1.1 nisimura */
391 1.1 nisimura }
392 1.1 nisimura
393 1.1 nisimura void
394 1.1 nisimura motpcifix(struct brdprop *brd)
395 1.1 nisimura {
396 1.1 nisimura unsigned ide, nic, pcib, steer, val;
397 1.1 nisimura int line;
398 1.1 nisimura
399 1.1 nisimura pcib = pcimaketag(0, 11, 0);
400 1.1 nisimura ide = pcimaketag(0, 11, 1);
401 1.1 nisimura nic = pcimaketag(0, 15, 0);
402 1.1 nisimura
403 1.1 nisimura /*
404 1.1 nisimura * //// WinBond PIRQ ////
405 1.1 nisimura * 0x40 - bit 5 (0x20) indicates PIRQ presense
406 1.1 nisimura * 0x60 - PIRQ interrupt routing steer
407 1.1 nisimura */
408 1.1 nisimura if (pcicfgread(pcib, 0x40) & 0x20) {
409 1.1 nisimura steer = pcicfgread(pcib, 0x60);
410 1.1 nisimura if ((steer & 0x80808080) == 0x80808080)
411 1.1 nisimura printf("PIRQ[0-3] disabled\n");
412 1.1 nisimura else {
413 1.1 nisimura unsigned i, v = steer;
414 1.1 nisimura for (i = 0; i < 4; i++, v >>= 8) {
415 1.1 nisimura if ((v & 0x80) != 0 || (v & 0xf) == 0)
416 1.1 nisimura continue;
417 1.1 nisimura printf("PIRQ[%d]=%d\n", i, v & 0xf);
418 1.1 nisimura }
419 1.1 nisimura }
420 1.1 nisimura }
421 1.1 nisimura #if 1
422 1.1 nisimura /*
423 1.1 nisimura * //// IDE fixup -- case A ////
424 1.1 nisimura * - "native PCI mode" (ide 0x09)
425 1.1 nisimura * - don't use ISA IRQ14/15 (pcib 0x43)
426 1.1 nisimura * - native IDE for both channels (ide 0x40)
427 1.1 nisimura * - LEGIRQ bit 11 steers interrupt to pin C (ide 0x40)
428 1.1 nisimura * - sign as PCI pin C line 11 (ide 0x3d/3c)
429 1.1 nisimura */
430 1.1 nisimura /* ide: 0x09 - programming interface; 1000'SsPp */
431 1.1 nisimura val = pcicfgread(ide, 0x08);
432 1.1 nisimura val &= 0xffff00ff;
433 1.1 nisimura pcicfgwrite(ide, 0x08, val | (0x8f << 8));
434 1.1 nisimura
435 1.1 nisimura /* pcib: 0x43 - IDE interrupt routing */
436 1.1 nisimura val = pcicfgread(pcib, 0x40) & 0x00ffffff;
437 1.1 nisimura pcicfgwrite(pcib, 0x40, val);
438 1.1 nisimura
439 1.1 nisimura /* pcib: 0x45/44 - PCI interrupt routing */
440 1.1 nisimura val = pcicfgread(pcib, 0x44) & 0xffff0000;
441 1.1 nisimura pcicfgwrite(pcib, 0x44, val);
442 1.1 nisimura
443 1.1 nisimura /* ide: 0x41/40 - IDE channel */
444 1.1 nisimura val = pcicfgread(ide, 0x40) & 0xffff0000;
445 1.1 nisimura val |= (1 << 11) | 0x33; /* LEGIRQ turns on PCI interrupt */
446 1.1 nisimura pcicfgwrite(ide, 0x40, val);
447 1.1 nisimura
448 1.1 nisimura /* ide: 0x3d/3c - use PCI pin C/line 11 */
449 1.1 nisimura val = pcicfgread(ide, 0x3c) & 0xffffff00;
450 1.1 nisimura val |= 11; /* pin designation is hardwired to pin A */
451 1.1 nisimura pcicfgwrite(ide, 0x3c, val);
452 1.1 nisimura #else
453 1.1 nisimura /*
454 1.1 nisimura * //// IDE fixup -- case B ////
455 1.1 nisimura * - "compatiblity mode" (ide 0x09)
456 1.1 nisimura * - IDE primary/secondary interrupt routing (pcib 0x43)
457 1.1 nisimura * - PCI interrupt routing (pcib 0x45/44)
458 1.1 nisimura * - no PCI pin/line assignment (ide 0x3d/3c)
459 1.1 nisimura */
460 1.1 nisimura /* ide: 0x09 - programming interface; 1000'SsPp */
461 1.1 nisimura val = pcicfgread(ide, 0x08);
462 1.1 nisimura val &= 0xffff00ff;
463 1.1 nisimura pcicfgwrite(ide, 0x08, val | (0x8a << 8));
464 1.1 nisimura
465 1.1 nisimura /* pcib: 0x43 - IDE interrupt routing */
466 1.1 nisimura val = pcicfgread(pcib, 0x40) & 0x00ffffff;
467 1.1 nisimura pcicfgwrite(pcib, 0x40, val | (0xee << 24));
468 1.1 nisimura
469 1.1 nisimura /* ide: 0x45/44 - PCI interrupt routing */
470 1.1 nisimura val = pcicfgread(ide, 0x44) & 0xffff0000;
471 1.1 nisimura pcicfgwrite(ide, 0x44, val);
472 1.1 nisimura
473 1.1 nisimura /* ide: 0x3d/3c - turn off PCI pin/line */
474 1.1 nisimura val = pcicfgread(ide, 0x3c) & 0xffff0000;
475 1.1 nisimura pcicfgwrite(ide, 0x3c, val);
476 1.1 nisimura #endif
477 1.1 nisimura
478 1.1 nisimura /*
479 1.1 nisimura * //// fxp fixup ////
480 1.1 nisimura * - use PCI pin A line 15 (fxp 0x3d/3c)
481 1.1 nisimura */
482 1.1 nisimura val = pcicfgread(nic, 0x3c) & 0xffff0000;
483 1.1 nisimura pcidecomposetag(nic, NULL, &line, NULL);
484 1.1 nisimura val |= (('A' - '@') << 8) | line;
485 1.1 nisimura pcicfgwrite(nic, 0x3c, val);
486 1.1 nisimura }
487 1.1 nisimura
488 1.1 nisimura void
489 1.1 nisimura encpcifix(struct brdprop *brd)
490 1.1 nisimura {
491 1.1 nisimura unsigned ide, irq, nic, pcib, steer, val;
492 1.1 nisimura
493 1.1 nisimura #define STEER(v, b) (((v) & (b)) ? "edge" : "level")
494 1.1 nisimura pcib = pcimaketag(0, 22, 0);
495 1.1 nisimura ide = pcimaketag(0, 22, 1);
496 1.1 nisimura nic = pcimaketag(0, 25, 0);
497 1.1 nisimura
498 1.1 nisimura /*
499 1.1 nisimura * //// VIA PIRQ ////
500 1.1 nisimura * 0x57/56/55/54 - Dx CB Ax xS
501 1.1 nisimura */
502 1.1 nisimura val = pcicfgread(pcib, 0x54); /* Dx CB Ax xs */
503 1.1 nisimura steer = val & 0xf;
504 1.1 nisimura irq = (val >> 12) & 0xf; /* 15:12 */
505 1.1 nisimura if (irq) {
506 1.1 nisimura printf("pin A -> irq %d, %s\n",
507 1.1 nisimura irq, STEER(steer, 0x1));
508 1.1 nisimura }
509 1.1 nisimura irq = (val >> 16) & 0xf; /* 19:16 */
510 1.1 nisimura if (irq) {
511 1.1 nisimura printf("pin B -> irq %d, %s\n",
512 1.1 nisimura irq, STEER(steer, 0x2));
513 1.1 nisimura }
514 1.1 nisimura irq = (val >> 20) & 0xf; /* 23:20 */
515 1.1 nisimura if (irq) {
516 1.1 nisimura printf("pin C -> irq %d, %s\n",
517 1.1 nisimura irq, STEER(steer, 0x4));
518 1.1 nisimura }
519 1.1 nisimura irq = (val >> 28); /* 31:28 */
520 1.1 nisimura if (irq) {
521 1.1 nisimura printf("pin D -> irq %d, %s\n",
522 1.1 nisimura irq, STEER(steer, 0x8));
523 1.1 nisimura }
524 1.1 nisimura #if 0
525 1.1 nisimura /*
526 1.1 nisimura * //// IDE fixup ////
527 1.1 nisimura * - "native mode" (ide 0x09)
528 1.1 nisimura * - use primary only (ide 0x40)
529 1.1 nisimura */
530 1.1 nisimura /* ide: 0x09 - programming interface; 1000'SsPp */
531 1.1 nisimura val = pcicfgread(ide, 0x08) & 0xffff00ff;
532 1.1 nisimura pcicfgwrite(ide, 0x08, val | (0x8f << 8));
533 1.1 nisimura
534 1.1 nisimura /* ide: 0x10-20 - leave them PCI memory space assigned */
535 1.1 nisimura
536 1.1 nisimura /* ide: 0x40 - use primary only */
537 1.1 nisimura val = pcicfgread(ide, 0x40) &~ 03;
538 1.1 nisimura val |= 02;
539 1.1 nisimura pcicfgwrite(ide, 0x40, val);
540 1.1 nisimura #else
541 1.1 nisimura /*
542 1.1 nisimura * //// IDE fixup ////
543 1.1 nisimura * - "compatiblity mode" (ide 0x09)
544 1.1 nisimura * - use primary only (ide 0x40)
545 1.1 nisimura * - remove PCI pin assignment (ide 0x3d)
546 1.1 nisimura */
547 1.1 nisimura /* ide: 0x09 - programming interface; 1000'SsPp */
548 1.1 nisimura val = pcicfgread(ide, 0x08) & 0xffff00ff;
549 1.1 nisimura val |= (0x8a << 8);
550 1.1 nisimura pcicfgwrite(ide, 0x08, val);
551 1.1 nisimura
552 1.1 nisimura /* ide: 0x10-20 */
553 1.1 nisimura /*
554 1.1 nisimura experiment shows writing ide: 0x09 changes these
555 1.1 nisimura register behaviour. The pcicfgwrite() above writes
556 1.1 nisimura 0x8a at ide: 0x09 to make sure legacy IDE. Then
557 1.1 nisimura reading BAR0-3 is to return value 0s even though
558 1.1 nisimura pcisetup() has written range assignments. Value
559 1.1 nisimura overwrite makes no effect. Having 0x8f for native
560 1.1 nisimura PCIIDE doesn't change register values and brings no
561 1.1 nisimura weirdness.
562 1.1 nisimura */
563 1.1 nisimura
564 1.1 nisimura /* ide: 0x40 - use primary only */
565 1.1 nisimura val = pcicfgread(ide, 0x40) &~ 03;
566 1.1 nisimura val |= 02;
567 1.1 nisimura pcicfgwrite(ide, 0x40, val);
568 1.1 nisimura
569 1.1 nisimura /* ide: 0x3d/3c - turn off PCI pin */
570 1.1 nisimura val = pcicfgread(ide, 0x3c) & 0xffff00ff;
571 1.1 nisimura pcicfgwrite(ide, 0x3c, val);
572 1.1 nisimura #endif
573 1.1 nisimura /*
574 1.1 nisimura * //// USBx2, audio, and modem fixup ////
575 1.1 nisimura * - disable USB #0 and #1 (pcib 0x48 and 0x85)
576 1.1 nisimura * - disable AC97 audio and MC97 modem (pcib 0x85)
577 1.1 nisimura */
578 1.1 nisimura
579 1.1 nisimura /* pcib: 0x48 - disable USB #0 at function 2 */
580 1.1 nisimura val = pcicfgread(pcib, 0x48);
581 1.1 nisimura pcicfgwrite(pcib, 0x48, val | 04);
582 1.1 nisimura
583 1.1 nisimura /* pcib: 0x85 - disable USB #1 at function 3 */
584 1.1 nisimura /* pcib: 0x85 - disable AC97/MC97 at function 5/6 */
585 1.1 nisimura val = pcicfgread(pcib, 0x84);
586 1.1 nisimura pcicfgwrite(pcib, 0x84, val | 0x1c00);
587 1.1 nisimura
588 1.1 nisimura /*
589 1.1 nisimura * //// fxp fixup ////
590 1.1 nisimura * - use PCI pin A line 25 (fxp 0x3d/3c)
591 1.1 nisimura */
592 1.1 nisimura /* 0x3d/3c - PCI pin/line */
593 1.1 nisimura val = pcicfgread(nic, 0x3c) & 0xffff0000;
594 1.1 nisimura val |= (('A' - '@') << 8) | 25;
595 1.1 nisimura pcicfgwrite(nic, 0x3c, val);
596 1.1 nisimura }
597 1.1 nisimura
598 1.1 nisimura void
599 1.1 nisimura kurosetup(struct brdprop *brd)
600 1.1 nisimura {
601 1.1 nisimura
602 1.1 nisimura if (PCI_VENDOR(pcicfgread(pcimaketag(0, 11, 0), PCI_ID_REG)) == 0x10ec)
603 1.1 nisimura brd->extclk = 32768000; /* decr 2457600Hz */
604 1.1 nisimura else
605 1.1 nisimura brd->extclk = 32521333; /* decr 2439100Hz */
606 1.1 nisimura }
607 1.1 nisimura
608 1.1 nisimura void
609 1.1 nisimura kurobrdfix(struct brdprop *brd)
610 1.1 nisimura {
611 1.1 nisimura
612 1.1 nisimura init_uart(uart2base, 9600, LCR_8BITS | LCR_PEVEN);
613 1.1 nisimura /* Stop Watchdog */
614 1.1 nisimura send_sat("AAAAFFFFJJJJ>>>>VVVV>>>>ZZZZVVVVKKKK");
615 1.1 nisimura }
616 1.1 nisimura
617 1.1 nisimura void
618 1.1 nisimura kuropcifix(struct brdprop *brd)
619 1.1 nisimura {
620 1.1 nisimura unsigned ide, nic, usb, val;
621 1.1 nisimura
622 1.1 nisimura nic = pcimaketag(0, 11, 0);
623 1.1 nisimura val = pcicfgread(nic, 0x3c) & 0xffffff00;
624 1.1 nisimura val |= 11;
625 1.1 nisimura pcicfgwrite(nic, 0x3c, val);
626 1.1 nisimura
627 1.1 nisimura ide = pcimaketag(0, 12, 0);
628 1.1 nisimura val = pcicfgread(ide, 0x3c) & 0xffffff00;
629 1.1 nisimura val |= 12;
630 1.1 nisimura pcicfgwrite(ide, 0x3c, val);
631 1.1 nisimura
632 1.1 nisimura usb = pcimaketag(0, 14, 0);
633 1.1 nisimura val = pcicfgread(usb, 0x3c) & 0xffffff00;
634 1.1 nisimura val |= 14;
635 1.1 nisimura pcicfgwrite(usb, 0x3c, val);
636 1.1 nisimura
637 1.1 nisimura usb = pcimaketag(0, 14, 1);
638 1.1 nisimura val = pcicfgread(usb, 0x3c) & 0xffffff00;
639 1.1 nisimura val |= 14;
640 1.1 nisimura pcicfgwrite(usb, 0x3c, val);
641 1.1 nisimura
642 1.1 nisimura usb = pcimaketag(0, 14, 2);
643 1.1 nisimura val = pcicfgread(usb, 0x3c) & 0xffffff00;
644 1.1 nisimura val |= 14;
645 1.1 nisimura pcicfgwrite(usb, 0x3c, val);
646 1.1 nisimura }
647 1.1 nisimura
648 1.1 nisimura void
649 1.1 nisimura synosetup(struct brdprop *brd)
650 1.1 nisimura {
651 1.1 nisimura
652 1.1 nisimura /* nothing */
653 1.1 nisimura }
654 1.1 nisimura
655 1.1 nisimura void
656 1.1 nisimura synobrdfix(struct brdprop *brd)
657 1.1 nisimura {
658 1.1 nisimura
659 1.1 nisimura init_uart(uart2base, 9600, LCR_8BITS | LCR_PNONE);
660 1.1 nisimura /* beep, power LED on, status LED off */
661 1.1 nisimura send_sat("247");
662 1.1 nisimura }
663 1.1 nisimura
664 1.1 nisimura void
665 1.1 nisimura synopcifix(struct brdprop *brd)
666 1.1 nisimura {
667 1.1 nisimura unsigned ide, nic, usb, val;
668 1.1 nisimura
669 1.1 nisimura ide = pcimaketag(0, 13, 0);
670 1.1 nisimura val = pcicfgread(ide, 0x3c) & 0xffffff00;
671 1.1 nisimura val |= 13;
672 1.1 nisimura pcicfgwrite(ide, 0x3c, val);
673 1.1 nisimura
674 1.1 nisimura usb = pcimaketag(0, 14, 0);
675 1.1 nisimura val = pcicfgread(usb, 0x3c) & 0xffffff00;
676 1.1 nisimura val |= 14;
677 1.1 nisimura pcicfgwrite(usb, 0x3c, val);
678 1.1 nisimura
679 1.1 nisimura usb = pcimaketag(0, 14, 1);
680 1.1 nisimura val = pcicfgread(usb, 0x3c) & 0xffffff00;
681 1.1 nisimura val |= 14;
682 1.1 nisimura pcicfgwrite(usb, 0x3c, val);
683 1.1 nisimura
684 1.1 nisimura usb = pcimaketag(0, 14, 2);
685 1.1 nisimura val = pcicfgread(usb, 0x3c) & 0xffffff00;
686 1.1 nisimura val |= 14;
687 1.1 nisimura pcicfgwrite(usb, 0x3c, val);
688 1.1 nisimura
689 1.1 nisimura nic = pcimaketag(0, 15, 0);
690 1.1 nisimura val = pcicfgread(nic, 0x3c) & 0xffffff00;
691 1.1 nisimura val |= 15;
692 1.1 nisimura pcicfgwrite(nic, 0x3c, val);
693 1.1 nisimura }
694 1.1 nisimura
695 1.1 nisimura void
696 1.1 nisimura qnappcifix(struct brdprop *brd)
697 1.1 nisimura {
698 1.1 nisimura unsigned ide, nic, usb, val;
699 1.1 nisimura
700 1.1 nisimura ide = pcimaketag(0, 13, 0);
701 1.1 nisimura val = pcicfgread(ide, 0x3c) & 0xffffff00;
702 1.1 nisimura val |= 13;
703 1.1 nisimura pcicfgwrite(ide, 0x3c, val);
704 1.1 nisimura
705 1.1 nisimura usb = pcimaketag(0, 14, 0);
706 1.1 nisimura val = pcicfgread(usb, 0x3c) & 0xffffff00;
707 1.1 nisimura val |= 14;
708 1.1 nisimura pcicfgwrite(usb, 0x3c, val);
709 1.1 nisimura
710 1.1 nisimura usb = pcimaketag(0, 14, 1);
711 1.1 nisimura val = pcicfgread(usb, 0x3c) & 0xffffff00;
712 1.1 nisimura val |= 14;
713 1.1 nisimura pcicfgwrite(usb, 0x3c, val);
714 1.1 nisimura
715 1.1 nisimura usb = pcimaketag(0, 14, 2);
716 1.1 nisimura val = pcicfgread(usb, 0x3c) & 0xffffff00;
717 1.1 nisimura val |= 14;
718 1.1 nisimura pcicfgwrite(usb, 0x3c, val);
719 1.1 nisimura
720 1.1 nisimura nic = pcimaketag(0, 15, 0);
721 1.1 nisimura val = pcicfgread(nic, 0x3c) & 0xffffff00;
722 1.1 nisimura val |= 15;
723 1.1 nisimura pcicfgwrite(nic, 0x3c, val);
724 1.1 nisimura }
725 1.1 nisimura
726 1.1 nisimura void
727 1.1 nisimura synoreset()
728 1.1 nisimura {
729 1.1 nisimura
730 1.1 nisimura send_sat("C");
731 1.1 nisimura /*NOTRECHED*/
732 1.1 nisimura }
733 1.1 nisimura
734 1.1 nisimura void
735 1.1 nisimura _rtt(void)
736 1.1 nisimura {
737 1.1 nisimura
738 1.1 nisimura if (brdprop->reset != NULL)
739 1.1 nisimura (*brdprop->reset)();
740 1.1 nisimura else
741 1.1 nisimura run(0, 0, 0, 0, (void *)0xFFF00100); /* reset entry */
742 1.1 nisimura /*NOTREACHED*/
743 1.1 nisimura }
744 1.1 nisimura
745 1.1 nisimura satime_t
746 1.1 nisimura getsecs(void)
747 1.1 nisimura {
748 1.1 nisimura u_quad_t tb = mftb();
749 1.1 nisimura
750 1.1 nisimura return (tb / ticks_per_sec);
751 1.1 nisimura }
752 1.1 nisimura
753 1.1 nisimura /*
754 1.1 nisimura * Wait for about n microseconds (at least!).
755 1.1 nisimura */
756 1.1 nisimura void
757 1.1 nisimura delay(u_int n)
758 1.1 nisimura {
759 1.1 nisimura u_quad_t tb;
760 1.1 nisimura u_long scratch, tbh, tbl;
761 1.1 nisimura
762 1.1 nisimura tb = mftb();
763 1.1 nisimura tb += (n * 1000 + ns_per_tick - 1) / ns_per_tick;
764 1.1 nisimura tbh = tb >> 32;
765 1.1 nisimura tbl = tb;
766 1.1 nisimura asm volatile ("1: mftbu %0; cmpw %0,%1; blt 1b; bgt 2f; mftb %0; cmpw 0, %0,%2; blt 1b; 2:" : "=&r"(scratch) : "r"(tbh), "r"(tbl));
767 1.1 nisimura }
768 1.1 nisimura
769 1.1 nisimura void
770 1.1 nisimura _wb(uint32_t adr, uint32_t siz)
771 1.1 nisimura {
772 1.1 nisimura uint32_t bnd;
773 1.1 nisimura
774 1.1 nisimura asm volatile("eieio");
775 1.1 nisimura for (bnd = adr + siz; adr < bnd; adr += dcache_line_size)
776 1.1 nisimura asm volatile ("dcbst 0,%0" :: "r"(adr));
777 1.1 nisimura asm volatile ("sync");
778 1.1 nisimura }
779 1.1 nisimura
780 1.1 nisimura void
781 1.1 nisimura _wbinv(uint32_t adr, uint32_t siz)
782 1.1 nisimura {
783 1.1 nisimura uint32_t bnd;
784 1.1 nisimura
785 1.1 nisimura asm volatile("eieio");
786 1.1 nisimura for (bnd = adr + siz; adr < bnd; adr += dcache_line_size)
787 1.1 nisimura asm volatile ("dcbf 0,%0" :: "r"(adr));
788 1.1 nisimura asm volatile ("sync");
789 1.1 nisimura }
790 1.1 nisimura
791 1.1 nisimura void
792 1.1 nisimura _inv(uint32_t adr, uint32_t siz)
793 1.1 nisimura {
794 1.1 nisimura uint32_t bnd, off;
795 1.1 nisimura
796 1.1 nisimura off = adr & (dcache_line_size - 1);
797 1.1 nisimura adr -= off;
798 1.1 nisimura siz += off;
799 1.1 nisimura asm volatile ("eieio");
800 1.1 nisimura if (off != 0) {
801 1.1 nisimura /* wbinv() leading unaligned dcache line */
802 1.1 nisimura asm volatile ("dcbf 0,%0" :: "r"(adr));
803 1.1 nisimura if (siz < dcache_line_size)
804 1.1 nisimura goto done;
805 1.1 nisimura adr += dcache_line_size;
806 1.1 nisimura siz -= dcache_line_size;
807 1.1 nisimura }
808 1.1 nisimura bnd = adr + siz;
809 1.1 nisimura off = bnd & (dcache_line_size - 1);
810 1.1 nisimura if (off != 0) {
811 1.1 nisimura /* wbinv() trailing unaligned dcache line */
812 1.1 nisimura asm volatile ("dcbf 0,%0" :: "r"(bnd)); /* it's OK */
813 1.1 nisimura if (siz < dcache_line_size)
814 1.1 nisimura goto done;
815 1.1 nisimura siz -= off;
816 1.1 nisimura }
817 1.1 nisimura for (bnd = adr + siz; adr < bnd; adr += dcache_line_size) {
818 1.1 nisimura /* inv() intermediate dcache lines if ever */
819 1.1 nisimura asm volatile ("dcbi 0,%0" :: "r"(adr));
820 1.1 nisimura }
821 1.1 nisimura done:
822 1.1 nisimura asm volatile ("sync");
823 1.1 nisimura }
824 1.1 nisimura
825 1.1 nisimura static inline uint32_t
826 1.1 nisimura cputype(void)
827 1.1 nisimura {
828 1.1 nisimura uint32_t pvr;
829 1.1 nisimura
830 1.1 nisimura __asm volatile ("mfpvr %0" : "=r"(pvr));
831 1.1 nisimura return pvr >> 16;
832 1.1 nisimura }
833 1.1 nisimura
834 1.1 nisimura static inline u_quad_t
835 1.1 nisimura mftb(void)
836 1.1 nisimura {
837 1.1 nisimura u_long scratch;
838 1.1 nisimura u_quad_t tb;
839 1.1 nisimura
840 1.1 nisimura asm ("1: mftbu %0; mftb %0+1; mftbu %1; cmpw %0,%1; bne 1b"
841 1.1 nisimura : "=r"(tb), "=r"(scratch));
842 1.1 nisimura return (tb);
843 1.1 nisimura }
844 1.1 nisimura
845 1.1 nisimura static void
846 1.1 nisimura init_uart(unsigned base, unsigned speed, uint8_t lcr)
847 1.1 nisimura {
848 1.1 nisimura unsigned div;
849 1.1 nisimura
850 1.1 nisimura div = busclock / speed / 16;
851 1.1 nisimura UART_WRITE(base, LCR, 0x80); /* turn on DLAB bit */
852 1.1 nisimura UART_WRITE(base, FCR, 0x00);
853 1.1 nisimura UART_WRITE(base, DMB, div >> 8); /* set speed */
854 1.1 nisimura UART_WRITE(base, DLB, div & 0xff);
855 1.1 nisimura UART_WRITE(base, LCR, lcr);
856 1.1 nisimura UART_WRITE(base, FCR, 0x07); /* FIFO on, TXRX FIFO reset */
857 1.1 nisimura UART_WRITE(base, IER, 0x00); /* make sure INT disabled */
858 1.1 nisimura }
859 1.1 nisimura
860 1.1 nisimura /* talk to satellite processor */
861 1.1 nisimura static void
862 1.1 nisimura send_sat(char *msg)
863 1.1 nisimura {
864 1.1 nisimura unsigned savedbase;
865 1.1 nisimura
866 1.1 nisimura savedbase = uart1base;
867 1.1 nisimura uart1base = uart2base;
868 1.1 nisimura while (*msg)
869 1.1 nisimura putchar(*msg++);
870 1.1 nisimura uart1base = savedbase;
871 1.1 nisimura }
872 1.1 nisimura
873 1.1 nisimura void
874 1.1 nisimura putchar(int c)
875 1.1 nisimura {
876 1.1 nisimura unsigned timo, lsr;
877 1.1 nisimura
878 1.1 nisimura if (c == '\n')
879 1.1 nisimura putchar('\r');
880 1.1 nisimura
881 1.1 nisimura timo = 0x00100000;
882 1.1 nisimura do {
883 1.1 nisimura lsr = UART_READ(uart1base, LSR);
884 1.1 nisimura } while (timo-- > 0 && (lsr & LSR_THRE) == 0);
885 1.1 nisimura if (timo > 0)
886 1.1 nisimura UART_WRITE(uart1base, THR, c);
887 1.1 nisimura }
888 1.1 nisimura
889 1.1 nisimura unsigned
890 1.1 nisimura mpc107memsize()
891 1.1 nisimura {
892 1.1 nisimura unsigned bankn, end, n, tag, val;
893 1.1 nisimura
894 1.1 nisimura tag = pcimaketag(0, 0, 0);
895 1.1 nisimura
896 1.1 nisimura if (brdtype == BRD_ENCOREPP1) {
897 1.1 nisimura /* the brd's PPCBOOT looks to have erroneous values */
898 1.1 nisimura unsigned tbl[] = {
899 1.1 nisimura #define MPC106_MEMSTARTADDR1 0x80
900 1.1 nisimura #define MPC106_EXTMEMSTARTADDR1 0x88
901 1.1 nisimura #define MPC106_MEMENDADDR1 0x90
902 1.1 nisimura #define MPC106_EXTMEMENDADDR1 0x98
903 1.1 nisimura #define MPC106_MEMEN 0xa0
904 1.1 nisimura #define BK0_S 0x00000000
905 1.1 nisimura #define BK0_E (128 << 20) - 1
906 1.1 nisimura #define BK1_S 0x3ff00000
907 1.1 nisimura #define BK1_E 0x3fffffff
908 1.1 nisimura #define BK2_S 0x3ff00000
909 1.1 nisimura #define BK2_E 0x3fffffff
910 1.1 nisimura #define BK3_S 0x3ff00000
911 1.1 nisimura #define BK3_E 0x3fffffff
912 1.1 nisimura #define AR(v, s) ((((v) & SAR_MASK) >> SAR_SHIFT) << (s))
913 1.1 nisimura #define XR(v, s) ((((v) & EAR_MASK) >> EAR_SHIFT) << (s))
914 1.1 nisimura #define SAR_MASK 0x0ff00000
915 1.1 nisimura #define SAR_SHIFT 20
916 1.1 nisimura #define EAR_MASK 0x30000000
917 1.1 nisimura #define EAR_SHIFT 28
918 1.1 nisimura AR(BK0_S, 0) | AR(BK1_S, 8) | AR(BK2_S, 16) | AR(BK3_S, 24),
919 1.1 nisimura XR(BK0_S, 0) | XR(BK1_S, 8) | XR(BK2_S, 16) | XR(BK3_S, 24),
920 1.1 nisimura AR(BK0_E, 0) | AR(BK1_E, 8) | AR(BK2_E, 16) | AR(BK3_E, 24),
921 1.1 nisimura XR(BK0_E, 0) | XR(BK1_E, 8) | XR(BK2_E, 16) | XR(BK3_E, 24),
922 1.1 nisimura };
923 1.1 nisimura tag = pcimaketag(0, 0, 0);
924 1.1 nisimura pcicfgwrite(tag, MPC106_MEMSTARTADDR1, tbl[0]);
925 1.1 nisimura pcicfgwrite(tag, MPC106_EXTMEMSTARTADDR1, tbl[1]);
926 1.1 nisimura pcicfgwrite(tag, MPC106_MEMENDADDR1, tbl[2]);
927 1.1 nisimura pcicfgwrite(tag, MPC106_EXTMEMENDADDR1, tbl[3]);
928 1.1 nisimura pcicfgwrite(tag, MPC106_MEMEN, 1);
929 1.1 nisimura }
930 1.1 nisimura
931 1.1 nisimura bankn = 0;
932 1.1 nisimura val = pcicfgread(tag, MPC106_MEMEN);
933 1.1 nisimura for (n = 0; n < 4; n++) {
934 1.1 nisimura if ((val & (1U << n)) == 0)
935 1.1 nisimura break;
936 1.1 nisimura bankn = n;
937 1.1 nisimura }
938 1.1 nisimura bankn = bankn * 8;
939 1.1 nisimura
940 1.1 nisimura val = pcicfgread(tag, MPC106_EXTMEMENDADDR1);
941 1.1 nisimura end = ((val >> bankn) & 0x03) << 28;
942 1.1 nisimura val = pcicfgread(tag, MPC106_MEMENDADDR1);
943 1.1 nisimura end |= ((val >> bankn) & 0xff) << 20;
944 1.1 nisimura end |= 0xfffff;
945 1.1 nisimura
946 1.1 nisimura return (end + 1); /* assume the end address matches total amount */
947 1.1 nisimura }
948 1.1 nisimura
949 1.1 nisimura struct fis_dir_entry {
950 1.1 nisimura char name[16];
951 1.1 nisimura uint32_t startaddr;
952 1.1 nisimura uint32_t loadaddr;
953 1.1 nisimura uint32_t flashsize;
954 1.1 nisimura uint32_t entryaddr;
955 1.1 nisimura uint32_t filesize;
956 1.1 nisimura char pad[256 - (16 + 5 * sizeof(uint32_t))];
957 1.1 nisimura };
958 1.1 nisimura
959 1.1 nisimura #define FIS_LOWER_LIMIT 0xfff00000
960 1.1 nisimura
961 1.1 nisimura /*
962 1.1 nisimura * Look for a Redboot-style Flash Image System FIS-directory and
963 1.1 nisimura * return a pointer to the start address of the requested file.
964 1.1 nisimura */
965 1.1 nisimura static void *
966 1.1 nisimura redboot_fis_lookup(const char *filename)
967 1.1 nisimura {
968 1.1 nisimura static const char FISdirname[16] = {
969 1.1 nisimura 'F', 'I', 'S', ' ',
970 1.1 nisimura 'd', 'i', 'r', 'e', 'c', 't', 'o', 'r', 'y', 0, 0, 0
971 1.1 nisimura };
972 1.1 nisimura struct fis_dir_entry *dir;
973 1.1 nisimura
974 1.1 nisimura /*
975 1.1 nisimura * The FIS directory is usually in the last sector of the flash.
976 1.1 nisimura * But we do not know the sector size (erase size), so start
977 1.1 nisimura * at 0xffffff00 and scan backwards in steps of the FIS directory
978 1.1 nisimura * entry size (0x100).
979 1.1 nisimura */
980 1.1 nisimura for (dir = (struct fis_dir_entry *)0xffffff00;
981 1.1 nisimura (uint32_t)dir >= FIS_LOWER_LIMIT; dir--)
982 1.1 nisimura if (memcmp(dir->name, FISdirname, sizeof(FISdirname)) == 0)
983 1.1 nisimura break;
984 1.1 nisimura if ((uint32_t)dir < FIS_LOWER_LIMIT) {
985 1.1 nisimura printf("No FIS directory found!\n");
986 1.1 nisimura return NULL;
987 1.1 nisimura }
988 1.1 nisimura
989 1.1 nisimura /* Now find filename by scanning the directory from beginning. */
990 1.1 nisimura dir = (struct fis_dir_entry *)dir->startaddr;
991 1.1 nisimura while (dir->name[0] != 0xff && (uint32_t)dir < 0xffffff00) {
992 1.1 nisimura if (strcmp(dir->name, filename) == 0)
993 1.1 nisimura return (void *)dir->startaddr; /* found */
994 1.1 nisimura dir++;
995 1.1 nisimura }
996 1.1 nisimura printf("\"%s\" not found in FIS directory!\n", filename);
997 1.1 nisimura return NULL;
998 1.1 nisimura }
999 1.1 nisimura
1000 1.1 nisimura /*
1001 1.1 nisimura * For cost saving reasons some NAS boxes are missing the ROM for the
1002 1.1 nisimura * NIC's ethernet address and keep it in their Flash memory.
1003 1.1 nisimura */
1004 1.1 nisimura void
1005 1.1 nisimura read_mac_from_flash(uint8_t *mac)
1006 1.1 nisimura {
1007 1.1 nisimura uint8_t *p;
1008 1.1 nisimura
1009 1.1 nisimura if (brdtype == BRD_SYNOLOGY) {
1010 1.1 nisimura p = redboot_fis_lookup("vendor");
1011 1.1 nisimura if (p != NULL) {
1012 1.1 nisimura memcpy(mac, p, 6);
1013 1.1 nisimura return;
1014 1.1 nisimura }
1015 1.1 nisimura } else
1016 1.1 nisimura printf("Warning: This board has no known method defined "
1017 1.1 nisimura "to determine its MAC address!\n");
1018 1.1 nisimura
1019 1.1 nisimura /* set to 00:00:00:00:00:00 in case of error */
1020 1.1 nisimura memset(mac, 0, 6);
1021 1.1 nisimura }
1022