brdsetup.c revision 1.29 1 1.29 nisimura /* $NetBSD: brdsetup.c,v 1.29 2012/04/09 13:26:37 nisimura Exp $ */
2 1.1 nisimura
3 1.1 nisimura /*-
4 1.1 nisimura * Copyright (c) 2008 The NetBSD Foundation, Inc.
5 1.1 nisimura * All rights reserved.
6 1.1 nisimura *
7 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation
8 1.1 nisimura * by Tohru Nishimura.
9 1.1 nisimura *
10 1.1 nisimura * Redistribution and use in source and binary forms, with or without
11 1.1 nisimura * modification, are permitted provided that the following conditions
12 1.1 nisimura * are met:
13 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
14 1.1 nisimura * notice, this list of conditions and the following disclaimer.
15 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
17 1.1 nisimura * documentation and/or other materials provided with the distribution.
18 1.1 nisimura *
19 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
30 1.1 nisimura */
31 1.1 nisimura
32 1.1 nisimura #include <sys/param.h>
33 1.1 nisimura
34 1.10 phx #include <powerpc/psl.h>
35 1.1 nisimura #include <powerpc/oea/spr.h>
36 1.1 nisimura
37 1.1 nisimura #include <lib/libsa/stand.h>
38 1.1 nisimura #include <lib/libsa/net.h>
39 1.1 nisimura #include <lib/libkern/libkern.h>
40 1.1 nisimura
41 1.1 nisimura #include <machine/bootinfo.h>
42 1.1 nisimura
43 1.1 nisimura #include "globals.h"
44 1.1 nisimura
45 1.1 nisimura #define BRD_DECL(xxx) \
46 1.1 nisimura void xxx ## setup(struct brdprop *); \
47 1.1 nisimura void xxx ## brdfix(struct brdprop *); \
48 1.1 nisimura void xxx ## pcifix(struct brdprop *); \
49 1.1 nisimura void xxx ## reset(void)
50 1.1 nisimura
51 1.1 nisimura BRD_DECL(mot);
52 1.1 nisimura BRD_DECL(enc);
53 1.1 nisimura BRD_DECL(kuro);
54 1.1 nisimura BRD_DECL(syno);
55 1.1 nisimura BRD_DECL(qnap);
56 1.2 nisimura BRD_DECL(iomega);
57 1.3 nisimura BRD_DECL(dlink);
58 1.5 nisimura BRD_DECL(nhnas);
59 1.28 nisimura BRD_DECL(kurot4);
60 1.1 nisimura
61 1.26 phx static void brdfixup(void);
62 1.26 phx static void setup(void);
63 1.26 phx static void send_iomega(int, int, int, int, int, int);
64 1.26 phx static inline uint32_t mfmsr(void);
65 1.26 phx static inline void mtmsr(uint32_t);
66 1.26 phx static inline uint32_t cputype(void);
67 1.26 phx static inline u_quad_t mftb(void);
68 1.26 phx static void init_uart(unsigned, unsigned, uint8_t);
69 1.26 phx static void send_sat(char *);
70 1.26 phx static unsigned mpc107memsize(void);
71 1.26 phx
72 1.26 phx /* UART registers */
73 1.26 phx #define RBR 0
74 1.26 phx #define THR 0
75 1.26 phx #define DLB 0
76 1.26 phx #define DMB 1
77 1.26 phx #define IER 1
78 1.26 phx #define FCR 2
79 1.26 phx #define LCR 3
80 1.26 phx #define LCR_DLAB 0x80
81 1.26 phx #define LCR_PEVEN 0x18
82 1.26 phx #define LCR_PNONE 0x00
83 1.26 phx #define LCR_8BITS 0x03
84 1.26 phx #define MCR 4
85 1.26 phx #define MCR_RTS 0x02
86 1.26 phx #define MCR_DTR 0x01
87 1.26 phx #define LSR 5
88 1.26 phx #define LSR_THRE 0x20
89 1.26 phx #define LSR_DRDY 0x01
90 1.26 phx #define DCR 0x11
91 1.26 phx #define UART_READ(base, r) in8(base + (r))
92 1.26 phx #define UART_WRITE(base, r, v) out8(base + (r), (v))
93 1.26 phx
94 1.26 phx /* MPC106 and MPC824x PCI bridge memory configuration */
95 1.26 phx #define MPC106_MEMSTARTADDR1 0x80
96 1.26 phx #define MPC106_EXTMEMSTARTADDR1 0x88
97 1.26 phx #define MPC106_MEMENDADDR1 0x90
98 1.26 phx #define MPC106_EXTMEMENDADDR1 0x98
99 1.26 phx #define MPC106_MEMEN 0xa0
100 1.26 phx
101 1.26 phx /* Iomega StorCenter MC68HC908 microcontroller data packet */
102 1.26 phx #define IOMEGA_POWER 0
103 1.26 phx #define IOMEGA_LED 1
104 1.26 phx #define IOMEGA_FLASH_RATE 2
105 1.26 phx #define IOMEGA_FAN 3
106 1.26 phx #define IOMEGA_HIGH_TEMP 4
107 1.26 phx #define IOMEGA_LOW_TEMP 5
108 1.26 phx #define IOMEGA_ID 6
109 1.26 phx #define IOMEGA_CHECKSUM 7
110 1.26 phx #define IOMEGA_PACKETSIZE 8
111 1.26 phx
112 1.26 phx /* NH230/231 GPIO */
113 1.26 phx #define NHGPIO_WRITE(x) *((uint8_t *)0x70000000) = x
114 1.26 phx
115 1.1 nisimura static struct brdprop brdlist[] = {
116 1.1 nisimura {
117 1.1 nisimura "sandpoint",
118 1.1 nisimura "Sandpoint X3",
119 1.1 nisimura BRD_SANDPOINTX3,
120 1.1 nisimura 0,
121 1.1 nisimura "com", 0x3f8, 115200,
122 1.5 nisimura motsetup, motbrdfix, motpcifix, NULL },
123 1.1 nisimura {
124 1.1 nisimura "encpp1",
125 1.1 nisimura "EnCore PP1",
126 1.1 nisimura BRD_ENCOREPP1,
127 1.1 nisimura 0,
128 1.1 nisimura "com", 0x3f8, 115200,
129 1.5 nisimura encsetup, encbrdfix, encpcifix, NULL },
130 1.1 nisimura {
131 1.1 nisimura "kurobox",
132 1.1 nisimura "KuroBox",
133 1.1 nisimura BRD_KUROBOX,
134 1.25 phx 0,
135 1.1 nisimura "eumb", 0x4600, 57600,
136 1.26 phx kurosetup, kurobrdfix, NULL, kuroreset },
137 1.1 nisimura {
138 1.1 nisimura "synology",
139 1.1 nisimura "Synology DS",
140 1.1 nisimura BRD_SYNOLOGY,
141 1.25 phx 0,
142 1.1 nisimura "eumb", 0x4500, 115200,
143 1.25 phx synosetup, synobrdfix, NULL, synoreset },
144 1.1 nisimura {
145 1.1 nisimura "qnap",
146 1.12 phx "QNAP TS",
147 1.12 phx BRD_QNAPTS,
148 1.14 phx 33164691, /* Linux source says 33000000, but the Synology */
149 1.14 phx /* clock value delivers a much better precision. */
150 1.1 nisimura "eumb", 0x4500, 115200,
151 1.12 phx NULL, qnapbrdfix, NULL, qnapreset },
152 1.1 nisimura {
153 1.1 nisimura "iomega",
154 1.12 phx "IOMEGA StorCenter G2",
155 1.1 nisimura BRD_STORCENTER,
156 1.1 nisimura 0,
157 1.1 nisimura "eumb", 0x4500, 115200,
158 1.22 phx NULL, iomegabrdfix, NULL, iomegareset },
159 1.1 nisimura {
160 1.3 nisimura "dlink",
161 1.4 nisimura "D-Link DSM-G600",
162 1.4 nisimura BRD_DLINKDSM,
163 1.15 phx 33000000,
164 1.3 nisimura "eumb", 0x4500, 9600,
165 1.5 nisimura NULL, dlinkbrdfix, NULL, NULL },
166 1.5 nisimura {
167 1.5 nisimura "nhnas",
168 1.27 phx "Netronix NH-230/231",
169 1.5 nisimura BRD_NH230NAS,
170 1.25 phx 33000000,
171 1.5 nisimura "eumb", 0x4500, 9600,
172 1.26 phx NULL, nhnasbrdfix, NULL, nhnasreset },
173 1.3 nisimura {
174 1.29 nisimura "kurot4",
175 1.28 nisimura "KuroBox/T4",
176 1.28 nisimura BRD_KUROBOXT4,
177 1.28 nisimura 0,
178 1.28 nisimura "eumb", 0x4600, 57600,
179 1.28 nisimura kurot4setup, kurot4brdfix, NULL, NULL },
180 1.28 nisimura {
181 1.1 nisimura "unknown",
182 1.1 nisimura "Unknown board",
183 1.1 nisimura BRD_UNKNOWN,
184 1.1 nisimura 0,
185 1.1 nisimura "eumb", 0x4500, 115200,
186 1.5 nisimura NULL, NULL, NULL, NULL }, /* must be the last */
187 1.1 nisimura };
188 1.1 nisimura
189 1.1 nisimura static struct brdprop *brdprop;
190 1.1 nisimura static uint32_t ticks_per_sec, ns_per_tick;
191 1.1 nisimura
192 1.1 nisimura const unsigned dcache_line_size = 32; /* 32B linesize */
193 1.1 nisimura const unsigned dcache_range_size = 4 * 1024; /* 16KB / 4-way */
194 1.1 nisimura
195 1.1 nisimura unsigned uart1base; /* console */
196 1.1 nisimura unsigned uart2base; /* optional satellite processor */
197 1.1 nisimura
198 1.1 nisimura void brdsetup(void); /* called by entry.S */
199 1.1 nisimura
200 1.1 nisimura void
201 1.1 nisimura brdsetup(void)
202 1.1 nisimura {
203 1.1 nisimura static uint8_t pci_to_memclk[] = {
204 1.1 nisimura 30, 30, 10, 10, 20, 10, 10, 10,
205 1.1 nisimura 10, 20, 20, 15, 20, 15, 20, 30,
206 1.1 nisimura 30, 40, 15, 40, 20, 25, 20, 40,
207 1.1 nisimura 25, 20, 10, 20, 15, 15, 20, 00
208 1.1 nisimura };
209 1.1 nisimura static uint8_t mem_to_cpuclk[] = {
210 1.1 nisimura 25, 30, 45, 20, 20, 00, 10, 30,
211 1.1 nisimura 30, 20, 45, 30, 25, 35, 30, 35,
212 1.1 nisimura 20, 25, 20, 30, 35, 40, 40, 20,
213 1.1 nisimura 30, 25, 40, 30, 30, 25, 35, 00
214 1.1 nisimura };
215 1.1 nisimura char *consname;
216 1.1 nisimura int consport;
217 1.1 nisimura uint32_t extclk;
218 1.28 nisimura unsigned pchb, pcib, dev11, dev12, dev13, dev15, dev16, val;
219 1.1 nisimura extern struct btinfo_memory bi_mem;
220 1.1 nisimura extern struct btinfo_console bi_cons;
221 1.1 nisimura extern struct btinfo_clock bi_clk;
222 1.1 nisimura extern struct btinfo_prodfamily bi_fam;
223 1.1 nisimura
224 1.1 nisimura /*
225 1.1 nisimura * CHRP specification "Map-B" BAT012 layout
226 1.1 nisimura * BAT0 0000-0000 (256MB) SDRAM
227 1.1 nisimura * BAT1 8000-0000 (256MB) PCI mem space
228 1.1 nisimura * BAT2 fc00-0000 (64MB) EUMB, PCI I/O space, misc devs, flash
229 1.1 nisimura *
230 1.1 nisimura * EUMBBAR is at fc00-0000.
231 1.1 nisimura */
232 1.1 nisimura pchb = pcimaketag(0, 0, 0);
233 1.1 nisimura pcicfgwrite(pchb, 0x78, 0xfc000000);
234 1.1 nisimura
235 1.1 nisimura brdtype = BRD_UNKNOWN;
236 1.1 nisimura extclk = EXT_CLK_FREQ; /* usually 33MHz */
237 1.1 nisimura busclock = 0;
238 1.1 nisimura
239 1.5 nisimura dev11 = pcimaketag(0, 11, 0);
240 1.28 nisimura dev12 = pcimaketag(0, 12, 0);
241 1.5 nisimura dev13 = pcimaketag(0, 13, 0);
242 1.5 nisimura dev15 = pcimaketag(0, 15, 0);
243 1.5 nisimura dev16 = pcimaketag(0, 16, 0);
244 1.5 nisimura
245 1.1 nisimura if (pcifinddev(0x10ad, 0x0565, &pcib) == 0) {
246 1.5 nisimura /* WinBond 553 southbridge at dev 11 */
247 1.1 nisimura brdtype = BRD_SANDPOINTX3;
248 1.1 nisimura }
249 1.1 nisimura else if (pcifinddev(0x1106, 0x0686, &pcib) == 0) {
250 1.5 nisimura /* VIA 686B southbridge at dev 22 */
251 1.1 nisimura brdtype = BRD_ENCOREPP1;
252 1.1 nisimura }
253 1.8 phx else if (PCI_CLASS(pcicfgread(dev11, PCI_CLASS_REG)) == PCI_CLASS_ETH) {
254 1.5 nisimura /* ADMtek AN985 (tlp) or RealTek 8169S (re) at dev 11 */
255 1.28 nisimura if (PCI_VENDOR(pcicfgread(dev12, PCI_ID_REG)) != 0x1095)
256 1.28 nisimura brdtype = BRD_KUROBOX;
257 1.28 nisimura else
258 1.28 nisimura brdtype = BRD_KUROBOXT4;
259 1.1 nisimura }
260 1.5 nisimura else if (PCI_VENDOR(pcicfgread(dev15, PCI_ID_REG)) == 0x11ab) {
261 1.5 nisimura /* SKnet/Marvell (sk) at dev 15 */
262 1.1 nisimura brdtype = BRD_SYNOLOGY;
263 1.1 nisimura }
264 1.16 phx else if (PCI_VENDOR(pcicfgread(dev13, PCI_ID_REG)) == 0x1106) {
265 1.16 phx /* VIA 6410 (viaide) at dev 13 */
266 1.16 phx brdtype = BRD_STORCENTER;
267 1.16 phx }
268 1.5 nisimura else if (PCI_VENDOR(pcicfgread(dev16, PCI_ID_REG)) == 0x1191) {
269 1.5 nisimura /* ACARD ATP865 (acardide) at dev 16 */
270 1.4 nisimura brdtype = BRD_DLINKDSM;
271 1.3 nisimura }
272 1.5 nisimura else if (PCI_VENDOR(pcicfgread(dev16, PCI_ID_REG)) == 0x1283
273 1.12 phx || PCI_VENDOR(pcicfgread(dev16, PCI_ID_REG)) == 0x1095) {
274 1.5 nisimura /* ITE (iteide) or SiI (satalink) at dev 16 */
275 1.5 nisimura brdtype = BRD_NH230NAS;
276 1.5 nisimura }
277 1.17 phx else if (PCI_VENDOR(pcicfgread(dev15, PCI_ID_REG)) == 0x8086
278 1.17 phx || PCI_VENDOR(pcicfgread(dev15, PCI_ID_REG)) == 0x10ec) {
279 1.17 phx /* Intel (wm) or RealTek (re) at dev 15 */
280 1.17 phx brdtype = BRD_QNAPTS;
281 1.17 phx }
282 1.1 nisimura
283 1.1 nisimura brdprop = brd_lookup(brdtype);
284 1.1 nisimura
285 1.1 nisimura /* brd dependent adjustments */
286 1.1 nisimura setup();
287 1.1 nisimura
288 1.1 nisimura /* determine clock frequencies */
289 1.1 nisimura if (brdprop->extclk != 0)
290 1.1 nisimura extclk = brdprop->extclk;
291 1.1 nisimura if (busclock == 0) {
292 1.1 nisimura if (cputype() == MPC8245) {
293 1.1 nisimura /* PLL_CFG from PCI host bridge register 0xe2 */
294 1.1 nisimura val = pcicfgread(pchb, 0xe0);
295 1.1 nisimura busclock = (extclk *
296 1.1 nisimura pci_to_memclk[(val >> 19) & 0x1f] + 10) / 10;
297 1.1 nisimura /* PLLRATIO from HID1 */
298 1.10 phx asm volatile ("mfspr %0,1009" : "=r"(val));
299 1.1 nisimura cpuclock = ((uint64_t)busclock *
300 1.1 nisimura mem_to_cpuclk[val >> 27] + 10) / 10;
301 1.1 nisimura } else
302 1.1 nisimura busclock = 100000000; /* 100MHz bus clock default */
303 1.1 nisimura }
304 1.1 nisimura ticks_per_sec = busclock >> 2;
305 1.1 nisimura ns_per_tick = 1000000000 / ticks_per_sec;
306 1.1 nisimura
307 1.1 nisimura /* now prepare serial console */
308 1.1 nisimura consname = brdprop->consname;
309 1.1 nisimura consport = brdprop->consport;
310 1.1 nisimura if (strcmp(consname, "eumb") == 0) {
311 1.1 nisimura uart1base = 0xfc000000 + consport; /* 0x4500, 0x4600 */
312 1.1 nisimura UART_WRITE(uart1base, DCR, 0x01); /* enable DUART mode */
313 1.1 nisimura uart2base = uart1base ^ 0x0300;
314 1.1 nisimura } else
315 1.1 nisimura uart1base = 0xfe000000 + consport; /* 0x3f8, 0x2f8 */
316 1.1 nisimura
317 1.1 nisimura /* more brd adjustments */
318 1.1 nisimura brdfixup();
319 1.1 nisimura
320 1.1 nisimura bi_mem.memsize = mpc107memsize();
321 1.1 nisimura snprintf(bi_cons.devname, sizeof(bi_cons.devname), consname);
322 1.1 nisimura bi_cons.addr = consport;
323 1.1 nisimura bi_cons.speed = brdprop->consspeed;
324 1.1 nisimura bi_clk.ticks_per_sec = ticks_per_sec;
325 1.1 nisimura snprintf(bi_fam.name, sizeof(bi_fam.name), brdprop->family);
326 1.1 nisimura }
327 1.1 nisimura
328 1.1 nisimura struct brdprop *
329 1.1 nisimura brd_lookup(int brd)
330 1.1 nisimura {
331 1.1 nisimura u_int i;
332 1.1 nisimura
333 1.1 nisimura for (i = 0; i < sizeof(brdlist)/sizeof(brdlist[0]); i++) {
334 1.1 nisimura if (brdlist[i].brdtype == brd)
335 1.1 nisimura return &brdlist[i];
336 1.1 nisimura }
337 1.1 nisimura return &brdlist[i - 1];
338 1.1 nisimura }
339 1.1 nisimura
340 1.1 nisimura static void
341 1.1 nisimura setup()
342 1.1 nisimura {
343 1.1 nisimura
344 1.1 nisimura if (brdprop->setup == NULL)
345 1.1 nisimura return;
346 1.1 nisimura (*brdprop->setup)(brdprop);
347 1.1 nisimura }
348 1.1 nisimura
349 1.1 nisimura static void
350 1.1 nisimura brdfixup()
351 1.1 nisimura {
352 1.1 nisimura
353 1.1 nisimura if (brdprop->brdfix == NULL)
354 1.1 nisimura return;
355 1.1 nisimura (*brdprop->brdfix)(brdprop);
356 1.1 nisimura }
357 1.1 nisimura
358 1.1 nisimura void
359 1.1 nisimura pcifixup()
360 1.1 nisimura {
361 1.1 nisimura
362 1.1 nisimura if (brdprop->pcifix == NULL)
363 1.1 nisimura return;
364 1.1 nisimura (*brdprop->pcifix)(brdprop);
365 1.1 nisimura }
366 1.1 nisimura
367 1.1 nisimura void
368 1.1 nisimura encsetup(struct brdprop *brd)
369 1.1 nisimura {
370 1.1 nisimura
371 1.1 nisimura #ifdef COSNAME
372 1.1 nisimura brd->consname = CONSNAME;
373 1.1 nisimura #endif
374 1.1 nisimura #ifdef CONSPORT
375 1.1 nisimura brd->consport = CONSPORT;
376 1.1 nisimura #endif
377 1.1 nisimura #ifdef CONSSPEED
378 1.1 nisimura brd->consspeed = CONSSPEED;
379 1.1 nisimura #endif
380 1.1 nisimura }
381 1.1 nisimura
382 1.1 nisimura void
383 1.1 nisimura encbrdfix(struct brdprop *brd)
384 1.1 nisimura {
385 1.5 nisimura unsigned ac97, ide, pcib, pmgt, usb12, usb34, val;
386 1.1 nisimura
387 1.1 nisimura /*
388 1.1 nisimura * VIA82C686B Southbridge
389 1.1 nisimura * 0.22.0 1106.0686 PCI-ISA bridge
390 1.1 nisimura * 0.22.1 1106.0571 IDE (viaide)
391 1.1 nisimura * 0.22.2 1106.3038 USB 0/1 (uhci)
392 1.1 nisimura * 0.22.3 1106.3038 USB 2/3 (uhci)
393 1.1 nisimura * 0.22.4 1106.3057 power management
394 1.1 nisimura * 0.22.5 1106.3058 AC97 (auvia)
395 1.1 nisimura */
396 1.1 nisimura pcib = pcimaketag(0, 22, 0);
397 1.1 nisimura ide = pcimaketag(0, 22, 1);
398 1.1 nisimura usb12 = pcimaketag(0, 22, 2);
399 1.5 nisimura usb34 = pcimaketag(0, 22, 3);
400 1.1 nisimura pmgt = pcimaketag(0, 22, 4);
401 1.1 nisimura ac97 = pcimaketag(0, 22, 5);
402 1.1 nisimura
403 1.1 nisimura #define CFG(i,v) do { \
404 1.1 nisimura *(volatile unsigned char *)(0xfe000000 + 0x3f0) = (i); \
405 1.1 nisimura *(volatile unsigned char *)(0xfe000000 + 0x3f1) = (v); \
406 1.1 nisimura } while (0)
407 1.1 nisimura val = pcicfgread(pcib, 0x84);
408 1.1 nisimura val |= (02 << 8);
409 1.1 nisimura pcicfgwrite(pcib, 0x84, val);
410 1.1 nisimura CFG(0xe2, 0x0f); /* use COM1/2, don't use FDC/LPT */
411 1.1 nisimura val = pcicfgread(pcib, 0x84);
412 1.1 nisimura val &= ~(02 << 8);
413 1.1 nisimura pcicfgwrite(pcib, 0x84, val);
414 1.1 nisimura
415 1.1 nisimura /* route pin C to i8259 IRQ 5, pin D to 11 */
416 1.1 nisimura val = pcicfgread(pcib, 0x54);
417 1.1 nisimura val = (val & 0xff) | 0xb0500000; /* Dx CB Ax xS */
418 1.1 nisimura pcicfgwrite(pcib, 0x54, val);
419 1.1 nisimura
420 1.1 nisimura /* enable EISA ELCR1 (0x4d0) and ELCR2 (0x4d1) */
421 1.1 nisimura val = pcicfgread(pcib, 0x44);
422 1.1 nisimura val = val | 0x20000000;
423 1.1 nisimura pcicfgwrite(pcib, 0x44, val);
424 1.1 nisimura
425 1.1 nisimura /* select level trigger for IRQ 5/11 at ELCR1/2 */
426 1.1 nisimura *(volatile uint8_t *)0xfe0004d0 = 0x20; /* bit 5 */
427 1.1 nisimura *(volatile uint8_t *)0xfe0004d1 = 0x08; /* bit 11 */
428 1.1 nisimura
429 1.1 nisimura /* USB and AC97 are hardwired with pin D and C */
430 1.1 nisimura val = pcicfgread(usb12, 0x3c) &~ 0xff;
431 1.1 nisimura val |= 11;
432 1.1 nisimura pcicfgwrite(usb12, 0x3c, val);
433 1.5 nisimura val = pcicfgread(usb34, 0x3c) &~ 0xff;
434 1.1 nisimura val |= 11;
435 1.5 nisimura pcicfgwrite(usb34, 0x3c, val);
436 1.1 nisimura val = pcicfgread(ac97, 0x3c) &~ 0xff;
437 1.1 nisimura val |= 5;
438 1.1 nisimura pcicfgwrite(ac97, 0x3c, val);
439 1.1 nisimura }
440 1.1 nisimura
441 1.1 nisimura void
442 1.5 nisimura encpcifix(struct brdprop *brd)
443 1.5 nisimura {
444 1.5 nisimura unsigned ide, irq, net, pcib, steer, val;
445 1.5 nisimura
446 1.5 nisimura #define STEER(v, b) (((v) & (b)) ? "edge" : "level")
447 1.5 nisimura pcib = pcimaketag(0, 22, 0);
448 1.5 nisimura ide = pcimaketag(0, 22, 1);
449 1.5 nisimura net = pcimaketag(0, 25, 0);
450 1.5 nisimura
451 1.5 nisimura /*
452 1.5 nisimura * //// VIA PIRQ ////
453 1.5 nisimura * 0x57/56/55/54 - Dx CB Ax xS
454 1.5 nisimura */
455 1.5 nisimura val = pcicfgread(pcib, 0x54); /* Dx CB Ax xs */
456 1.5 nisimura steer = val & 0xf;
457 1.5 nisimura irq = (val >> 12) & 0xf; /* 15:12 */
458 1.5 nisimura if (irq) {
459 1.5 nisimura printf("pin A -> irq %d, %s\n",
460 1.5 nisimura irq, STEER(steer, 0x1));
461 1.5 nisimura }
462 1.5 nisimura irq = (val >> 16) & 0xf; /* 19:16 */
463 1.5 nisimura if (irq) {
464 1.5 nisimura printf("pin B -> irq %d, %s\n",
465 1.5 nisimura irq, STEER(steer, 0x2));
466 1.5 nisimura }
467 1.5 nisimura irq = (val >> 20) & 0xf; /* 23:20 */
468 1.5 nisimura if (irq) {
469 1.5 nisimura printf("pin C -> irq %d, %s\n",
470 1.5 nisimura irq, STEER(steer, 0x4));
471 1.5 nisimura }
472 1.5 nisimura irq = (val >> 28); /* 31:28 */
473 1.5 nisimura if (irq) {
474 1.5 nisimura printf("pin D -> irq %d, %s\n",
475 1.5 nisimura irq, STEER(steer, 0x8));
476 1.5 nisimura }
477 1.5 nisimura #if 0
478 1.5 nisimura /*
479 1.5 nisimura * //// IDE fixup ////
480 1.5 nisimura * - "native mode" (ide 0x09)
481 1.5 nisimura */
482 1.20 phx
483 1.5 nisimura /* ide: 0x09 - programming interface; 1000'SsPp */
484 1.5 nisimura val = pcicfgread(ide, 0x08) & 0xffff00ff;
485 1.5 nisimura pcicfgwrite(ide, 0x08, val | (0x8f << 8));
486 1.5 nisimura
487 1.5 nisimura /* ide: 0x10-20 - leave them PCI memory space assigned */
488 1.5 nisimura #else
489 1.5 nisimura /*
490 1.5 nisimura * //// IDE fixup ////
491 1.5 nisimura * - "compatiblity mode" (ide 0x09)
492 1.5 nisimura * - remove PCI pin assignment (ide 0x3d)
493 1.5 nisimura */
494 1.20 phx
495 1.5 nisimura /* ide: 0x09 - programming interface; 1000'SsPp */
496 1.5 nisimura val = pcicfgread(ide, 0x08) & 0xffff00ff;
497 1.5 nisimura val |= (0x8a << 8);
498 1.5 nisimura pcicfgwrite(ide, 0x08, val);
499 1.5 nisimura
500 1.5 nisimura /* ide: 0x10-20 */
501 1.5 nisimura /*
502 1.20 phx * experiment shows writing ide: 0x09 changes these
503 1.20 phx * register behaviour. The pcicfgwrite() above writes
504 1.20 phx * 0x8a at ide: 0x09 to make sure legacy IDE. Then
505 1.20 phx * reading BAR0-3 is to return value 0s even though
506 1.20 phx * pcisetup() has written range assignments. Value
507 1.20 phx * overwrite makes no effect. Having 0x8f for native
508 1.20 phx * PCIIDE doesn't change register values and brings no
509 1.20 phx * weirdness.
510 1.5 nisimura */
511 1.5 nisimura
512 1.20 phx /* ide: 0x3d/3c - turn off PCI pin */
513 1.5 nisimura val = pcicfgread(ide, 0x3c) & 0xffff00ff;
514 1.5 nisimura pcicfgwrite(ide, 0x3c, val);
515 1.5 nisimura #endif
516 1.5 nisimura /*
517 1.5 nisimura * //// USBx2, audio, and modem fixup ////
518 1.5 nisimura * - disable USB #0 and #1 (pcib 0x48 and 0x85)
519 1.5 nisimura * - disable AC97 audio and MC97 modem (pcib 0x85)
520 1.5 nisimura */
521 1.5 nisimura
522 1.5 nisimura /* pcib: 0x48 - disable USB #0 at function 2 */
523 1.5 nisimura val = pcicfgread(pcib, 0x48);
524 1.5 nisimura pcicfgwrite(pcib, 0x48, val | 04);
525 1.5 nisimura
526 1.5 nisimura /* pcib: 0x85 - disable USB #1 at function 3 */
527 1.5 nisimura /* pcib: 0x85 - disable AC97/MC97 at function 5/6 */
528 1.5 nisimura val = pcicfgread(pcib, 0x84);
529 1.5 nisimura pcicfgwrite(pcib, 0x84, val | 0x1c00);
530 1.5 nisimura
531 1.5 nisimura /*
532 1.5 nisimura * //// fxp fixup ////
533 1.5 nisimura * - use PCI pin A line 25 (fxp 0x3d/3c)
534 1.5 nisimura */
535 1.5 nisimura /* 0x3d/3c - PCI pin/line */
536 1.5 nisimura val = pcicfgread(net, 0x3c) & 0xffff0000;
537 1.5 nisimura val |= (('A' - '@') << 8) | 25;
538 1.5 nisimura pcicfgwrite(net, 0x3c, val);
539 1.5 nisimura }
540 1.5 nisimura
541 1.5 nisimura void
542 1.1 nisimura motsetup(struct brdprop *brd)
543 1.1 nisimura {
544 1.1 nisimura
545 1.1 nisimura #ifdef COSNAME
546 1.1 nisimura brd->consname = CONSNAME;
547 1.1 nisimura #endif
548 1.1 nisimura #ifdef CONSPORT
549 1.1 nisimura brd->consport = CONSPORT;
550 1.1 nisimura #endif
551 1.1 nisimura #ifdef CONSSPEED
552 1.1 nisimura brd->consspeed = CONSSPEED;
553 1.1 nisimura #endif
554 1.1 nisimura }
555 1.1 nisimura
556 1.1 nisimura void
557 1.1 nisimura motbrdfix(struct brdprop *brd)
558 1.1 nisimura {
559 1.1 nisimura
560 1.1 nisimura /*
561 1.1 nisimura * WinBond/Symphony Lab 83C553 with PC87308 "SuperIO"
562 1.1 nisimura *
563 1.1 nisimura * 0.11.0 10ad.0565 PCI-ISA bridge
564 1.1 nisimura * 0.11.1 10ad.0105 IDE (slide)
565 1.1 nisimura */
566 1.1 nisimura }
567 1.1 nisimura
568 1.1 nisimura void
569 1.1 nisimura motpcifix(struct brdprop *brd)
570 1.1 nisimura {
571 1.4 nisimura unsigned ide, net, pcib, steer, val;
572 1.1 nisimura int line;
573 1.1 nisimura
574 1.1 nisimura pcib = pcimaketag(0, 11, 0);
575 1.1 nisimura ide = pcimaketag(0, 11, 1);
576 1.4 nisimura net = pcimaketag(0, 15, 0);
577 1.1 nisimura
578 1.1 nisimura /*
579 1.1 nisimura * //// WinBond PIRQ ////
580 1.1 nisimura * 0x40 - bit 5 (0x20) indicates PIRQ presense
581 1.1 nisimura * 0x60 - PIRQ interrupt routing steer
582 1.1 nisimura */
583 1.1 nisimura if (pcicfgread(pcib, 0x40) & 0x20) {
584 1.1 nisimura steer = pcicfgread(pcib, 0x60);
585 1.1 nisimura if ((steer & 0x80808080) == 0x80808080)
586 1.1 nisimura printf("PIRQ[0-3] disabled\n");
587 1.1 nisimura else {
588 1.1 nisimura unsigned i, v = steer;
589 1.1 nisimura for (i = 0; i < 4; i++, v >>= 8) {
590 1.1 nisimura if ((v & 0x80) != 0 || (v & 0xf) == 0)
591 1.1 nisimura continue;
592 1.1 nisimura printf("PIRQ[%d]=%d\n", i, v & 0xf);
593 1.1 nisimura }
594 1.1 nisimura }
595 1.1 nisimura }
596 1.1 nisimura #if 1
597 1.1 nisimura /*
598 1.1 nisimura * //// IDE fixup -- case A ////
599 1.1 nisimura * - "native PCI mode" (ide 0x09)
600 1.1 nisimura * - don't use ISA IRQ14/15 (pcib 0x43)
601 1.1 nisimura * - native IDE for both channels (ide 0x40)
602 1.1 nisimura * - LEGIRQ bit 11 steers interrupt to pin C (ide 0x40)
603 1.1 nisimura * - sign as PCI pin C line 11 (ide 0x3d/3c)
604 1.1 nisimura */
605 1.1 nisimura /* ide: 0x09 - programming interface; 1000'SsPp */
606 1.1 nisimura val = pcicfgread(ide, 0x08);
607 1.1 nisimura val &= 0xffff00ff;
608 1.1 nisimura pcicfgwrite(ide, 0x08, val | (0x8f << 8));
609 1.1 nisimura
610 1.1 nisimura /* pcib: 0x43 - IDE interrupt routing */
611 1.1 nisimura val = pcicfgread(pcib, 0x40) & 0x00ffffff;
612 1.1 nisimura pcicfgwrite(pcib, 0x40, val);
613 1.1 nisimura
614 1.1 nisimura /* pcib: 0x45/44 - PCI interrupt routing */
615 1.1 nisimura val = pcicfgread(pcib, 0x44) & 0xffff0000;
616 1.1 nisimura pcicfgwrite(pcib, 0x44, val);
617 1.1 nisimura
618 1.1 nisimura /* ide: 0x41/40 - IDE channel */
619 1.1 nisimura val = pcicfgread(ide, 0x40) & 0xffff0000;
620 1.1 nisimura val |= (1 << 11) | 0x33; /* LEGIRQ turns on PCI interrupt */
621 1.1 nisimura pcicfgwrite(ide, 0x40, val);
622 1.1 nisimura
623 1.1 nisimura /* ide: 0x3d/3c - use PCI pin C/line 11 */
624 1.1 nisimura val = pcicfgread(ide, 0x3c) & 0xffffff00;
625 1.1 nisimura val |= 11; /* pin designation is hardwired to pin A */
626 1.1 nisimura pcicfgwrite(ide, 0x3c, val);
627 1.1 nisimura #else
628 1.1 nisimura /*
629 1.1 nisimura * //// IDE fixup -- case B ////
630 1.1 nisimura * - "compatiblity mode" (ide 0x09)
631 1.1 nisimura * - IDE primary/secondary interrupt routing (pcib 0x43)
632 1.1 nisimura * - PCI interrupt routing (pcib 0x45/44)
633 1.1 nisimura * - no PCI pin/line assignment (ide 0x3d/3c)
634 1.1 nisimura */
635 1.1 nisimura /* ide: 0x09 - programming interface; 1000'SsPp */
636 1.1 nisimura val = pcicfgread(ide, 0x08);
637 1.1 nisimura val &= 0xffff00ff;
638 1.1 nisimura pcicfgwrite(ide, 0x08, val | (0x8a << 8));
639 1.1 nisimura
640 1.1 nisimura /* pcib: 0x43 - IDE interrupt routing */
641 1.1 nisimura val = pcicfgread(pcib, 0x40) & 0x00ffffff;
642 1.1 nisimura pcicfgwrite(pcib, 0x40, val | (0xee << 24));
643 1.1 nisimura
644 1.1 nisimura /* ide: 0x45/44 - PCI interrupt routing */
645 1.1 nisimura val = pcicfgread(ide, 0x44) & 0xffff0000;
646 1.1 nisimura pcicfgwrite(ide, 0x44, val);
647 1.1 nisimura
648 1.1 nisimura /* ide: 0x3d/3c - turn off PCI pin/line */
649 1.1 nisimura val = pcicfgread(ide, 0x3c) & 0xffff0000;
650 1.1 nisimura pcicfgwrite(ide, 0x3c, val);
651 1.1 nisimura #endif
652 1.1 nisimura
653 1.1 nisimura /*
654 1.1 nisimura * //// fxp fixup ////
655 1.1 nisimura * - use PCI pin A line 15 (fxp 0x3d/3c)
656 1.1 nisimura */
657 1.4 nisimura val = pcicfgread(net, 0x3c) & 0xffff0000;
658 1.4 nisimura pcidecomposetag(net, NULL, &line, NULL);
659 1.1 nisimura val |= (('A' - '@') << 8) | line;
660 1.4 nisimura pcicfgwrite(net, 0x3c, val);
661 1.1 nisimura }
662 1.1 nisimura
663 1.1 nisimura void
664 1.1 nisimura kurosetup(struct brdprop *brd)
665 1.1 nisimura {
666 1.1 nisimura
667 1.1 nisimura if (PCI_VENDOR(pcicfgread(pcimaketag(0, 11, 0), PCI_ID_REG)) == 0x10ec)
668 1.1 nisimura brd->extclk = 32768000; /* decr 2457600Hz */
669 1.1 nisimura else
670 1.1 nisimura brd->extclk = 32521333; /* decr 2439100Hz */
671 1.1 nisimura }
672 1.1 nisimura
673 1.1 nisimura void
674 1.1 nisimura kurobrdfix(struct brdprop *brd)
675 1.1 nisimura {
676 1.1 nisimura
677 1.1 nisimura init_uart(uart2base, 9600, LCR_8BITS | LCR_PEVEN);
678 1.1 nisimura /* Stop Watchdog */
679 1.1 nisimura send_sat("AAAAFFFFJJJJ>>>>VVVV>>>>ZZZZVVVVKKKK");
680 1.1 nisimura }
681 1.1 nisimura
682 1.1 nisimura void
683 1.26 phx kuroreset()
684 1.26 phx {
685 1.26 phx
686 1.26 phx send_sat("CCGG");
687 1.26 phx /*NOTREACHED*/
688 1.26 phx }
689 1.26 phx
690 1.26 phx void
691 1.25 phx synosetup(struct brdprop *brd)
692 1.25 phx {
693 1.25 phx
694 1.25 phx if (1) /* 200 and 266MHz models */
695 1.25 phx brd->extclk = 33164691; /* from Synology/Linux source */
696 1.25 phx else /* 400MHz models XXX how to check? */
697 1.25 phx brd->extclk = 33165343;
698 1.25 phx }
699 1.25 phx
700 1.25 phx void
701 1.1 nisimura synobrdfix(struct brdprop *brd)
702 1.1 nisimura {
703 1.1 nisimura
704 1.1 nisimura init_uart(uart2base, 9600, LCR_8BITS | LCR_PNONE);
705 1.1 nisimura /* beep, power LED on, status LED off */
706 1.1 nisimura send_sat("247");
707 1.1 nisimura }
708 1.1 nisimura
709 1.1 nisimura void
710 1.2 nisimura synoreset()
711 1.2 nisimura {
712 1.2 nisimura
713 1.2 nisimura send_sat("C");
714 1.11 phx /*NOTREACHED*/
715 1.2 nisimura }
716 1.2 nisimura
717 1.2 nisimura void
718 1.5 nisimura qnapbrdfix(struct brdprop *brd)
719 1.1 nisimura {
720 1.1 nisimura
721 1.12 phx init_uart(uart2base, 19200, LCR_8BITS | LCR_PNONE);
722 1.12 phx /* beep, status LED red */
723 1.12 phx send_sat("PW");
724 1.12 phx }
725 1.12 phx
726 1.12 phx void
727 1.12 phx qnapreset()
728 1.12 phx {
729 1.12 phx
730 1.12 phx send_sat("f");
731 1.12 phx /*NOTREACHED*/
732 1.1 nisimura }
733 1.1 nisimura
734 1.1 nisimura void
735 1.2 nisimura iomegabrdfix(struct brdprop *brd)
736 1.2 nisimura {
737 1.2 nisimura
738 1.2 nisimura init_uart(uart2base, 9600, LCR_8BITS | LCR_PNONE);
739 1.23 phx /* LED flashing blue, fan auto, turn on at 50C, turn off at 45C */
740 1.23 phx send_iomega('b', 'd', 2, 'a', 50, 45);
741 1.22 phx }
742 1.22 phx
743 1.22 phx void
744 1.22 phx iomegareset()
745 1.22 phx {
746 1.22 phx
747 1.23 phx send_iomega('g', 0, 0, 0, 0, 0);
748 1.22 phx /*NOTREACHED*/
749 1.1 nisimura }
750 1.1 nisimura
751 1.1 nisimura void
752 1.3 nisimura dlinkbrdfix(struct brdprop *brd)
753 1.3 nisimura {
754 1.3 nisimura
755 1.3 nisimura init_uart(uart2base, 9600, LCR_8BITS | LCR_PNONE);
756 1.13 phx send_sat("SYN\n");
757 1.13 phx send_sat("ZWO\n"); /* power LED solid on */
758 1.3 nisimura }
759 1.3 nisimura
760 1.3 nisimura void
761 1.5 nisimura nhnasbrdfix(struct brdprop *brd)
762 1.3 nisimura {
763 1.3 nisimura
764 1.26 phx /* status LED off, USB-LEDs on, low-speed fan */
765 1.26 phx NHGPIO_WRITE(0x04);
766 1.26 phx }
767 1.26 phx
768 1.26 phx void
769 1.26 phx nhnasreset()
770 1.26 phx {
771 1.26 phx
772 1.26 phx /* status LED on, assert system-reset to all devices */
773 1.26 phx NHGPIO_WRITE(0x02);
774 1.26 phx delay(100000);
775 1.26 phx /*NOTREACHED*/
776 1.3 nisimura }
777 1.3 nisimura
778 1.3 nisimura void
779 1.28 nisimura kurot4setup(struct brdprop *brd)
780 1.28 nisimura {
781 1.28 nisimura
782 1.28 nisimura if (PCI_VENDOR(pcicfgread(pcimaketag(0, 11, 0), PCI_ID_REG)) == 0x10ec)
783 1.28 nisimura brd->extclk = 32768000; /* decr 2457600Hz */
784 1.28 nisimura else
785 1.28 nisimura brd->extclk = 32521333; /* decr 2439100Hz */
786 1.28 nisimura }
787 1.28 nisimura
788 1.28 nisimura void
789 1.28 nisimura kurot4brdfix(struct brdprop *brd)
790 1.28 nisimura {
791 1.28 nisimura
792 1.28 nisimura init_uart(uart2base, 38400, LCR_8BITS | LCR_PEVEN);
793 1.28 nisimura }
794 1.28 nisimura
795 1.28 nisimura void
796 1.1 nisimura _rtt(void)
797 1.1 nisimura {
798 1.10 phx uint32_t msr;
799 1.10 phx
800 1.10 phx netif_shutdown_all();
801 1.1 nisimura
802 1.1 nisimura if (brdprop->reset != NULL)
803 1.1 nisimura (*brdprop->reset)();
804 1.10 phx else {
805 1.10 phx msr = mfmsr();
806 1.10 phx msr &= ~PSL_EE;
807 1.10 phx mtmsr(msr);
808 1.10 phx asm volatile ("sync; isync");
809 1.10 phx asm volatile("mtspr %0,%1" : : "K"(81), "r"(0));
810 1.10 phx msr &= ~(PSL_ME | PSL_DR | PSL_IR);
811 1.10 phx mtmsr(msr);
812 1.10 phx asm volatile ("sync; isync");
813 1.1 nisimura run(0, 0, 0, 0, (void *)0xFFF00100); /* reset entry */
814 1.10 phx }
815 1.1 nisimura /*NOTREACHED*/
816 1.1 nisimura }
817 1.1 nisimura
818 1.1 nisimura satime_t
819 1.1 nisimura getsecs(void)
820 1.1 nisimura {
821 1.1 nisimura u_quad_t tb = mftb();
822 1.1 nisimura
823 1.1 nisimura return (tb / ticks_per_sec);
824 1.1 nisimura }
825 1.1 nisimura
826 1.1 nisimura /*
827 1.1 nisimura * Wait for about n microseconds (at least!).
828 1.1 nisimura */
829 1.1 nisimura void
830 1.1 nisimura delay(u_int n)
831 1.1 nisimura {
832 1.1 nisimura u_quad_t tb;
833 1.1 nisimura u_long scratch, tbh, tbl;
834 1.1 nisimura
835 1.1 nisimura tb = mftb();
836 1.1 nisimura tb += (n * 1000 + ns_per_tick - 1) / ns_per_tick;
837 1.1 nisimura tbh = tb >> 32;
838 1.1 nisimura tbl = tb;
839 1.1 nisimura asm volatile ("1: mftbu %0; cmpw %0,%1; blt 1b; bgt 2f; mftb %0; cmpw 0, %0,%2; blt 1b; 2:" : "=&r"(scratch) : "r"(tbh), "r"(tbl));
840 1.1 nisimura }
841 1.1 nisimura
842 1.1 nisimura void
843 1.1 nisimura _wb(uint32_t adr, uint32_t siz)
844 1.1 nisimura {
845 1.1 nisimura uint32_t bnd;
846 1.1 nisimura
847 1.1 nisimura asm volatile("eieio");
848 1.1 nisimura for (bnd = adr + siz; adr < bnd; adr += dcache_line_size)
849 1.1 nisimura asm volatile ("dcbst 0,%0" :: "r"(adr));
850 1.1 nisimura asm volatile ("sync");
851 1.1 nisimura }
852 1.1 nisimura
853 1.1 nisimura void
854 1.1 nisimura _wbinv(uint32_t adr, uint32_t siz)
855 1.1 nisimura {
856 1.1 nisimura uint32_t bnd;
857 1.1 nisimura
858 1.1 nisimura asm volatile("eieio");
859 1.1 nisimura for (bnd = adr + siz; adr < bnd; adr += dcache_line_size)
860 1.1 nisimura asm volatile ("dcbf 0,%0" :: "r"(adr));
861 1.1 nisimura asm volatile ("sync");
862 1.1 nisimura }
863 1.1 nisimura
864 1.1 nisimura void
865 1.1 nisimura _inv(uint32_t adr, uint32_t siz)
866 1.1 nisimura {
867 1.1 nisimura uint32_t bnd, off;
868 1.1 nisimura
869 1.1 nisimura off = adr & (dcache_line_size - 1);
870 1.1 nisimura adr -= off;
871 1.1 nisimura siz += off;
872 1.1 nisimura asm volatile ("eieio");
873 1.1 nisimura if (off != 0) {
874 1.1 nisimura /* wbinv() leading unaligned dcache line */
875 1.1 nisimura asm volatile ("dcbf 0,%0" :: "r"(adr));
876 1.1 nisimura if (siz < dcache_line_size)
877 1.1 nisimura goto done;
878 1.1 nisimura adr += dcache_line_size;
879 1.1 nisimura siz -= dcache_line_size;
880 1.1 nisimura }
881 1.1 nisimura bnd = adr + siz;
882 1.1 nisimura off = bnd & (dcache_line_size - 1);
883 1.1 nisimura if (off != 0) {
884 1.1 nisimura /* wbinv() trailing unaligned dcache line */
885 1.1 nisimura asm volatile ("dcbf 0,%0" :: "r"(bnd)); /* it's OK */
886 1.1 nisimura if (siz < dcache_line_size)
887 1.1 nisimura goto done;
888 1.1 nisimura siz -= off;
889 1.1 nisimura }
890 1.1 nisimura for (bnd = adr + siz; adr < bnd; adr += dcache_line_size) {
891 1.1 nisimura /* inv() intermediate dcache lines if ever */
892 1.1 nisimura asm volatile ("dcbi 0,%0" :: "r"(adr));
893 1.1 nisimura }
894 1.1 nisimura done:
895 1.1 nisimura asm volatile ("sync");
896 1.1 nisimura }
897 1.1 nisimura
898 1.1 nisimura static inline uint32_t
899 1.10 phx mfmsr(void)
900 1.10 phx {
901 1.10 phx uint32_t msr;
902 1.10 phx
903 1.10 phx asm volatile ("mfmsr %0" : "=r"(msr));
904 1.10 phx return msr;
905 1.10 phx }
906 1.10 phx
907 1.10 phx static inline void
908 1.10 phx mtmsr(uint32_t msr)
909 1.10 phx {
910 1.10 phx asm volatile ("mtmsr %0" : : "r"(msr));
911 1.10 phx }
912 1.10 phx
913 1.10 phx static inline uint32_t
914 1.1 nisimura cputype(void)
915 1.1 nisimura {
916 1.1 nisimura uint32_t pvr;
917 1.1 nisimura
918 1.10 phx asm volatile ("mfpvr %0" : "=r"(pvr));
919 1.1 nisimura return pvr >> 16;
920 1.1 nisimura }
921 1.1 nisimura
922 1.1 nisimura static inline u_quad_t
923 1.1 nisimura mftb(void)
924 1.1 nisimura {
925 1.1 nisimura u_long scratch;
926 1.1 nisimura u_quad_t tb;
927 1.1 nisimura
928 1.1 nisimura asm ("1: mftbu %0; mftb %0+1; mftbu %1; cmpw %0,%1; bne 1b"
929 1.1 nisimura : "=r"(tb), "=r"(scratch));
930 1.10 phx return tb;
931 1.1 nisimura }
932 1.1 nisimura
933 1.1 nisimura static void
934 1.1 nisimura init_uart(unsigned base, unsigned speed, uint8_t lcr)
935 1.1 nisimura {
936 1.1 nisimura unsigned div;
937 1.1 nisimura
938 1.1 nisimura div = busclock / speed / 16;
939 1.1 nisimura UART_WRITE(base, LCR, 0x80); /* turn on DLAB bit */
940 1.1 nisimura UART_WRITE(base, FCR, 0x00);
941 1.1 nisimura UART_WRITE(base, DMB, div >> 8); /* set speed */
942 1.1 nisimura UART_WRITE(base, DLB, div & 0xff);
943 1.1 nisimura UART_WRITE(base, LCR, lcr);
944 1.1 nisimura UART_WRITE(base, FCR, 0x07); /* FIFO on, TXRX FIFO reset */
945 1.1 nisimura UART_WRITE(base, IER, 0x00); /* make sure INT disabled */
946 1.1 nisimura }
947 1.1 nisimura
948 1.1 nisimura /* talk to satellite processor */
949 1.1 nisimura static void
950 1.1 nisimura send_sat(char *msg)
951 1.1 nisimura {
952 1.1 nisimura unsigned savedbase;
953 1.1 nisimura
954 1.1 nisimura savedbase = uart1base;
955 1.1 nisimura uart1base = uart2base;
956 1.1 nisimura while (*msg)
957 1.1 nisimura putchar(*msg++);
958 1.1 nisimura uart1base = savedbase;
959 1.1 nisimura }
960 1.1 nisimura
961 1.22 phx #ifdef DEBUG
962 1.22 phx static void
963 1.22 phx iomega_debug(const char *txt, uint8_t buf[])
964 1.22 phx {
965 1.22 phx int i;
966 1.22 phx
967 1.22 phx printf("%s:", txt);
968 1.22 phx for (i = 0; i < IOMEGA_PACKETSIZE; i++)
969 1.22 phx printf(" %02x", buf[i]);
970 1.22 phx putchar('\n');
971 1.22 phx }
972 1.22 phx #endif /* DEBUG */
973 1.22 phx
974 1.23 phx static void
975 1.22 phx send_iomega(int power, int led, int rate, int fan, int high, int low)
976 1.18 phx {
977 1.22 phx uint8_t buf[IOMEGA_PACKETSIZE];
978 1.18 phx unsigned i, savedbase;
979 1.18 phx
980 1.22 phx savedbase = uart1base;
981 1.22 phx uart1base = uart2base;
982 1.22 phx
983 1.22 phx /* first flush the receive buffer */
984 1.22 phx again:
985 1.22 phx while (tstchar())
986 1.22 phx (void)getchar();
987 1.22 phx delay(20000);
988 1.22 phx if (tstchar())
989 1.22 phx goto again;
990 1.22 phx /*
991 1.22 phx * Now synchronize the transmitter by sending 0x00
992 1.22 phx * until we receive a status reply.
993 1.22 phx */
994 1.22 phx do {
995 1.22 phx putchar(0);
996 1.23 phx delay(50000);
997 1.22 phx } while (!tstchar());
998 1.22 phx
999 1.22 phx for (i = 0; i < IOMEGA_PACKETSIZE; i++)
1000 1.22 phx buf[i] = getchar();
1001 1.22 phx #ifdef DEBUG
1002 1.22 phx uart1base = savedbase;
1003 1.22 phx iomega_debug("68HC908 status", buf);
1004 1.22 phx uart1base = uart2base;
1005 1.22 phx #endif
1006 1.22 phx
1007 1.22 phx /* send command */
1008 1.23 phx buf[IOMEGA_POWER] = power;
1009 1.23 phx buf[IOMEGA_LED] = led;
1010 1.23 phx buf[IOMEGA_FLASH_RATE] = rate;
1011 1.23 phx buf[IOMEGA_FAN] = fan;
1012 1.23 phx buf[IOMEGA_HIGH_TEMP] = high;
1013 1.23 phx buf[IOMEGA_LOW_TEMP] = low;
1014 1.18 phx buf[IOMEGA_ID] = 7; /* host id */
1015 1.18 phx buf[IOMEGA_CHECKSUM] = (buf[IOMEGA_POWER] + buf[IOMEGA_LED] +
1016 1.18 phx buf[IOMEGA_FLASH_RATE] + buf[IOMEGA_FAN] +
1017 1.18 phx buf[IOMEGA_HIGH_TEMP] + buf[IOMEGA_LOW_TEMP] +
1018 1.18 phx buf[IOMEGA_ID]) & 0x7f;
1019 1.22 phx #ifdef DEBUG
1020 1.22 phx uart1base = savedbase;
1021 1.22 phx iomega_debug("G2 sending", buf);
1022 1.18 phx uart1base = uart2base;
1023 1.22 phx #endif
1024 1.18 phx for (i = 0; i < IOMEGA_PACKETSIZE; i++)
1025 1.18 phx putchar(buf[i]);
1026 1.22 phx
1027 1.22 phx /* receive the reply */
1028 1.18 phx for (i = 0; i < IOMEGA_PACKETSIZE; i++)
1029 1.18 phx buf[i] = getchar();
1030 1.23 phx #ifdef DEBUG
1031 1.18 phx uart1base = savedbase;
1032 1.22 phx iomega_debug("68HC908 reply", buf);
1033 1.23 phx uart1base = uart2base;
1034 1.22 phx #endif
1035 1.23 phx
1036 1.23 phx if (buf[0] == '#')
1037 1.23 phx goto again; /* try again on error */
1038 1.23 phx uart1base = savedbase;
1039 1.18 phx }
1040 1.18 phx
1041 1.1 nisimura void
1042 1.1 nisimura putchar(int c)
1043 1.1 nisimura {
1044 1.1 nisimura unsigned timo, lsr;
1045 1.1 nisimura
1046 1.1 nisimura if (c == '\n')
1047 1.1 nisimura putchar('\r');
1048 1.1 nisimura
1049 1.1 nisimura timo = 0x00100000;
1050 1.1 nisimura do {
1051 1.1 nisimura lsr = UART_READ(uart1base, LSR);
1052 1.1 nisimura } while (timo-- > 0 && (lsr & LSR_THRE) == 0);
1053 1.1 nisimura if (timo > 0)
1054 1.1 nisimura UART_WRITE(uart1base, THR, c);
1055 1.1 nisimura }
1056 1.1 nisimura
1057 1.11 phx int
1058 1.11 phx getchar(void)
1059 1.11 phx {
1060 1.11 phx unsigned lsr;
1061 1.11 phx
1062 1.11 phx do {
1063 1.11 phx lsr = UART_READ(uart1base, LSR);
1064 1.11 phx } while ((lsr & LSR_DRDY) == 0);
1065 1.11 phx return UART_READ(uart1base, RBR);
1066 1.11 phx }
1067 1.11 phx
1068 1.11 phx int
1069 1.11 phx tstchar(void)
1070 1.11 phx {
1071 1.21 phx
1072 1.11 phx return (UART_READ(uart1base, LSR) & LSR_DRDY) != 0;
1073 1.11 phx }
1074 1.11 phx
1075 1.24 phx #define SAR_MASK 0x0ff00000
1076 1.24 phx #define SAR_SHIFT 20
1077 1.24 phx #define EAR_MASK 0x30000000
1078 1.24 phx #define EAR_SHIFT 28
1079 1.24 phx #define AR(v, s) ((((v) & SAR_MASK) >> SAR_SHIFT) << (s))
1080 1.24 phx #define XR(v, s) ((((v) & EAR_MASK) >> EAR_SHIFT) << (s))
1081 1.24 phx static void
1082 1.24 phx set_mem_bounds(unsigned tag, unsigned bk_en, ...)
1083 1.24 phx {
1084 1.24 phx unsigned mbst, mbxst, mben, mbxen;
1085 1.24 phx unsigned start, end;
1086 1.24 phx va_list ap;
1087 1.24 phx int i, sh;
1088 1.24 phx
1089 1.24 phx va_start(ap, bk_en);
1090 1.24 phx mbst = mbxst = mben = mbxen = 0;
1091 1.24 phx
1092 1.24 phx for (i = 0; i < 4; i++) {
1093 1.24 phx if ((bk_en & (1U << i)) != 0) {
1094 1.24 phx start = va_arg(ap, unsigned);
1095 1.24 phx end = va_arg(ap, unsigned);
1096 1.24 phx } else {
1097 1.24 phx start = 0x3ff00000;
1098 1.24 phx end = 0x3fffffff;
1099 1.24 phx }
1100 1.24 phx sh = i << 3;
1101 1.24 phx mbst |= AR(start, sh);
1102 1.24 phx mbxst |= XR(start, sh);
1103 1.24 phx mben |= AR(end, sh);
1104 1.24 phx mbxen |= XR(end, sh);
1105 1.24 phx }
1106 1.24 phx va_end(ap);
1107 1.24 phx
1108 1.24 phx pcicfgwrite(tag, MPC106_MEMSTARTADDR1, mbst);
1109 1.24 phx pcicfgwrite(tag, MPC106_EXTMEMSTARTADDR1, mbxst);
1110 1.24 phx pcicfgwrite(tag, MPC106_MEMENDADDR1, mben);
1111 1.24 phx pcicfgwrite(tag, MPC106_EXTMEMENDADDR1, mbxen);
1112 1.24 phx pcicfgwrite(tag, MPC106_MEMEN,
1113 1.24 phx (pcicfgread(tag, MPC106_MEMEN) & ~0xff) | (bk_en & 0xff));
1114 1.24 phx }
1115 1.24 phx
1116 1.24 phx static unsigned
1117 1.24 phx mpc107memsize(void)
1118 1.1 nisimura {
1119 1.1 nisimura unsigned bankn, end, n, tag, val;
1120 1.1 nisimura
1121 1.1 nisimura tag = pcimaketag(0, 0, 0);
1122 1.1 nisimura
1123 1.1 nisimura if (brdtype == BRD_ENCOREPP1) {
1124 1.1 nisimura /* the brd's PPCBOOT looks to have erroneous values */
1125 1.24 phx set_mem_bounds(tag, 1, 0x00000000, (128 << 20) - 1);
1126 1.24 phx } else if (brdtype == BRD_NH230NAS) {
1127 1.24 phx /*
1128 1.24 phx * PPCBoot sets the end address to 0x7ffffff, although the
1129 1.24 phx * board has just 64MB (0x3ffffff).
1130 1.24 phx */
1131 1.24 phx set_mem_bounds(tag, 1, 0x00000000, 0x03ffffff);
1132 1.1 nisimura }
1133 1.1 nisimura
1134 1.1 nisimura bankn = 0;
1135 1.1 nisimura val = pcicfgread(tag, MPC106_MEMEN);
1136 1.1 nisimura for (n = 0; n < 4; n++) {
1137 1.1 nisimura if ((val & (1U << n)) == 0)
1138 1.1 nisimura break;
1139 1.1 nisimura bankn = n;
1140 1.1 nisimura }
1141 1.24 phx bankn <<= 3;
1142 1.1 nisimura
1143 1.1 nisimura val = pcicfgread(tag, MPC106_EXTMEMENDADDR1);
1144 1.1 nisimura end = ((val >> bankn) & 0x03) << 28;
1145 1.1 nisimura val = pcicfgread(tag, MPC106_MEMENDADDR1);
1146 1.1 nisimura end |= ((val >> bankn) & 0xff) << 20;
1147 1.1 nisimura end |= 0xfffff;
1148 1.1 nisimura
1149 1.1 nisimura return (end + 1); /* assume the end address matches total amount */
1150 1.1 nisimura }
1151 1.1 nisimura
1152 1.1 nisimura struct fis_dir_entry {
1153 1.1 nisimura char name[16];
1154 1.1 nisimura uint32_t startaddr;
1155 1.1 nisimura uint32_t loadaddr;
1156 1.1 nisimura uint32_t flashsize;
1157 1.1 nisimura uint32_t entryaddr;
1158 1.1 nisimura uint32_t filesize;
1159 1.1 nisimura char pad[256 - (16 + 5 * sizeof(uint32_t))];
1160 1.1 nisimura };
1161 1.1 nisimura
1162 1.1 nisimura #define FIS_LOWER_LIMIT 0xfff00000
1163 1.1 nisimura
1164 1.1 nisimura /*
1165 1.1 nisimura * Look for a Redboot-style Flash Image System FIS-directory and
1166 1.1 nisimura * return a pointer to the start address of the requested file.
1167 1.1 nisimura */
1168 1.1 nisimura static void *
1169 1.1 nisimura redboot_fis_lookup(const char *filename)
1170 1.1 nisimura {
1171 1.1 nisimura static const char FISdirname[16] = {
1172 1.1 nisimura 'F', 'I', 'S', ' ',
1173 1.1 nisimura 'd', 'i', 'r', 'e', 'c', 't', 'o', 'r', 'y', 0, 0, 0
1174 1.1 nisimura };
1175 1.1 nisimura struct fis_dir_entry *dir;
1176 1.1 nisimura
1177 1.1 nisimura /*
1178 1.1 nisimura * The FIS directory is usually in the last sector of the flash.
1179 1.1 nisimura * But we do not know the sector size (erase size), so start
1180 1.1 nisimura * at 0xffffff00 and scan backwards in steps of the FIS directory
1181 1.1 nisimura * entry size (0x100).
1182 1.1 nisimura */
1183 1.1 nisimura for (dir = (struct fis_dir_entry *)0xffffff00;
1184 1.1 nisimura (uint32_t)dir >= FIS_LOWER_LIMIT; dir--)
1185 1.1 nisimura if (memcmp(dir->name, FISdirname, sizeof(FISdirname)) == 0)
1186 1.1 nisimura break;
1187 1.1 nisimura if ((uint32_t)dir < FIS_LOWER_LIMIT) {
1188 1.1 nisimura printf("No FIS directory found!\n");
1189 1.1 nisimura return NULL;
1190 1.1 nisimura }
1191 1.1 nisimura
1192 1.1 nisimura /* Now find filename by scanning the directory from beginning. */
1193 1.1 nisimura dir = (struct fis_dir_entry *)dir->startaddr;
1194 1.1 nisimura while (dir->name[0] != 0xff && (uint32_t)dir < 0xffffff00) {
1195 1.1 nisimura if (strcmp(dir->name, filename) == 0)
1196 1.1 nisimura return (void *)dir->startaddr; /* found */
1197 1.1 nisimura dir++;
1198 1.1 nisimura }
1199 1.1 nisimura printf("\"%s\" not found in FIS directory!\n", filename);
1200 1.1 nisimura return NULL;
1201 1.1 nisimura }
1202 1.1 nisimura
1203 1.6 phx static void
1204 1.6 phx read_mac_string(uint8_t *mac, char *p)
1205 1.6 phx {
1206 1.6 phx int i;
1207 1.6 phx
1208 1.6 phx for (i = 0; i < 6; i++, p += 3)
1209 1.7 phx *mac++ = read_hex(p);
1210 1.6 phx }
1211 1.6 phx
1212 1.1 nisimura /*
1213 1.9 phx * For cost saving reasons some NAS boxes lack SEEPROM for NIC's
1214 1.9 phx * ethernet address and keep it in their Flash memory instead.
1215 1.1 nisimura */
1216 1.1 nisimura void
1217 1.1 nisimura read_mac_from_flash(uint8_t *mac)
1218 1.1 nisimura {
1219 1.1 nisimura uint8_t *p;
1220 1.1 nisimura
1221 1.9 phx switch (brdtype) {
1222 1.9 phx case BRD_SYNOLOGY:
1223 1.1 nisimura p = redboot_fis_lookup("vendor");
1224 1.9 phx if (p == NULL)
1225 1.9 phx break;
1226 1.9 phx memcpy(mac, p, 6);
1227 1.9 phx return;
1228 1.9 phx case BRD_DLINKDSM:
1229 1.6 phx read_mac_string(mac, (char *)0xfff0ff80);
1230 1.6 phx return;
1231 1.9 phx default:
1232 1.1 nisimura printf("Warning: This board has no known method defined "
1233 1.1 nisimura "to determine its MAC address!\n");
1234 1.9 phx break;
1235 1.9 phx }
1236 1.1 nisimura
1237 1.1 nisimura /* set to 00:00:00:00:00:00 in case of error */
1238 1.1 nisimura memset(mac, 0, 6);
1239 1.1 nisimura }
1240 1.21 phx
1241 1.21 phx #ifdef DEBUG
1242 1.21 phx void
1243 1.21 phx sat_write(char *p, int len)
1244 1.21 phx {
1245 1.21 phx unsigned savedbase;
1246 1.21 phx
1247 1.21 phx savedbase = uart1base;
1248 1.21 phx uart1base = uart2base;
1249 1.21 phx while (len--)
1250 1.21 phx putchar(*p++);
1251 1.21 phx uart1base = savedbase;
1252 1.21 phx }
1253 1.21 phx
1254 1.21 phx int
1255 1.21 phx sat_getch(void)
1256 1.21 phx {
1257 1.21 phx unsigned lsr;
1258 1.21 phx
1259 1.21 phx do {
1260 1.21 phx lsr = UART_READ(uart2base, LSR);
1261 1.21 phx } while ((lsr & LSR_DRDY) == 0);
1262 1.21 phx return UART_READ(uart2base, RBR);
1263 1.21 phx }
1264 1.21 phx
1265 1.21 phx int
1266 1.21 phx sat_tstch(void)
1267 1.21 phx {
1268 1.21 phx
1269 1.21 phx return (UART_READ(uart2base, LSR) & LSR_DRDY) != 0;
1270 1.21 phx }
1271 1.21 phx #endif /* DEBUG */
1272