sme.c revision 1.1 1 1.1 nisimura /* $NetBSD: sme.c,v 1.1 2011/01/23 01:05:30 nisimura Exp $ */
2 1.1 nisimura
3 1.1 nisimura /*-
4 1.1 nisimura * Copyright (c) 2008 The NetBSD Foundation, Inc.
5 1.1 nisimura * All rights reserved.
6 1.1 nisimura *
7 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation
8 1.1 nisimura * by Tohru Nishimura.
9 1.1 nisimura *
10 1.1 nisimura * Redistribution and use in source and binary forms, with or without
11 1.1 nisimura * modification, are permitted provided that the following conditions
12 1.1 nisimura * are met:
13 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
14 1.1 nisimura * notice, this list of conditions and the following disclaimer.
15 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
17 1.1 nisimura * documentation and/or other materials provided with the distribution.
18 1.1 nisimura *
19 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
30 1.1 nisimura */
31 1.1 nisimura
32 1.1 nisimura #include <sys/param.h>
33 1.1 nisimura
34 1.1 nisimura #include <netinet/in.h>
35 1.1 nisimura #include <netinet/in_systm.h>
36 1.1 nisimura
37 1.1 nisimura #include <lib/libsa/stand.h>
38 1.1 nisimura #include <lib/libsa/net.h>
39 1.1 nisimura
40 1.1 nisimura #include "globals.h"
41 1.1 nisimura
42 1.1 nisimura /*
43 1.1 nisimura * - reverse endian access every CSR.
44 1.1 nisimura * - no VTOPHYS() translation, vaddr_t == paddr_t.
45 1.1 nisimura * - PIPT writeback cache aware.
46 1.1 nisimura */
47 1.1 nisimura #define CSR_READ(l, r) in32rb((l)->csr+(r))
48 1.1 nisimura #define CSR_WRITE(l, r, v) out32rb((l)->csr+(r), (v))
49 1.1 nisimura #define VTOPHYS(va) (uint32_t)(va)
50 1.1 nisimura #define DEVTOV(pa) (uint32_t)(pa)
51 1.1 nisimura #define wbinv(adr, siz) _wbinv(VTOPHYS(adr), (uint32_t)(siz))
52 1.1 nisimura #define inv(adr, siz) _inv(VTOPHYS(adr), (uint32_t)(siz))
53 1.1 nisimura #define DELAY(n) delay(n)
54 1.1 nisimura #define ALLOC(T,A) (T *)allocaligned(sizeof(T),(A))
55 1.1 nisimura
56 1.1 nisimura struct desc {
57 1.1 nisimura uint32_t xd0, xd1, xd2, xd3;
58 1.1 nisimura };
59 1.1 nisimura #define T0_OWN (1U<<31) /* */
60 1.1 nisimura #define T0_ES (1U<<15) /* error summary */
61 1.1 nisimura #define T0_FL 0x7fff0000 /* frame length */
62 1.1 nisimura #define T1_LS (1U<<30) /* last descriptor of Tx frame */
63 1.1 nisimura #define T1_FS (1U<<29) /* first descriptor of Tx frame */
64 1.1 nisimura #define T1_TER (1U<<25) /* wrap mark to form a ring */
65 1.1 nisimura #define T1_TCH (1U<<24) /* TDES3 points the next desc */
66 1.1 nisimura #define T1_FL 0x00007ff /* Tx frame/segment length */
67 1.1 nisimura #define R0_OWN (1U<<31) /* */
68 1.1 nisimura #define R0_FL 0x3fff0000 /* frame length */
69 1.1 nisimura #define R0_ES (1U<<15) /* error summary */
70 1.1 nisimura #define R1_RER (1U<<25) /* wrap mark to form a ring */
71 1.1 nisimura #define R1_RCH (1U<<24) /* RDES3 points the next desc */
72 1.1 nisimura /* RDES1 will be never changed while operation */
73 1.1 nisimura
74 1.1 nisimura #define BUSMODE 0x00
75 1.1 nisimura #define TXPOLLD 0x04 /* start transmission */
76 1.1 nisimura #define RXPOLLD 0x08 /* start receiving */
77 1.1 nisimura #define RXDBASE 0x0c /* Rx descriptor list base */
78 1.1 nisimura #define TXDBASE 0x10 /* Tx descriptor list base */
79 1.1 nisimura #define DMACCTL 0x18 /* DMAC control */
80 1.1 nisimura #define DMACCTL_ST (1U<<13) /* start/stop Tx DMA */
81 1.1 nisimura #define DMACCTL_SR (1U<< 1) /* start/stop Rx DMA */
82 1.1 nisimura #define MAC_CR 0x80 /* MAC control */
83 1.1 nisimura #define MACCR_FDPX (1U<<20) /* full duplex operation */
84 1.1 nisimura #define MACCR_TXEN (1U<< 3) /* enable xmit */
85 1.1 nisimura #define MACCR_RXEN (1U<< 2) /* enable recv */
86 1.1 nisimura #define ADDRH 0x84 /* ea 5:4 */
87 1.1 nisimura #define ADDRL 0x88 /* ea 3:0 */
88 1.1 nisimura #define MIIADDR 0x94 /* MII control */
89 1.1 nisimura #define MIIDATA 0x98 /* MII data */
90 1.1 nisimura
91 1.1 nisimura #define FRAMESIZE 1536
92 1.1 nisimura
93 1.1 nisimura struct local {
94 1.1 nisimura struct desc txd[2];
95 1.1 nisimura struct desc rxd[2];
96 1.1 nisimura uint8_t rxstore[2][FRAMESIZE];
97 1.1 nisimura unsigned csr, tx, rx;
98 1.1 nisimura unsigned phy, bmsr, anlpar;
99 1.1 nisimura };
100 1.1 nisimura
101 1.1 nisimura static int mii_read(struct local *, int, int);
102 1.1 nisimura static void mii_write(struct local *, int, int, int);
103 1.1 nisimura static void mii_dealan(struct local *, unsigned);
104 1.1 nisimura
105 1.1 nisimura int
106 1.1 nisimura sme_match(unsigned tag, void *data)
107 1.1 nisimura {
108 1.1 nisimura unsigned v;
109 1.1 nisimura
110 1.1 nisimura v = pcicfgread(tag, PCI_ID_REG);
111 1.1 nisimura switch (v) {
112 1.1 nisimura case PCI_DEVICE(0x1055, 0xe940):
113 1.1 nisimura return 1;
114 1.1 nisimura }
115 1.1 nisimura return 0;
116 1.1 nisimura }
117 1.1 nisimura
118 1.1 nisimura void *
119 1.1 nisimura sme_init(unsigned tag, void *data)
120 1.1 nisimura {
121 1.1 nisimura struct local *l;
122 1.1 nisimura struct desc *txd, *rxd;
123 1.1 nisimura unsigned mac32, mac16, val, fdx;
124 1.1 nisimura uint8_t *en;
125 1.1 nisimura
126 1.1 nisimura l = ALLOC(struct local, 32); /* desc alignment */
127 1.1 nisimura memset(l, 0, sizeof(struct local));
128 1.1 nisimura l->csr = DEVTOV(pcicfgread(tag, 0x1c)); /* BAR3 mem space, LE */
129 1.1 nisimura l->phy = 1; /* 9420 internal PHY */
130 1.1 nisimura
131 1.1 nisimura en = data;
132 1.1 nisimura mac32 = CSR_READ(l, ADDRL);
133 1.1 nisimura mac16 = CSR_READ(l, ADDRH);
134 1.1 nisimura en[0] = mac32;
135 1.1 nisimura en[1] = mac32 >> 8;
136 1.1 nisimura en[2] = mac32 >> 16;
137 1.1 nisimura en[3] = mac32 >> 24;
138 1.1 nisimura en[4] = mac16;
139 1.1 nisimura en[5] = mac16 >> 8;
140 1.1 nisimura #if 1
141 1.1 nisimura printf("MAC address %02x:%02x:%02x:%02x:%02x:%02x\n",
142 1.1 nisimura en[0], en[1], en[2], en[3], en[4], en[5]);
143 1.1 nisimura printf("PHY %d (%04x.%04x)\n", l->phy,
144 1.1 nisimura mii_read(l, l->phy, 2), mii_read(l, l->phy, 3));
145 1.1 nisimura #endif
146 1.1 nisimura
147 1.1 nisimura mii_dealan(l, 5);
148 1.1 nisimura
149 1.1 nisimura /* speed and duplexity can be seen in MII 31 */
150 1.1 nisimura val = mii_read(l, l->phy, 31);
151 1.1 nisimura fdx = !!(val & (1U << 4));
152 1.1 nisimura printf("%s", (val & (1U << 3)) ? "100Mbps" : "10Mbps");
153 1.1 nisimura if (fdx)
154 1.1 nisimura printf("-FDX");
155 1.1 nisimura printf("\n");
156 1.1 nisimura
157 1.1 nisimura txd = &l->txd[0];
158 1.1 nisimura rxd = &l->rxd[0];
159 1.1 nisimura rxd[0].xd0 = htole32(R0_OWN);
160 1.1 nisimura rxd[0].xd1 = htole32(R1_RCH | FRAMESIZE);
161 1.1 nisimura rxd[0].xd2 = htole32(VTOPHYS(l->rxstore[0]));
162 1.1 nisimura rxd[0].xd3 = htole32(VTOPHYS(&rxd[1]));
163 1.1 nisimura rxd[1].xd0 = htole32(R0_OWN);
164 1.1 nisimura rxd[1].xd1 = htole32(R1_RER | FRAMESIZE);
165 1.1 nisimura rxd[1].xd2 = htole32(VTOPHYS(l->rxstore[1]));
166 1.1 nisimura /* R1_RER neglects xd3 */
167 1.1 nisimura l->tx = l->rx = 0;
168 1.1 nisimura
169 1.1 nisimura wbinv(l, sizeof(struct local));
170 1.1 nisimura
171 1.1 nisimura CSR_WRITE(l, TXDBASE, VTOPHYS(txd));
172 1.1 nisimura CSR_WRITE(l, RXDBASE, VTOPHYS(rxd));
173 1.1 nisimura val = MACCR_TXEN | MACCR_RXEN;
174 1.1 nisimura if (fdx)
175 1.1 nisimura val |= MACCR_FDPX;
176 1.1 nisimura CSR_WRITE(l, BUSMODE, 0);
177 1.1 nisimura CSR_WRITE(l, DMACCTL, DMACCTL_ST | DMACCTL_SR);
178 1.1 nisimura CSR_WRITE(l, MAC_CR, val); /* (FDX), Tx/Rx enable */
179 1.1 nisimura CSR_WRITE(l, RXPOLLD, 01); /* start receiving */
180 1.1 nisimura
181 1.1 nisimura return l;
182 1.1 nisimura }
183 1.1 nisimura
184 1.1 nisimura int
185 1.1 nisimura sme_send(void *dev, char *buf, unsigned len)
186 1.1 nisimura {
187 1.1 nisimura struct local *l = dev;
188 1.1 nisimura volatile struct desc *txd;
189 1.1 nisimura unsigned txstat, loop;
190 1.1 nisimura
191 1.1 nisimura /* send a single frame with no T1_TER|T1_TCH designation */
192 1.1 nisimura wbinv(buf, len);
193 1.1 nisimura txd = &l->txd[l->tx];
194 1.1 nisimura txd->xd2 = htole32(VTOPHYS(buf));
195 1.1 nisimura txd->xd1 = htole32(T1_FS | T1_LS | (len & T1_FL));
196 1.1 nisimura txd->xd0 = htole32(T0_OWN | (len & T0_FL) << 16);
197 1.1 nisimura wbinv(txd, sizeof(struct desc));
198 1.1 nisimura CSR_WRITE(l, TXPOLLD, 01); /* start transmission */
199 1.1 nisimura loop = 100;
200 1.1 nisimura do {
201 1.1 nisimura txstat = le32toh(txd->xd0);
202 1.1 nisimura if (txstat & T0_ES)
203 1.1 nisimura break;
204 1.1 nisimura if ((txstat & T0_OWN) == 0)
205 1.1 nisimura goto done;
206 1.1 nisimura DELAY(10);
207 1.1 nisimura inv(txd, sizeof(struct desc));
208 1.1 nisimura } while (--loop != 0);
209 1.1 nisimura printf("xmit failed\n");
210 1.1 nisimura return -1;
211 1.1 nisimura done:
212 1.1 nisimura l->tx ^= 1;
213 1.1 nisimura return len;
214 1.1 nisimura }
215 1.1 nisimura
216 1.1 nisimura int
217 1.1 nisimura sme_recv(void *dev, char *buf, unsigned maxlen, unsigned timo)
218 1.1 nisimura {
219 1.1 nisimura struct local *l = dev;
220 1.1 nisimura volatile struct desc *rxd;
221 1.1 nisimura unsigned bound, rxstat, len;
222 1.1 nisimura uint8_t *ptr;
223 1.1 nisimura
224 1.1 nisimura bound = 1000 * timo;
225 1.1 nisimura printf("recving with %u sec. timeout\n", timo);
226 1.1 nisimura again:
227 1.1 nisimura rxd = &l->rxd[l->rx];
228 1.1 nisimura do {
229 1.1 nisimura inv(rxd, sizeof(struct desc));
230 1.1 nisimura rxstat = le32toh(rxd->xd0);
231 1.1 nisimura if ((rxstat & R0_OWN) == 0)
232 1.1 nisimura goto gotone;
233 1.1 nisimura DELAY(1000); /* 1 milli second */
234 1.1 nisimura } while (--bound > 0);
235 1.1 nisimura errno = 0;
236 1.1 nisimura return -1;
237 1.1 nisimura gotone:
238 1.1 nisimura if (rxstat & R0_ES) {
239 1.1 nisimura rxd->xd0 = htole32(R0_OWN);
240 1.1 nisimura wbinv(rxd, sizeof(struct desc));
241 1.1 nisimura l->rx ^= 1;
242 1.1 nisimura CSR_WRITE(l, RXPOLLD, 01); /* restart receiving */
243 1.1 nisimura goto again;
244 1.1 nisimura }
245 1.1 nisimura /* good frame */
246 1.1 nisimura len = (rxstat & R0_FL) >> 16 /* no FCS included */;
247 1.1 nisimura if (len > maxlen)
248 1.1 nisimura len = maxlen;
249 1.1 nisimura ptr = l->rxstore[l->rx];
250 1.1 nisimura inv(ptr, len);
251 1.1 nisimura memcpy(buf, ptr, len);
252 1.1 nisimura rxd->xd0 = htole32(R0_OWN);
253 1.1 nisimura wbinv(rxd, sizeof(struct desc));
254 1.1 nisimura l->rx ^= 1;
255 1.1 nisimura CSR_WRITE(l, RXPOLLD, 01); /* necessary? */
256 1.1 nisimura return len;
257 1.1 nisimura }
258 1.1 nisimura
259 1.1 nisimura #define MII_BMCR 0x00 /* Basic mode control register (rw) */
260 1.1 nisimura #define BMCR_RESET 0x8000 /* reset */
261 1.1 nisimura #define BMCR_AUTOEN 0x1000 /* autonegotiation enable */
262 1.1 nisimura #define BMCR_ISO 0x0400 /* isolate */
263 1.1 nisimura #define BMCR_STARTNEG 0x0200 /* restart autonegotiation */
264 1.1 nisimura #define MII_BMSR 0x01 /* Basic mode status register (ro) */
265 1.1 nisimura #define BMSR_ACOMP 0x0020 /* Autonegotiation complete */
266 1.1 nisimura #define BMSR_LINK 0x0004 /* Link status */
267 1.1 nisimura #define MII_ANAR 0x04 /* Autonegotiation advertisement (rw) */
268 1.1 nisimura #define ANAR_FC 0x0400 /* local device supports PAUSE */
269 1.1 nisimura #define ANAR_TX_FD 0x0100 /* local device supports 100bTx FD */
270 1.1 nisimura #define ANAR_TX 0x0080 /* local device supports 100bTx */
271 1.1 nisimura #define ANAR_10_FD 0x0040 /* local device supports 10bT FD */
272 1.1 nisimura #define ANAR_10 0x0020 /* local device supports 10bT */
273 1.1 nisimura #define ANAR_CSMA 0x0001 /* protocol selector CSMA/CD */
274 1.1 nisimura #define MII_ANLPAR 0x05 /* Autonegotiation lnk partner abilities (rw) */
275 1.1 nisimura
276 1.1 nisimura static int
277 1.1 nisimura mii_read(struct local *l, int phy, int reg)
278 1.1 nisimura {
279 1.1 nisimura uint32_t ctl;
280 1.1 nisimura
281 1.1 nisimura do {
282 1.1 nisimura ctl = CSR_READ(l, MIIADDR);
283 1.1 nisimura } while (ctl & 01);
284 1.1 nisimura ctl = (phy << 11) | (reg << 6) | (0 << 1); /* READ op */
285 1.1 nisimura CSR_WRITE(l, MIIADDR, ctl);
286 1.1 nisimura do {
287 1.1 nisimura ctl = CSR_READ(l, MIIADDR);
288 1.1 nisimura } while (ctl & 01);
289 1.1 nisimura return CSR_READ(l, MIIDATA);
290 1.1 nisimura }
291 1.1 nisimura
292 1.1 nisimura void
293 1.1 nisimura mii_write(struct local *l, int phy, int reg, int val)
294 1.1 nisimura {
295 1.1 nisimura uint32_t ctl;
296 1.1 nisimura
297 1.1 nisimura do {
298 1.1 nisimura ctl = CSR_READ(l, MIIADDR);
299 1.1 nisimura } while (ctl & 01);
300 1.1 nisimura ctl = (phy << 11) | (reg << 6) | (1 << 1); /* WRITE op */
301 1.1 nisimura CSR_WRITE(l, MIIDATA, val);
302 1.1 nisimura }
303 1.1 nisimura
304 1.1 nisimura void
305 1.1 nisimura mii_dealan(struct local *l, unsigned timo)
306 1.1 nisimura {
307 1.1 nisimura unsigned anar, bound;
308 1.1 nisimura
309 1.1 nisimura anar = ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA;
310 1.1 nisimura mii_write(l, l->phy, MII_ANAR, anar);
311 1.1 nisimura mii_write(l, l->phy, MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG);
312 1.1 nisimura l->anlpar = 0;
313 1.1 nisimura bound = getsecs() + timo;
314 1.1 nisimura do {
315 1.1 nisimura l->bmsr = mii_read(l, l->phy, MII_BMSR) |
316 1.1 nisimura mii_read(l, l->phy, MII_BMSR); /* read twice */
317 1.1 nisimura if ((l->bmsr & BMSR_LINK) && (l->bmsr & BMSR_ACOMP)) {
318 1.1 nisimura l->anlpar = mii_read(l, l->phy, MII_ANLPAR);
319 1.1 nisimura break;
320 1.1 nisimura }
321 1.1 nisimura DELAY(10 * 1000);
322 1.1 nisimura } while (getsecs() < bound);
323 1.1 nisimura return;
324 1.1 nisimura }
325